1b2b9762fSSantosh Shilimkar /* 2b2b9762fSSantosh Shilimkar * OMAP MPUSS low power code 3b2b9762fSSantosh Shilimkar * 4b2b9762fSSantosh Shilimkar * Copyright (C) 2011 Texas Instruments, Inc. 5b2b9762fSSantosh Shilimkar * Santosh Shilimkar <santosh.shilimkar@ti.com> 6b2b9762fSSantosh Shilimkar * 7b2b9762fSSantosh Shilimkar * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU 8b2b9762fSSantosh Shilimkar * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller, 9b2b9762fSSantosh Shilimkar * CPU0 and CPU1 LPRM modules. 10b2b9762fSSantosh Shilimkar * CPU0, CPU1 and MPUSS each have there own power domain and 11b2b9762fSSantosh Shilimkar * hence multiple low power combinations of MPUSS are possible. 12b2b9762fSSantosh Shilimkar * 13b2b9762fSSantosh Shilimkar * The CPU0 and CPU1 can't support Closed switch Retention (CSWR) 14b2b9762fSSantosh Shilimkar * because the mode is not supported by hw constraints of dormant 15b2b9762fSSantosh Shilimkar * mode. While waking up from the dormant mode, a reset signal 16b2b9762fSSantosh Shilimkar * to the Cortex-A9 processor must be asserted by the external 17b2b9762fSSantosh Shilimkar * power controller. 18b2b9762fSSantosh Shilimkar * 19b2b9762fSSantosh Shilimkar * With architectural inputs and hardware recommendations, only 20b2b9762fSSantosh Shilimkar * below modes are supported from power gain vs latency point of view. 21b2b9762fSSantosh Shilimkar * 22b2b9762fSSantosh Shilimkar * CPU0 CPU1 MPUSS 23b2b9762fSSantosh Shilimkar * ---------------------------------------------- 24b2b9762fSSantosh Shilimkar * ON ON ON 25b2b9762fSSantosh Shilimkar * ON(Inactive) OFF ON(Inactive) 26b2b9762fSSantosh Shilimkar * OFF OFF CSWR 273ba2a739SSantosh Shilimkar * OFF OFF OSWR 283ba2a739SSantosh Shilimkar * OFF OFF OFF(Device OFF *TBD) 29b2b9762fSSantosh Shilimkar * ---------------------------------------------- 30b2b9762fSSantosh Shilimkar * 31b2b9762fSSantosh Shilimkar * Note: CPU0 is the master core and it is the last CPU to go down 32b2b9762fSSantosh Shilimkar * and first to wake-up when MPUSS low power states are excercised 33b2b9762fSSantosh Shilimkar * 34b2b9762fSSantosh Shilimkar * 35b2b9762fSSantosh Shilimkar * This program is free software; you can redistribute it and/or modify 36b2b9762fSSantosh Shilimkar * it under the terms of the GNU General Public License version 2 as 37b2b9762fSSantosh Shilimkar * published by the Free Software Foundation. 38b2b9762fSSantosh Shilimkar */ 39b2b9762fSSantosh Shilimkar 40b2b9762fSSantosh Shilimkar #include <linux/kernel.h> 41b2b9762fSSantosh Shilimkar #include <linux/io.h> 42b2b9762fSSantosh Shilimkar #include <linux/errno.h> 43b2b9762fSSantosh Shilimkar #include <linux/linkage.h> 44b2b9762fSSantosh Shilimkar #include <linux/smp.h> 45b2b9762fSSantosh Shilimkar 46b2b9762fSSantosh Shilimkar #include <asm/cacheflush.h> 47b2b9762fSSantosh Shilimkar #include <asm/tlbflush.h> 48b2b9762fSSantosh Shilimkar #include <asm/smp_scu.h> 49b2b9762fSSantosh Shilimkar #include <asm/pgalloc.h> 50b2b9762fSSantosh Shilimkar #include <asm/suspend.h> 515e94c6e3SSantosh Shilimkar #include <asm/hardware/cache-l2x0.h> 52b2b9762fSSantosh Shilimkar 53e4c060dbSTony Lindgren #include "soc.h" 54b2b9762fSSantosh Shilimkar #include "common.h" 55c49f34bcSTony Lindgren #include "omap44xx.h" 56b2b9762fSSantosh Shilimkar #include "omap4-sar-layout.h" 57b2b9762fSSantosh Shilimkar #include "pm.h" 583ba2a739SSantosh Shilimkar #include "prcm_mpu44xx.h" 593ba2a739SSantosh Shilimkar #include "prminst44xx.h" 603ba2a739SSantosh Shilimkar #include "prcm44xx.h" 613ba2a739SSantosh Shilimkar #include "prm44xx.h" 623ba2a739SSantosh Shilimkar #include "prm-regbits-44xx.h" 63b2b9762fSSantosh Shilimkar 64b2b9762fSSantosh Shilimkar #ifdef CONFIG_SMP 65b2b9762fSSantosh Shilimkar 66b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info { 67b2b9762fSSantosh Shilimkar struct powerdomain *pwrdm; 68b2b9762fSSantosh Shilimkar void __iomem *scu_sar_addr; 69b2b9762fSSantosh Shilimkar void __iomem *wkup_sar_addr; 705e94c6e3SSantosh Shilimkar void __iomem *l2x0_sar_addr; 71ff999b8aSSantosh Shilimkar void (*secondary_startup)(void); 72b2b9762fSSantosh Shilimkar }; 73b2b9762fSSantosh Shilimkar 749f192cf7SSantosh Shilimkar /** 759f192cf7SSantosh Shilimkar * struct cpu_pm_ops - CPU pm operations 769f192cf7SSantosh Shilimkar * @finish_suspend: CPU suspend finisher function pointer 779f192cf7SSantosh Shilimkar * @resume: CPU resume function pointer 789f192cf7SSantosh Shilimkar * @scu_prepare: CPU Snoop Control program function pointer 799f192cf7SSantosh Shilimkar * 809f192cf7SSantosh Shilimkar * Structure holds functions pointer for CPU low power operations like 819f192cf7SSantosh Shilimkar * suspend, resume and scu programming. 829f192cf7SSantosh Shilimkar */ 839f192cf7SSantosh Shilimkar struct cpu_pm_ops { 849f192cf7SSantosh Shilimkar int (*finish_suspend)(unsigned long cpu_state); 859f192cf7SSantosh Shilimkar void (*resume)(void); 869f192cf7SSantosh Shilimkar void (*scu_prepare)(unsigned int cpu_id, unsigned int cpu_state); 879f192cf7SSantosh Shilimkar }; 889f192cf7SSantosh Shilimkar 89b2b9762fSSantosh Shilimkar static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info); 90e44f9a77SSantosh Shilimkar static struct powerdomain *mpuss_pd; 915e94c6e3SSantosh Shilimkar static void __iomem *sar_base; 92b2b9762fSSantosh Shilimkar 939f192cf7SSantosh Shilimkar static int default_finish_suspend(unsigned long cpu_state) 949f192cf7SSantosh Shilimkar { 959f192cf7SSantosh Shilimkar omap_do_wfi(); 969f192cf7SSantosh Shilimkar return 0; 979f192cf7SSantosh Shilimkar } 989f192cf7SSantosh Shilimkar 999f192cf7SSantosh Shilimkar static void dummy_cpu_resume(void) 1009f192cf7SSantosh Shilimkar {} 1019f192cf7SSantosh Shilimkar 1029f192cf7SSantosh Shilimkar static void dummy_scu_prepare(unsigned int cpu_id, unsigned int cpu_state) 1039f192cf7SSantosh Shilimkar {} 1049f192cf7SSantosh Shilimkar 1059f192cf7SSantosh Shilimkar struct cpu_pm_ops omap_pm_ops = { 1069f192cf7SSantosh Shilimkar .finish_suspend = default_finish_suspend, 1079f192cf7SSantosh Shilimkar .resume = dummy_cpu_resume, 1089f192cf7SSantosh Shilimkar .scu_prepare = dummy_scu_prepare, 1099f192cf7SSantosh Shilimkar }; 1109f192cf7SSantosh Shilimkar 111b2b9762fSSantosh Shilimkar /* 112b2b9762fSSantosh Shilimkar * Program the wakeup routine address for the CPU0 and CPU1 113b2b9762fSSantosh Shilimkar * used for OFF or DORMANT wakeup. 114b2b9762fSSantosh Shilimkar */ 115b2b9762fSSantosh Shilimkar static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr) 116b2b9762fSSantosh Shilimkar { 117b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 118b2b9762fSSantosh Shilimkar 119edfaf05cSVictor Kamensky writel_relaxed(addr, pm_info->wkup_sar_addr); 120b2b9762fSSantosh Shilimkar } 121b2b9762fSSantosh Shilimkar 122b2b9762fSSantosh Shilimkar /* 123b2b9762fSSantosh Shilimkar * Store the SCU power status value to scratchpad memory 124b2b9762fSSantosh Shilimkar */ 125b2b9762fSSantosh Shilimkar static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state) 126b2b9762fSSantosh Shilimkar { 127b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 128b2b9762fSSantosh Shilimkar u32 scu_pwr_st; 129b2b9762fSSantosh Shilimkar 130b2b9762fSSantosh Shilimkar switch (cpu_state) { 131b2b9762fSSantosh Shilimkar case PWRDM_POWER_RET: 132b2b9762fSSantosh Shilimkar scu_pwr_st = SCU_PM_DORMANT; 133b2b9762fSSantosh Shilimkar break; 134b2b9762fSSantosh Shilimkar case PWRDM_POWER_OFF: 135b2b9762fSSantosh Shilimkar scu_pwr_st = SCU_PM_POWEROFF; 136b2b9762fSSantosh Shilimkar break; 137b2b9762fSSantosh Shilimkar case PWRDM_POWER_ON: 138b2b9762fSSantosh Shilimkar case PWRDM_POWER_INACTIVE: 139b2b9762fSSantosh Shilimkar default: 140b2b9762fSSantosh Shilimkar scu_pwr_st = SCU_PM_NORMAL; 141b2b9762fSSantosh Shilimkar break; 142b2b9762fSSantosh Shilimkar } 143b2b9762fSSantosh Shilimkar 144edfaf05cSVictor Kamensky writel_relaxed(scu_pwr_st, pm_info->scu_sar_addr); 145b2b9762fSSantosh Shilimkar } 146b2b9762fSSantosh Shilimkar 1473ba2a739SSantosh Shilimkar /* Helper functions for MPUSS OSWR */ 1483ba2a739SSantosh Shilimkar static inline void mpuss_clear_prev_logic_pwrst(void) 1493ba2a739SSantosh Shilimkar { 1503ba2a739SSantosh Shilimkar u32 reg; 1513ba2a739SSantosh Shilimkar 1523ba2a739SSantosh Shilimkar reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION, 1533ba2a739SSantosh Shilimkar OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET); 1543ba2a739SSantosh Shilimkar omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION, 1553ba2a739SSantosh Shilimkar OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET); 1563ba2a739SSantosh Shilimkar } 1573ba2a739SSantosh Shilimkar 1583ba2a739SSantosh Shilimkar static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id) 1593ba2a739SSantosh Shilimkar { 1603ba2a739SSantosh Shilimkar u32 reg; 1613ba2a739SSantosh Shilimkar 1623ba2a739SSantosh Shilimkar if (cpu_id) { 1633ba2a739SSantosh Shilimkar reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST, 1643ba2a739SSantosh Shilimkar OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET); 1653ba2a739SSantosh Shilimkar omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST, 1663ba2a739SSantosh Shilimkar OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET); 1673ba2a739SSantosh Shilimkar } else { 1683ba2a739SSantosh Shilimkar reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST, 1693ba2a739SSantosh Shilimkar OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET); 1703ba2a739SSantosh Shilimkar omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST, 1713ba2a739SSantosh Shilimkar OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET); 1723ba2a739SSantosh Shilimkar } 1733ba2a739SSantosh Shilimkar } 1743ba2a739SSantosh Shilimkar 1755e94c6e3SSantosh Shilimkar /* 1765e94c6e3SSantosh Shilimkar * Store the CPU cluster state for L2X0 low power operations. 1775e94c6e3SSantosh Shilimkar */ 1785e94c6e3SSantosh Shilimkar static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state) 1795e94c6e3SSantosh Shilimkar { 1805e94c6e3SSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 1815e94c6e3SSantosh Shilimkar 182edfaf05cSVictor Kamensky writel_relaxed(save_state, pm_info->l2x0_sar_addr); 1835e94c6e3SSantosh Shilimkar } 1845e94c6e3SSantosh Shilimkar 1855e94c6e3SSantosh Shilimkar /* 1865e94c6e3SSantosh Shilimkar * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to 1875e94c6e3SSantosh Shilimkar * in every restore MPUSS OFF path. 1885e94c6e3SSantosh Shilimkar */ 1895e94c6e3SSantosh Shilimkar #ifdef CONFIG_CACHE_L2X0 1907a09b28eSRussell King static void __init save_l2x0_context(void) 1915e94c6e3SSantosh Shilimkar { 192*eb3d3ec5SLinus Torvalds writel_relaxed(l2x0_saved_regs.aux_ctrl, 1937a09b28eSRussell King sar_base + L2X0_AUXCTRL_OFFSET); 194*eb3d3ec5SLinus Torvalds writel_relaxed(l2x0_saved_regs.prefetch_ctrl, 1957a09b28eSRussell King sar_base + L2X0_PREFETCH_CTRL_OFFSET); 1969f192cf7SSantosh Shilimkar } 1975e94c6e3SSantosh Shilimkar #else 1987a09b28eSRussell King static void __init save_l2x0_context(void) 1995e94c6e3SSantosh Shilimkar {} 2005e94c6e3SSantosh Shilimkar #endif 2015e94c6e3SSantosh Shilimkar 202b2b9762fSSantosh Shilimkar /** 203b2b9762fSSantosh Shilimkar * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function 204b2b9762fSSantosh Shilimkar * The purpose of this function is to manage low power programming 205b2b9762fSSantosh Shilimkar * of OMAP4 MPUSS subsystem 206b2b9762fSSantosh Shilimkar * @cpu : CPU ID 207b2b9762fSSantosh Shilimkar * @power_state: Low power state. 208e44f9a77SSantosh Shilimkar * 209e44f9a77SSantosh Shilimkar * MPUSS states for the context save: 210e44f9a77SSantosh Shilimkar * save_state = 211e44f9a77SSantosh Shilimkar * 0 - Nothing lost and no need to save: MPUSS INACTIVE 212e44f9a77SSantosh Shilimkar * 1 - CPUx L1 and logic lost: MPUSS CSWR 213e44f9a77SSantosh Shilimkar * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR 214e44f9a77SSantosh Shilimkar * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF 215b2b9762fSSantosh Shilimkar */ 216b2b9762fSSantosh Shilimkar int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state) 217b2b9762fSSantosh Shilimkar { 21832d174edSPaul Walmsley struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu); 219b2b9762fSSantosh Shilimkar unsigned int save_state = 0; 220b2b9762fSSantosh Shilimkar unsigned int wakeup_cpu; 221b2b9762fSSantosh Shilimkar 222b2b9762fSSantosh Shilimkar if (omap_rev() == OMAP4430_REV_ES1_0) 223b2b9762fSSantosh Shilimkar return -ENXIO; 224b2b9762fSSantosh Shilimkar 225b2b9762fSSantosh Shilimkar switch (power_state) { 226b2b9762fSSantosh Shilimkar case PWRDM_POWER_ON: 227b2b9762fSSantosh Shilimkar case PWRDM_POWER_INACTIVE: 228b2b9762fSSantosh Shilimkar save_state = 0; 229b2b9762fSSantosh Shilimkar break; 230b2b9762fSSantosh Shilimkar case PWRDM_POWER_OFF: 231b2b9762fSSantosh Shilimkar save_state = 1; 232b2b9762fSSantosh Shilimkar break; 233b2b9762fSSantosh Shilimkar case PWRDM_POWER_RET: 234b2b9762fSSantosh Shilimkar default: 235b2b9762fSSantosh Shilimkar /* 236b2b9762fSSantosh Shilimkar * CPUx CSWR is invalid hardware state. Also CPUx OSWR 237b2b9762fSSantosh Shilimkar * doesn't make much scense, since logic is lost and $L1 238b2b9762fSSantosh Shilimkar * needs to be cleaned because of coherency. This makes 239b2b9762fSSantosh Shilimkar * CPUx OSWR equivalent to CPUX OFF and hence not supported 240b2b9762fSSantosh Shilimkar */ 241b2b9762fSSantosh Shilimkar WARN_ON(1); 242b2b9762fSSantosh Shilimkar return -ENXIO; 243b2b9762fSSantosh Shilimkar } 244b2b9762fSSantosh Shilimkar 245e0555489SKevin Hilman pwrdm_pre_transition(NULL); 24649404dd0SSantosh Shilimkar 2473ba2a739SSantosh Shilimkar /* 2483ba2a739SSantosh Shilimkar * Check MPUSS next state and save interrupt controller if needed. 2493ba2a739SSantosh Shilimkar * In MPUSS OSWR or device OFF, interrupt controller contest is lost. 2503ba2a739SSantosh Shilimkar */ 2513ba2a739SSantosh Shilimkar mpuss_clear_prev_logic_pwrst(); 2523ba2a739SSantosh Shilimkar if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) && 2533ba2a739SSantosh Shilimkar (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF)) 2543ba2a739SSantosh Shilimkar save_state = 2; 2553ba2a739SSantosh Shilimkar 2563ba2a739SSantosh Shilimkar cpu_clear_prev_logic_pwrst(cpu); 25732d174edSPaul Walmsley pwrdm_set_next_pwrst(pm_info->pwrdm, power_state); 2589f192cf7SSantosh Shilimkar set_cpu_wakeup_addr(cpu, virt_to_phys(omap_pm_ops.resume)); 2599f192cf7SSantosh Shilimkar omap_pm_ops.scu_prepare(cpu, power_state); 2605e94c6e3SSantosh Shilimkar l2x0_pwrst_prepare(cpu, save_state); 261b2b9762fSSantosh Shilimkar 262b2b9762fSSantosh Shilimkar /* 263b2b9762fSSantosh Shilimkar * Call low level function with targeted low power state. 264b2b9762fSSantosh Shilimkar */ 26572433ebaSSantosh Shilimkar if (save_state) 2669f192cf7SSantosh Shilimkar cpu_suspend(save_state, omap_pm_ops.finish_suspend); 26772433ebaSSantosh Shilimkar else 2689f192cf7SSantosh Shilimkar omap_pm_ops.finish_suspend(save_state); 269b2b9762fSSantosh Shilimkar 27074ed7bdcSStrashko, Grygorii if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) && cpu) 27174ed7bdcSStrashko, Grygorii gic_dist_enable(); 27274ed7bdcSStrashko, Grygorii 273b2b9762fSSantosh Shilimkar /* 274b2b9762fSSantosh Shilimkar * Restore the CPUx power state to ON otherwise CPUx 275b2b9762fSSantosh Shilimkar * power domain can transitions to programmed low power 276b2b9762fSSantosh Shilimkar * state while doing WFI outside the low powe code. On 277b2b9762fSSantosh Shilimkar * secure devices, CPUx does WFI which can result in 278b2b9762fSSantosh Shilimkar * domain transition 279b2b9762fSSantosh Shilimkar */ 280b2b9762fSSantosh Shilimkar wakeup_cpu = smp_processor_id(); 28132d174edSPaul Walmsley pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON); 282b2b9762fSSantosh Shilimkar 283e0555489SKevin Hilman pwrdm_post_transition(NULL); 28449404dd0SSantosh Shilimkar 285b2b9762fSSantosh Shilimkar return 0; 286b2b9762fSSantosh Shilimkar } 287b2b9762fSSantosh Shilimkar 288b5b4f288SSantosh Shilimkar /** 289b5b4f288SSantosh Shilimkar * omap4_hotplug_cpu: OMAP4 CPU hotplug entry 290b5b4f288SSantosh Shilimkar * @cpu : CPU ID 291b5b4f288SSantosh Shilimkar * @power_state: CPU low power state. 292b5b4f288SSantosh Shilimkar */ 2938bd26e3aSPaul Gortmaker int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state) 294b5b4f288SSantosh Shilimkar { 295ff999b8aSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu); 29632d174edSPaul Walmsley unsigned int cpu_state = 0; 297b5b4f288SSantosh Shilimkar 298b5b4f288SSantosh Shilimkar if (omap_rev() == OMAP4430_REV_ES1_0) 299b5b4f288SSantosh Shilimkar return -ENXIO; 300b5b4f288SSantosh Shilimkar 301b5b4f288SSantosh Shilimkar if (power_state == PWRDM_POWER_OFF) 302b5b4f288SSantosh Shilimkar cpu_state = 1; 303b5b4f288SSantosh Shilimkar 30432d174edSPaul Walmsley pwrdm_clear_all_prev_pwrst(pm_info->pwrdm); 30532d174edSPaul Walmsley pwrdm_set_next_pwrst(pm_info->pwrdm, power_state); 306ff999b8aSSantosh Shilimkar set_cpu_wakeup_addr(cpu, virt_to_phys(pm_info->secondary_startup)); 3079f192cf7SSantosh Shilimkar omap_pm_ops.scu_prepare(cpu, power_state); 308b5b4f288SSantosh Shilimkar 309b5b4f288SSantosh Shilimkar /* 310260db902SMasanari Iida * CPU never retuns back if targeted power state is OFF mode. 311b5b4f288SSantosh Shilimkar * CPU ONLINE follows normal CPU ONLINE ptah via 312baf4b7d3SSantosh Shilimkar * omap4_secondary_startup(). 313b5b4f288SSantosh Shilimkar */ 3149f192cf7SSantosh Shilimkar omap_pm_ops.finish_suspend(cpu_state); 315b5b4f288SSantosh Shilimkar 31632d174edSPaul Walmsley pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON); 317b5b4f288SSantosh Shilimkar return 0; 318b5b4f288SSantosh Shilimkar } 319b5b4f288SSantosh Shilimkar 320b5b4f288SSantosh Shilimkar 321b2b9762fSSantosh Shilimkar /* 322b2b9762fSSantosh Shilimkar * Initialise OMAP4 MPUSS 323b2b9762fSSantosh Shilimkar */ 324b2b9762fSSantosh Shilimkar int __init omap4_mpuss_init(void) 325b2b9762fSSantosh Shilimkar { 326b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info; 327b2b9762fSSantosh Shilimkar 328b2b9762fSSantosh Shilimkar if (omap_rev() == OMAP4430_REV_ES1_0) { 329b2b9762fSSantosh Shilimkar WARN(1, "Power Management not supported on OMAP4430 ES1.0\n"); 330b2b9762fSSantosh Shilimkar return -ENODEV; 331b2b9762fSSantosh Shilimkar } 332b2b9762fSSantosh Shilimkar 3335e94c6e3SSantosh Shilimkar sar_base = omap4_get_sar_ram_base(); 3345e94c6e3SSantosh Shilimkar 335b2b9762fSSantosh Shilimkar /* Initilaise per CPU PM information */ 336b2b9762fSSantosh Shilimkar pm_info = &per_cpu(omap4_pm_info, 0x0); 337b2b9762fSSantosh Shilimkar pm_info->scu_sar_addr = sar_base + SCU_OFFSET0; 338b2b9762fSSantosh Shilimkar pm_info->wkup_sar_addr = sar_base + CPU0_WAKEUP_NS_PA_ADDR_OFFSET; 3395e94c6e3SSantosh Shilimkar pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0; 340b2b9762fSSantosh Shilimkar pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm"); 341b2b9762fSSantosh Shilimkar if (!pm_info->pwrdm) { 342b2b9762fSSantosh Shilimkar pr_err("Lookup failed for CPU0 pwrdm\n"); 343b2b9762fSSantosh Shilimkar return -ENODEV; 344b2b9762fSSantosh Shilimkar } 345b2b9762fSSantosh Shilimkar 346b2b9762fSSantosh Shilimkar /* Clear CPU previous power domain state */ 347b2b9762fSSantosh Shilimkar pwrdm_clear_all_prev_pwrst(pm_info->pwrdm); 3483ba2a739SSantosh Shilimkar cpu_clear_prev_logic_pwrst(0); 349b2b9762fSSantosh Shilimkar 350b2b9762fSSantosh Shilimkar /* Initialise CPU0 power domain state to ON */ 351b2b9762fSSantosh Shilimkar pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON); 352b2b9762fSSantosh Shilimkar 353b2b9762fSSantosh Shilimkar pm_info = &per_cpu(omap4_pm_info, 0x1); 354b2b9762fSSantosh Shilimkar pm_info->scu_sar_addr = sar_base + SCU_OFFSET1; 355b2b9762fSSantosh Shilimkar pm_info->wkup_sar_addr = sar_base + CPU1_WAKEUP_NS_PA_ADDR_OFFSET; 3565e94c6e3SSantosh Shilimkar pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1; 357ff999b8aSSantosh Shilimkar if (cpu_is_omap446x()) 358baf4b7d3SSantosh Shilimkar pm_info->secondary_startup = omap4460_secondary_startup; 359ff999b8aSSantosh Shilimkar else 360baf4b7d3SSantosh Shilimkar pm_info->secondary_startup = omap4_secondary_startup; 361ff999b8aSSantosh Shilimkar 362b2b9762fSSantosh Shilimkar pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm"); 363b2b9762fSSantosh Shilimkar if (!pm_info->pwrdm) { 364b2b9762fSSantosh Shilimkar pr_err("Lookup failed for CPU1 pwrdm\n"); 365b2b9762fSSantosh Shilimkar return -ENODEV; 366b2b9762fSSantosh Shilimkar } 367b2b9762fSSantosh Shilimkar 368b2b9762fSSantosh Shilimkar /* Clear CPU previous power domain state */ 369b2b9762fSSantosh Shilimkar pwrdm_clear_all_prev_pwrst(pm_info->pwrdm); 3703ba2a739SSantosh Shilimkar cpu_clear_prev_logic_pwrst(1); 371b2b9762fSSantosh Shilimkar 372b2b9762fSSantosh Shilimkar /* Initialise CPU1 power domain state to ON */ 373b2b9762fSSantosh Shilimkar pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON); 374b2b9762fSSantosh Shilimkar 375e44f9a77SSantosh Shilimkar mpuss_pd = pwrdm_lookup("mpu_pwrdm"); 376e44f9a77SSantosh Shilimkar if (!mpuss_pd) { 377e44f9a77SSantosh Shilimkar pr_err("Failed to lookup MPUSS power domain\n"); 378e44f9a77SSantosh Shilimkar return -ENODEV; 379e44f9a77SSantosh Shilimkar } 380e44f9a77SSantosh Shilimkar pwrdm_clear_all_prev_pwrst(mpuss_pd); 3813ba2a739SSantosh Shilimkar mpuss_clear_prev_logic_pwrst(); 382e44f9a77SSantosh Shilimkar 383b2b9762fSSantosh Shilimkar /* Save device type on scratchpad for low level code to use */ 384b2b9762fSSantosh Shilimkar if (omap_type() != OMAP2_DEVICE_TYPE_GP) 385edfaf05cSVictor Kamensky writel_relaxed(1, sar_base + OMAP_TYPE_OFFSET); 386b2b9762fSSantosh Shilimkar else 387edfaf05cSVictor Kamensky writel_relaxed(0, sar_base + OMAP_TYPE_OFFSET); 388b2b9762fSSantosh Shilimkar 3895e94c6e3SSantosh Shilimkar save_l2x0_context(); 3905e94c6e3SSantosh Shilimkar 3919f192cf7SSantosh Shilimkar if (cpu_is_omap44xx()) { 3929f192cf7SSantosh Shilimkar omap_pm_ops.finish_suspend = omap4_finish_suspend; 3939f192cf7SSantosh Shilimkar omap_pm_ops.resume = omap4_cpu_resume; 3949f192cf7SSantosh Shilimkar omap_pm_ops.scu_prepare = scu_pwrst_prepare; 3959f192cf7SSantosh Shilimkar } 3969f192cf7SSantosh Shilimkar 397b2b9762fSSantosh Shilimkar return 0; 398b2b9762fSSantosh Shilimkar } 399b2b9762fSSantosh Shilimkar 400b2b9762fSSantosh Shilimkar #endif 401