xref: /linux/arch/arm/mach-imx/mx31.h (revision b24413180f5600bcb3bb70fbed5cf186b60864bd)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
250f2de61SShawn Guo #ifndef __MACH_MX31_H__
350f2de61SShawn Guo #define __MACH_MX31_H__
450f2de61SShawn Guo 
550f2de61SShawn Guo /*
650f2de61SShawn Guo  * IRAM
750f2de61SShawn Guo  */
850f2de61SShawn Guo #define MX31_IRAM_BASE_ADDR		0x1ffc0000	/* internal ram */
950f2de61SShawn Guo #define MX31_IRAM_SIZE			SZ_16K
1050f2de61SShawn Guo 
1150f2de61SShawn Guo #define MX31_L2CC_BASE_ADDR		0x30000000
1250f2de61SShawn Guo #define MX31_L2CC_SIZE			SZ_1M
1350f2de61SShawn Guo 
1450f2de61SShawn Guo #define MX31_AIPS1_BASE_ADDR		0x43f00000
1550f2de61SShawn Guo #define MX31_AIPS1_SIZE			SZ_1M
1650f2de61SShawn Guo #define MX31_MAX_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x04000)
1750f2de61SShawn Guo #define MX31_EVTMON_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x08000)
1850f2de61SShawn Guo #define MX31_CLKCTL_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x0c000)
1950f2de61SShawn Guo #define MX31_ETB_SLOT4_BASE_ADDR		(MX31_AIPS1_BASE_ADDR + 0x10000)
2050f2de61SShawn Guo #define MX31_ETB_SLOT5_BASE_ADDR		(MX31_AIPS1_BASE_ADDR + 0x14000)
2150f2de61SShawn Guo #define MX31_ECT_CTIO_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x18000)
2250f2de61SShawn Guo #define MX31_I2C1_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x80000)
2350f2de61SShawn Guo #define MX31_I2C3_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x84000)
2450f2de61SShawn Guo #define MX31_USB_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x88000)
2550f2de61SShawn Guo #define MX31_USB_OTG_BASE_ADDR			(MX31_USB_BASE_ADDR + 0x0000)
2650f2de61SShawn Guo #define MX31_USB_HS1_BASE_ADDR			(MX31_USB_BASE_ADDR + 0x0200)
2750f2de61SShawn Guo #define MX31_USB_HS2_BASE_ADDR			(MX31_USB_BASE_ADDR + 0x0400)
2850f2de61SShawn Guo #define MX31_ATA_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x8c000)
2950f2de61SShawn Guo #define MX31_UART1_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x90000)
3050f2de61SShawn Guo #define MX31_UART2_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x94000)
3150f2de61SShawn Guo #define MX31_I2C2_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x98000)
3250f2de61SShawn Guo #define MX31_OWIRE_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0x9c000)
3350f2de61SShawn Guo #define MX31_SSI1_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xa0000)
3450f2de61SShawn Guo #define MX31_CSPI1_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xa4000)
3550f2de61SShawn Guo #define MX31_KPP_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xa8000)
3650f2de61SShawn Guo #define MX31_IOMUXC_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xac000)
3750f2de61SShawn Guo #define MX31_UART4_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xb0000)
3850f2de61SShawn Guo #define MX31_UART5_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xb4000)
3950f2de61SShawn Guo #define MX31_ECT_IP1_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xb8000)
4050f2de61SShawn Guo #define MX31_ECT_IP2_BASE_ADDR			(MX31_AIPS1_BASE_ADDR + 0xbc000)
4150f2de61SShawn Guo 
4250f2de61SShawn Guo #define MX31_SPBA0_BASE_ADDR		0x50000000
4350f2de61SShawn Guo #define MX31_SPBA0_SIZE			SZ_1M
4450f2de61SShawn Guo #define MX31_SDHC1_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x04000)
4550f2de61SShawn Guo #define MX31_SDHC2_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x08000)
4650f2de61SShawn Guo #define MX31_UART3_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x0c000)
4750f2de61SShawn Guo #define MX31_CSPI2_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x10000)
4850f2de61SShawn Guo #define MX31_SSI2_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x14000)
4950f2de61SShawn Guo #define MX31_SIM1_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x18000)
5050f2de61SShawn Guo #define MX31_IIM_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x1c000)
5150f2de61SShawn Guo #define MX31_ATA_DMA_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x20000)
5250f2de61SShawn Guo #define MX31_MSHC1_BASE_ADDR			(MX31_SPBA0_BASE_ADDR + 0x24000)
5350f2de61SShawn Guo #define MX31_SPBA_CTRL_BASE_ADDR		(MX31_SPBA0_BASE_ADDR + 0x3c000)
5450f2de61SShawn Guo 
5550f2de61SShawn Guo #define MX31_AIPS2_BASE_ADDR		0x53f00000
5650f2de61SShawn Guo #define MX31_AIPS2_SIZE			SZ_1M
5750f2de61SShawn Guo #define MX31_CCM_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0x80000)
5850f2de61SShawn Guo #define MX31_CSPI3_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0x84000)
5950f2de61SShawn Guo #define MX31_FIRI_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0x8c000)
6050f2de61SShawn Guo #define MX31_GPT1_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0x90000)
6150f2de61SShawn Guo #define MX31_EPIT1_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0x94000)
6250f2de61SShawn Guo #define MX31_EPIT2_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0x98000)
6350f2de61SShawn Guo #define MX31_GPIO3_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xa4000)
6450f2de61SShawn Guo #define MX31_SCC_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xac000)
6550f2de61SShawn Guo #define MX31_SCM_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xae000)
6650f2de61SShawn Guo #define MX31_SMN_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xaf000)
6750f2de61SShawn Guo #define MX31_RNGA_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xb0000)
6850f2de61SShawn Guo #define MX31_IPU_CTRL_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xc0000)
6950f2de61SShawn Guo #define MX31_AUDMUX_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xc4000)
7050f2de61SShawn Guo #define MX31_MPEG4_ENC_BASE_ADDR		(MX31_AIPS2_BASE_ADDR + 0xc8000)
7150f2de61SShawn Guo #define MX31_GPIO1_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xcc000)
7250f2de61SShawn Guo #define MX31_GPIO2_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xd0000)
7350f2de61SShawn Guo #define MX31_SDMA_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xd4000)
7450f2de61SShawn Guo #define MX31_RTC_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xd8000)
7550f2de61SShawn Guo #define MX31_WDOG_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xdc000)
7650f2de61SShawn Guo #define MX31_PWM_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xe0000)
7750f2de61SShawn Guo #define MX31_RTIC_BASE_ADDR			(MX31_AIPS2_BASE_ADDR + 0xec000)
7850f2de61SShawn Guo 
7950f2de61SShawn Guo #define MX31_ROMP_BASE_ADDR		0x60000000
8050f2de61SShawn Guo #define MX31_ROMP_BASE_ADDR_VIRT	IOMEM(0xfc500000)
8150f2de61SShawn Guo #define MX31_ROMP_SIZE			SZ_1M
8250f2de61SShawn Guo 
8350f2de61SShawn Guo #define MX31_AVIC_BASE_ADDR		0x68000000
8450f2de61SShawn Guo #define MX31_AVIC_SIZE			SZ_1M
8550f2de61SShawn Guo 
8650f2de61SShawn Guo #define MX31_IPU_MEM_BASE_ADDR		0x70000000
8750f2de61SShawn Guo #define MX31_CSD0_BASE_ADDR		0x80000000
8850f2de61SShawn Guo #define MX31_CSD1_BASE_ADDR		0x90000000
8950f2de61SShawn Guo 
9050f2de61SShawn Guo #define MX31_CS0_BASE_ADDR		0xa0000000
9150f2de61SShawn Guo #define MX31_CS1_BASE_ADDR		0xa8000000
9250f2de61SShawn Guo #define MX31_CS2_BASE_ADDR		0xb0000000
9350f2de61SShawn Guo #define MX31_CS3_BASE_ADDR		0xb2000000
9450f2de61SShawn Guo 
9550f2de61SShawn Guo #define MX31_CS4_BASE_ADDR		0xb4000000
9650f2de61SShawn Guo #define MX31_CS4_BASE_ADDR_VIRT		IOMEM(0xf6000000)
9750f2de61SShawn Guo #define MX31_CS4_SIZE			SZ_32M
9850f2de61SShawn Guo 
9950f2de61SShawn Guo #define MX31_CS5_BASE_ADDR		0xb6000000
10050f2de61SShawn Guo #define MX31_CS5_BASE_ADDR_VIRT		IOMEM(0xf8000000)
10150f2de61SShawn Guo #define MX31_CS5_SIZE			SZ_32M
10250f2de61SShawn Guo 
10350f2de61SShawn Guo #define MX31_X_MEMC_BASE_ADDR		0xb8000000
10450f2de61SShawn Guo #define MX31_X_MEMC_SIZE		SZ_64K
10550f2de61SShawn Guo #define MX31_NFC_BASE_ADDR			(MX31_X_MEMC_BASE_ADDR + 0x0000)
10650f2de61SShawn Guo #define MX31_ESDCTL_BASE_ADDR			(MX31_X_MEMC_BASE_ADDR + 0x1000)
10750f2de61SShawn Guo #define MX31_WEIM_BASE_ADDR			(MX31_X_MEMC_BASE_ADDR + 0x2000)
10850f2de61SShawn Guo #define MX31_M3IF_BASE_ADDR			(MX31_X_MEMC_BASE_ADDR + 0x3000)
10950f2de61SShawn Guo #define MX31_EMI_CTL_BASE_ADDR			(MX31_X_MEMC_BASE_ADDR + 0x4000)
11050f2de61SShawn Guo #define MX31_PCMCIA_CTL_BASE_ADDR		MX31_EMI_CTL_BASE_ADDR
11150f2de61SShawn Guo 
11250f2de61SShawn Guo #define MX31_WEIM_CSCRx_BASE_ADDR(cs)	(MX31_WEIM_BASE_ADDR + (cs) * 0x10)
11350f2de61SShawn Guo #define MX31_WEIM_CSCRxU(cs)			(MX31_WEIM_CSCRx_BASE_ADDR(cs))
11450f2de61SShawn Guo #define MX31_WEIM_CSCRxL(cs)			(MX31_WEIM_CSCRx_BASE_ADDR(cs) + 0x4)
11550f2de61SShawn Guo #define MX31_WEIM_CSCRxA(cs)			(MX31_WEIM_CSCRx_BASE_ADDR(cs) + 0x8)
11650f2de61SShawn Guo 
11750f2de61SShawn Guo #define MX31_PCMCIA_MEM_BASE_ADDR	0xbc000000
11850f2de61SShawn Guo 
11950f2de61SShawn Guo #define MX31_IO_P2V(x)			IMX_IO_P2V(x)
12050f2de61SShawn Guo #define MX31_IO_ADDRESS(x)		IOMEM(MX31_IO_P2V(x))
12150f2de61SShawn Guo 
12250f2de61SShawn Guo /*
12350f2de61SShawn Guo  * Interrupt numbers
12450f2de61SShawn Guo  */
12550f2de61SShawn Guo #include <asm/irq.h>
12650f2de61SShawn Guo #define MX31_INT_I2C3		(NR_IRQS_LEGACY + 3)
12750f2de61SShawn Guo #define MX31_INT_I2C2		(NR_IRQS_LEGACY + 4)
12850f2de61SShawn Guo #define MX31_INT_MPEG4_ENCODER	(NR_IRQS_LEGACY + 5)
12950f2de61SShawn Guo #define MX31_INT_RTIC		(NR_IRQS_LEGACY + 6)
13050f2de61SShawn Guo #define MX31_INT_FIRI		(NR_IRQS_LEGACY + 7)
13150f2de61SShawn Guo #define MX31_INT_SDHC2		(NR_IRQS_LEGACY + 8)
13250f2de61SShawn Guo #define MX31_INT_SDHC1		(NR_IRQS_LEGACY + 9)
13350f2de61SShawn Guo #define MX31_INT_I2C1		(NR_IRQS_LEGACY + 10)
13450f2de61SShawn Guo #define MX31_INT_SSI2		(NR_IRQS_LEGACY + 11)
13550f2de61SShawn Guo #define MX31_INT_SSI1		(NR_IRQS_LEGACY + 12)
13650f2de61SShawn Guo #define MX31_INT_CSPI2		(NR_IRQS_LEGACY + 13)
13750f2de61SShawn Guo #define MX31_INT_CSPI1		(NR_IRQS_LEGACY + 14)
13850f2de61SShawn Guo #define MX31_INT_ATA		(NR_IRQS_LEGACY + 15)
13950f2de61SShawn Guo #define MX31_INT_MBX		(NR_IRQS_LEGACY + 16)
14050f2de61SShawn Guo #define MX31_INT_CSPI3		(NR_IRQS_LEGACY + 17)
14150f2de61SShawn Guo #define MX31_INT_UART3		(NR_IRQS_LEGACY + 18)
14250f2de61SShawn Guo #define MX31_INT_IIM		(NR_IRQS_LEGACY + 19)
14350f2de61SShawn Guo #define MX31_INT_SIM2		(NR_IRQS_LEGACY + 20)
14450f2de61SShawn Guo #define MX31_INT_SIM1		(NR_IRQS_LEGACY + 21)
14550f2de61SShawn Guo #define MX31_INT_RNGA		(NR_IRQS_LEGACY + 22)
14650f2de61SShawn Guo #define MX31_INT_EVTMON		(NR_IRQS_LEGACY + 23)
14750f2de61SShawn Guo #define MX31_INT_KPP		(NR_IRQS_LEGACY + 24)
14850f2de61SShawn Guo #define MX31_INT_RTC		(NR_IRQS_LEGACY + 25)
14950f2de61SShawn Guo #define MX31_INT_PWM		(NR_IRQS_LEGACY + 26)
15050f2de61SShawn Guo #define MX31_INT_EPIT2		(NR_IRQS_LEGACY + 27)
15150f2de61SShawn Guo #define MX31_INT_EPIT1		(NR_IRQS_LEGACY + 28)
15250f2de61SShawn Guo #define MX31_INT_GPT		(NR_IRQS_LEGACY + 29)
15350f2de61SShawn Guo #define MX31_INT_POWER_FAIL	(NR_IRQS_LEGACY + 30)
15450f2de61SShawn Guo #define MX31_INT_CCM_DVFS	(NR_IRQS_LEGACY + 31)
15550f2de61SShawn Guo #define MX31_INT_UART2		(NR_IRQS_LEGACY + 32)
15650f2de61SShawn Guo #define MX31_INT_NFC		(NR_IRQS_LEGACY + 33)
15750f2de61SShawn Guo #define MX31_INT_SDMA		(NR_IRQS_LEGACY + 34)
15850f2de61SShawn Guo #define MX31_INT_USB_HS1	(NR_IRQS_LEGACY + 35)
15950f2de61SShawn Guo #define MX31_INT_USB_HS2	(NR_IRQS_LEGACY + 36)
16050f2de61SShawn Guo #define MX31_INT_USB_OTG	(NR_IRQS_LEGACY + 37)
16150f2de61SShawn Guo #define MX31_INT_MSHC1		(NR_IRQS_LEGACY + 39)
16250f2de61SShawn Guo #define MX31_INT_MSHC2		(NR_IRQS_LEGACY + 40)
16350f2de61SShawn Guo #define MX31_INT_IPU_ERR	(NR_IRQS_LEGACY + 41)
16450f2de61SShawn Guo #define MX31_INT_IPU_SYN	(NR_IRQS_LEGACY + 42)
16550f2de61SShawn Guo #define MX31_INT_UART1		(NR_IRQS_LEGACY + 45)
16650f2de61SShawn Guo #define MX31_INT_UART4		(NR_IRQS_LEGACY + 46)
16750f2de61SShawn Guo #define MX31_INT_UART5		(NR_IRQS_LEGACY + 47)
16850f2de61SShawn Guo #define MX31_INT_ECT		(NR_IRQS_LEGACY + 48)
16950f2de61SShawn Guo #define MX31_INT_SCC_SCM	(NR_IRQS_LEGACY + 49)
17050f2de61SShawn Guo #define MX31_INT_SCC_SMN	(NR_IRQS_LEGACY + 50)
17150f2de61SShawn Guo #define MX31_INT_GPIO2		(NR_IRQS_LEGACY + 51)
17250f2de61SShawn Guo #define MX31_INT_GPIO1		(NR_IRQS_LEGACY + 52)
17350f2de61SShawn Guo #define MX31_INT_CCM		(NR_IRQS_LEGACY + 53)
17450f2de61SShawn Guo #define MX31_INT_PCMCIA		(NR_IRQS_LEGACY + 54)
17550f2de61SShawn Guo #define MX31_INT_WDOG		(NR_IRQS_LEGACY + 55)
17650f2de61SShawn Guo #define MX31_INT_GPIO3		(NR_IRQS_LEGACY + 56)
17750f2de61SShawn Guo #define MX31_INT_EXT_POWER	(NR_IRQS_LEGACY + 58)
17850f2de61SShawn Guo #define MX31_INT_EXT_TEMPER	(NR_IRQS_LEGACY + 59)
17950f2de61SShawn Guo #define MX31_INT_EXT_SENSOR60	(NR_IRQS_LEGACY + 60)
18050f2de61SShawn Guo #define MX31_INT_EXT_SENSOR61	(NR_IRQS_LEGACY + 61)
18150f2de61SShawn Guo #define MX31_INT_EXT_WDOG	(NR_IRQS_LEGACY + 62)
18250f2de61SShawn Guo #define MX31_INT_EXT_TV		(NR_IRQS_LEGACY + 63)
18350f2de61SShawn Guo 
18450f2de61SShawn Guo #define MX31_DMA_REQ_SDHC1	20
18550f2de61SShawn Guo #define MX31_DMA_REQ_SDHC2	21
18650f2de61SShawn Guo #define MX31_DMA_REQ_SSI2_RX1	22
18750f2de61SShawn Guo #define MX31_DMA_REQ_SSI2_TX1	23
18850f2de61SShawn Guo #define MX31_DMA_REQ_SSI2_RX0	24
18950f2de61SShawn Guo #define MX31_DMA_REQ_SSI2_TX0	25
19050f2de61SShawn Guo #define MX31_DMA_REQ_SSI1_RX1	26
19150f2de61SShawn Guo #define MX31_DMA_REQ_SSI1_TX1	27
19250f2de61SShawn Guo #define MX31_DMA_REQ_SSI1_RX0	28
19350f2de61SShawn Guo #define MX31_DMA_REQ_SSI1_TX0	29
19450f2de61SShawn Guo 
19550f2de61SShawn Guo #define MX31_PROD_SIGNATURE		0x1	/* For MX31 */
19650f2de61SShawn Guo 
19750f2de61SShawn Guo #endif /* ifndef __MACH_MX31_H__ */
198