1724ba675SRob Herring&l4_abe { /* 0x40100000 */ 2724ba675SRob Herring compatible = "ti,omap4-l4-abe", "simple-pm-bus"; 3724ba675SRob Herring reg = <0x40100000 0x400>, 4724ba675SRob Herring <0x40100400 0x400>; 5724ba675SRob Herring reg-names = "la", "ap"; 6724ba675SRob Herring power-domains = <&prm_abe>; 7724ba675SRob Herring /* OMAP4_L4_ABE_CLKCTRL is read-only */ 8724ba675SRob Herring #address-cells = <1>; 9724ba675SRob Herring #size-cells = <1>; 10724ba675SRob Herring ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 11724ba675SRob Herring <0x49000000 0x49000000 0x100000>; 12724ba675SRob Herring segment@0 { /* 0x40100000 */ 13724ba675SRob Herring compatible = "simple-pm-bus"; 14724ba675SRob Herring #address-cells = <1>; 15724ba675SRob Herring #size-cells = <1>; 16724ba675SRob Herring ranges = 17724ba675SRob Herring /* CPU to L4 ABE mapping */ 18724ba675SRob Herring <0x00000000 0x00000000 0x000400>, /* ap 0 */ 19724ba675SRob Herring <0x00000400 0x00000400 0x000400>, /* ap 1 */ 20724ba675SRob Herring <0x00022000 0x00022000 0x001000>, /* ap 2 */ 21724ba675SRob Herring <0x00023000 0x00023000 0x001000>, /* ap 3 */ 22724ba675SRob Herring <0x00024000 0x00024000 0x001000>, /* ap 4 */ 23724ba675SRob Herring <0x00025000 0x00025000 0x001000>, /* ap 5 */ 24724ba675SRob Herring <0x00026000 0x00026000 0x001000>, /* ap 6 */ 25724ba675SRob Herring <0x00027000 0x00027000 0x001000>, /* ap 7 */ 26724ba675SRob Herring <0x00028000 0x00028000 0x001000>, /* ap 8 */ 27724ba675SRob Herring <0x00029000 0x00029000 0x001000>, /* ap 9 */ 28724ba675SRob Herring <0x0002a000 0x0002a000 0x001000>, /* ap 10 */ 29724ba675SRob Herring <0x0002b000 0x0002b000 0x001000>, /* ap 11 */ 30724ba675SRob Herring <0x0002e000 0x0002e000 0x001000>, /* ap 12 */ 31724ba675SRob Herring <0x0002f000 0x0002f000 0x001000>, /* ap 13 */ 32724ba675SRob Herring <0x00030000 0x00030000 0x001000>, /* ap 14 */ 33724ba675SRob Herring <0x00031000 0x00031000 0x001000>, /* ap 15 */ 34724ba675SRob Herring <0x00032000 0x00032000 0x001000>, /* ap 16 */ 35724ba675SRob Herring <0x00033000 0x00033000 0x001000>, /* ap 17 */ 36724ba675SRob Herring <0x00038000 0x00038000 0x001000>, /* ap 18 */ 37724ba675SRob Herring <0x00039000 0x00039000 0x001000>, /* ap 19 */ 38724ba675SRob Herring <0x0003a000 0x0003a000 0x001000>, /* ap 20 */ 39724ba675SRob Herring <0x0003b000 0x0003b000 0x001000>, /* ap 21 */ 40724ba675SRob Herring <0x0003c000 0x0003c000 0x001000>, /* ap 22 */ 41724ba675SRob Herring <0x0003d000 0x0003d000 0x001000>, /* ap 23 */ 42724ba675SRob Herring <0x0003e000 0x0003e000 0x001000>, /* ap 24 */ 43724ba675SRob Herring <0x0003f000 0x0003f000 0x001000>, /* ap 25 */ 44724ba675SRob Herring <0x00080000 0x00080000 0x010000>, /* ap 26 */ 45724ba675SRob Herring <0x00080000 0x00080000 0x001000>, /* ap 27 */ 46724ba675SRob Herring <0x000a0000 0x000a0000 0x010000>, /* ap 28 */ 47724ba675SRob Herring <0x000a0000 0x000a0000 0x001000>, /* ap 29 */ 48724ba675SRob Herring <0x000c0000 0x000c0000 0x010000>, /* ap 30 */ 49724ba675SRob Herring <0x000c0000 0x000c0000 0x001000>, /* ap 31 */ 50724ba675SRob Herring <0x000f1000 0x000f1000 0x001000>, /* ap 32 */ 51724ba675SRob Herring <0x000f2000 0x000f2000 0x001000>, /* ap 33 */ 52724ba675SRob Herring 53724ba675SRob Herring /* L3 to L4 ABE mapping */ 54724ba675SRob Herring <0x49000000 0x49000000 0x000400>, /* ap 0 */ 55724ba675SRob Herring <0x49000400 0x49000400 0x000400>, /* ap 1 */ 56724ba675SRob Herring <0x49022000 0x49022000 0x001000>, /* ap 2 */ 57724ba675SRob Herring <0x49023000 0x49023000 0x001000>, /* ap 3 */ 58724ba675SRob Herring <0x49024000 0x49024000 0x001000>, /* ap 4 */ 59724ba675SRob Herring <0x49025000 0x49025000 0x001000>, /* ap 5 */ 60724ba675SRob Herring <0x49026000 0x49026000 0x001000>, /* ap 6 */ 61724ba675SRob Herring <0x49027000 0x49027000 0x001000>, /* ap 7 */ 62724ba675SRob Herring <0x49028000 0x49028000 0x001000>, /* ap 8 */ 63724ba675SRob Herring <0x49029000 0x49029000 0x001000>, /* ap 9 */ 64724ba675SRob Herring <0x4902a000 0x4902a000 0x001000>, /* ap 10 */ 65724ba675SRob Herring <0x4902b000 0x4902b000 0x001000>, /* ap 11 */ 66724ba675SRob Herring <0x4902e000 0x4902e000 0x001000>, /* ap 12 */ 67724ba675SRob Herring <0x4902f000 0x4902f000 0x001000>, /* ap 13 */ 68724ba675SRob Herring <0x49030000 0x49030000 0x001000>, /* ap 14 */ 69724ba675SRob Herring <0x49031000 0x49031000 0x001000>, /* ap 15 */ 70724ba675SRob Herring <0x49032000 0x49032000 0x001000>, /* ap 16 */ 71724ba675SRob Herring <0x49033000 0x49033000 0x001000>, /* ap 17 */ 72724ba675SRob Herring <0x49038000 0x49038000 0x001000>, /* ap 18 */ 73724ba675SRob Herring <0x49039000 0x49039000 0x001000>, /* ap 19 */ 74724ba675SRob Herring <0x4903a000 0x4903a000 0x001000>, /* ap 20 */ 75724ba675SRob Herring <0x4903b000 0x4903b000 0x001000>, /* ap 21 */ 76724ba675SRob Herring <0x4903c000 0x4903c000 0x001000>, /* ap 22 */ 77724ba675SRob Herring <0x4903d000 0x4903d000 0x001000>, /* ap 23 */ 78724ba675SRob Herring <0x4903e000 0x4903e000 0x001000>, /* ap 24 */ 79724ba675SRob Herring <0x4903f000 0x4903f000 0x001000>, /* ap 25 */ 80724ba675SRob Herring <0x49080000 0x49080000 0x010000>, /* ap 26 */ 81724ba675SRob Herring <0x49080000 0x49080000 0x001000>, /* ap 27 */ 82724ba675SRob Herring <0x490a0000 0x490a0000 0x010000>, /* ap 28 */ 83724ba675SRob Herring <0x490a0000 0x490a0000 0x001000>, /* ap 29 */ 84724ba675SRob Herring <0x490c0000 0x490c0000 0x010000>, /* ap 30 */ 85724ba675SRob Herring <0x490c0000 0x490c0000 0x001000>, /* ap 31 */ 86724ba675SRob Herring <0x490f1000 0x490f1000 0x001000>, /* ap 32 */ 87724ba675SRob Herring <0x490f2000 0x490f2000 0x001000>; /* ap 33 */ 88724ba675SRob Herring 89724ba675SRob Herring target-module@22000 { /* 0x40122000, ap 2 02.0 */ 90724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 91724ba675SRob Herring reg = <0x2208c 0x4>; 92724ba675SRob Herring reg-names = "sysc"; 93724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 94724ba675SRob Herring SYSC_OMAP2_ENAWAKEUP | 95724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 96724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 97724ba675SRob Herring <SYSC_IDLE_NO>, 98724ba675SRob Herring <SYSC_IDLE_SMART>; 99724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 100724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCBSP1_CLKCTRL 0>; 101724ba675SRob Herring clock-names = "fck"; 102724ba675SRob Herring #address-cells = <1>; 103724ba675SRob Herring #size-cells = <1>; 104724ba675SRob Herring ranges = <0x0 0x22000 0x1000>, 105724ba675SRob Herring <0x49022000 0x49022000 0x1000>; 106724ba675SRob Herring 107724ba675SRob Herring mcbsp1: mcbsp@0 { 108724ba675SRob Herring compatible = "ti,omap4-mcbsp"; 109724ba675SRob Herring reg = <0x0 0xff>, /* MPU private access */ 110724ba675SRob Herring <0x49022000 0xff>; /* L3 Interconnect */ 111724ba675SRob Herring reg-names = "mpu", "dma"; 112*cc2d819dSTony Lindgren clocks = <&abe_clkctrl OMAP4_MCBSP1_CLKCTRL 24>; 113*cc2d819dSTony Lindgren clock-names = "fck"; 114724ba675SRob Herring interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 115724ba675SRob Herring interrupt-names = "common"; 116724ba675SRob Herring ti,buffer-size = <128>; 117724ba675SRob Herring dmas = <&sdma 33>, 118724ba675SRob Herring <&sdma 34>; 119724ba675SRob Herring dma-names = "tx", "rx"; 120724ba675SRob Herring status = "disabled"; 121724ba675SRob Herring }; 122724ba675SRob Herring }; 123724ba675SRob Herring 124724ba675SRob Herring target-module@24000 { /* 0x40124000, ap 4 04.0 */ 125724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 126724ba675SRob Herring reg = <0x2408c 0x4>; 127724ba675SRob Herring reg-names = "sysc"; 128724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 129724ba675SRob Herring SYSC_OMAP2_ENAWAKEUP | 130724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 131724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 132724ba675SRob Herring <SYSC_IDLE_NO>, 133724ba675SRob Herring <SYSC_IDLE_SMART>; 134724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 135724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCBSP2_CLKCTRL 0>; 136724ba675SRob Herring clock-names = "fck"; 137724ba675SRob Herring #address-cells = <1>; 138724ba675SRob Herring #size-cells = <1>; 139724ba675SRob Herring ranges = <0x0 0x24000 0x1000>, 140724ba675SRob Herring <0x49024000 0x49024000 0x1000>; 141724ba675SRob Herring 142724ba675SRob Herring mcbsp2: mcbsp@0 { 143724ba675SRob Herring compatible = "ti,omap4-mcbsp"; 144724ba675SRob Herring reg = <0x0 0xff>, /* MPU private access */ 145724ba675SRob Herring <0x49024000 0xff>; /* L3 Interconnect */ 146724ba675SRob Herring reg-names = "mpu", "dma"; 147*cc2d819dSTony Lindgren clocks = <&abe_clkctrl OMAP4_MCBSP2_CLKCTRL 24>; 148*cc2d819dSTony Lindgren clock-names = "fck"; 149724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 150724ba675SRob Herring interrupt-names = "common"; 151724ba675SRob Herring ti,buffer-size = <128>; 152724ba675SRob Herring dmas = <&sdma 17>, 153724ba675SRob Herring <&sdma 18>; 154724ba675SRob Herring dma-names = "tx", "rx"; 155724ba675SRob Herring status = "disabled"; 156724ba675SRob Herring }; 157724ba675SRob Herring }; 158724ba675SRob Herring 159724ba675SRob Herring target-module@26000 { /* 0x40126000, ap 6 06.0 */ 160724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 161724ba675SRob Herring reg = <0x2608c 0x4>; 162724ba675SRob Herring reg-names = "sysc"; 163724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 164724ba675SRob Herring SYSC_OMAP2_ENAWAKEUP | 165724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 166724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 167724ba675SRob Herring <SYSC_IDLE_NO>, 168724ba675SRob Herring <SYSC_IDLE_SMART>; 169724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 170724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCBSP3_CLKCTRL 0>; 171724ba675SRob Herring clock-names = "fck"; 172724ba675SRob Herring #address-cells = <1>; 173724ba675SRob Herring #size-cells = <1>; 174724ba675SRob Herring ranges = <0x0 0x26000 0x1000>, 175724ba675SRob Herring <0x49026000 0x49026000 0x1000>; 176724ba675SRob Herring 177724ba675SRob Herring mcbsp3: mcbsp@0 { 178724ba675SRob Herring compatible = "ti,omap4-mcbsp"; 179724ba675SRob Herring reg = <0x0 0xff>, /* MPU private access */ 180724ba675SRob Herring <0x49026000 0xff>; /* L3 Interconnect */ 181724ba675SRob Herring reg-names = "mpu", "dma"; 182*cc2d819dSTony Lindgren clocks = <&abe_clkctrl OMAP4_MCBSP3_CLKCTRL 24>; 183*cc2d819dSTony Lindgren clock-names = "fck"; 184724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 185724ba675SRob Herring interrupt-names = "common"; 186724ba675SRob Herring ti,buffer-size = <128>; 187724ba675SRob Herring dmas = <&sdma 19>, 188724ba675SRob Herring <&sdma 20>; 189724ba675SRob Herring dma-names = "tx", "rx"; 190724ba675SRob Herring status = "disabled"; 191724ba675SRob Herring }; 192724ba675SRob Herring }; 193724ba675SRob Herring 194724ba675SRob Herring target-module@28000 { /* 0x40128000, ap 8 08.0 */ 195724ba675SRob Herring /* 0x4012a000, ap 10 0a.0 */ 196724ba675SRob Herring compatible = "ti,sysc-mcasp", "ti,sysc"; 197724ba675SRob Herring reg = <0x28000 0x4>, 198724ba675SRob Herring <0x28004 0x4>; 199724ba675SRob Herring reg-names = "rev", "sysc"; 200724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 201724ba675SRob Herring <SYSC_IDLE_NO>, 202724ba675SRob Herring <SYSC_IDLE_SMART>; 203724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 204724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>; 205724ba675SRob Herring clock-names = "fck"; 206724ba675SRob Herring #address-cells = <1>; 207724ba675SRob Herring #size-cells = <1>; 208724ba675SRob Herring ranges = <0x0 0x28000 0x1000>, 209724ba675SRob Herring <0x49028000 0x49028000 0x1000>, 210724ba675SRob Herring <0x2000 0x2a000 0x1000>, 211724ba675SRob Herring <0x4902a000 0x4902a000 0x1000>; 212724ba675SRob Herring 213724ba675SRob Herring mcasp0: mcasp@0 { 214724ba675SRob Herring compatible = "ti,omap4-mcasp-audio"; 215724ba675SRob Herring reg = <0x0 0x2000>, 216724ba675SRob Herring <0x4902a000 0x1000>; /* L3 data port */ 217724ba675SRob Herring reg-names = "mpu","dat"; 218724ba675SRob Herring interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 219724ba675SRob Herring interrupt-names = "tx"; 220724ba675SRob Herring dmas = <&sdma 8>; 221724ba675SRob Herring dma-names = "tx"; 222724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>; 223724ba675SRob Herring clock-names = "fck"; 224724ba675SRob Herring op-mode = <1>; /* MCASP_DIT_MODE */ 225724ba675SRob Herring serial-dir = < 1 >; /* 1 TX serializers */ 226724ba675SRob Herring status = "disabled"; 227724ba675SRob Herring }; 228724ba675SRob Herring }; 229724ba675SRob Herring 230724ba675SRob Herring target-module@2e000 { /* 0x4012e000, ap 12 0c.0 */ 231724ba675SRob Herring compatible = "ti,sysc-omap4", "ti,sysc"; 232724ba675SRob Herring reg = <0x2e000 0x4>, 233724ba675SRob Herring <0x2e010 0x4>; 234724ba675SRob Herring reg-names = "rev", "sysc"; 235724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 236724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 237724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 238724ba675SRob Herring <SYSC_IDLE_NO>, 239724ba675SRob Herring <SYSC_IDLE_SMART>, 240724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 241724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 242724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_DMIC_CLKCTRL 0>; 243724ba675SRob Herring clock-names = "fck"; 244724ba675SRob Herring #address-cells = <1>; 245724ba675SRob Herring #size-cells = <1>; 246724ba675SRob Herring ranges = <0x0 0x2e000 0x1000>, 247724ba675SRob Herring <0x4902e000 0x4902e000 0x1000>; 248724ba675SRob Herring 249724ba675SRob Herring dmic: dmic@0 { 250724ba675SRob Herring compatible = "ti,omap4-dmic"; 251724ba675SRob Herring reg = <0x0 0x7f>, /* MPU private access */ 252724ba675SRob Herring <0x4902e000 0x7f>; /* L3 Interconnect */ 253724ba675SRob Herring reg-names = "mpu", "dma"; 254724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 255724ba675SRob Herring dmas = <&sdma 67>; 256724ba675SRob Herring dma-names = "up_link"; 257724ba675SRob Herring status = "disabled"; 258724ba675SRob Herring }; 259724ba675SRob Herring }; 260724ba675SRob Herring 261724ba675SRob Herring target-module@30000 { /* 0x40130000, ap 14 0e.0 */ 262724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 263724ba675SRob Herring reg = <0x30000 0x4>, 264724ba675SRob Herring <0x30010 0x4>, 265724ba675SRob Herring <0x30014 0x4>; 266724ba675SRob Herring reg-names = "rev", "sysc", "syss"; 267724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 268724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 269724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 270724ba675SRob Herring <SYSC_IDLE_NO>, 271724ba675SRob Herring <SYSC_IDLE_SMART>, 272724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 273724ba675SRob Herring ti,syss-mask = <1>; 274724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 275724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_WD_TIMER3_CLKCTRL 0>; 276724ba675SRob Herring clock-names = "fck"; 277724ba675SRob Herring #address-cells = <1>; 278724ba675SRob Herring #size-cells = <1>; 279724ba675SRob Herring ranges = <0x0 0x30000 0x1000>, 280724ba675SRob Herring <0x49030000 0x49030000 0x1000>; 281724ba675SRob Herring 282724ba675SRob Herring wdt3: wdt@0 { 283724ba675SRob Herring compatible = "ti,omap4-wdt", "ti,omap3-wdt"; 284724ba675SRob Herring reg = <0x0 0x80>; 285724ba675SRob Herring interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 286724ba675SRob Herring }; 287724ba675SRob Herring }; 288724ba675SRob Herring 289724ba675SRob Herring mcpdm_module: target-module@32000 { /* 0x40132000, ap 16 10.0 */ 290724ba675SRob Herring compatible = "ti,sysc-omap4", "ti,sysc"; 291724ba675SRob Herring reg = <0x32000 0x4>, 292724ba675SRob Herring <0x32010 0x4>; 293724ba675SRob Herring reg-names = "rev", "sysc"; 294724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 295724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 296724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 297724ba675SRob Herring <SYSC_IDLE_NO>, 298724ba675SRob Herring <SYSC_IDLE_SMART>, 299724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 300724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 301724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCPDM_CLKCTRL 0>; 302724ba675SRob Herring clock-names = "fck"; 303724ba675SRob Herring #address-cells = <1>; 304724ba675SRob Herring #size-cells = <1>; 305724ba675SRob Herring ranges = <0x0 0x32000 0x1000>, 306724ba675SRob Herring <0x49032000 0x49032000 0x1000>; 307724ba675SRob Herring 308724ba675SRob Herring /* Must be only enabled for boards with pdmclk wired */ 309724ba675SRob Herring status = "disabled"; 310724ba675SRob Herring 311724ba675SRob Herring mcpdm: mcpdm@0 { 312724ba675SRob Herring compatible = "ti,omap4-mcpdm"; 313724ba675SRob Herring reg = <0x0 0x7f>, /* MPU private access */ 314724ba675SRob Herring <0x49032000 0x7f>; /* L3 Interconnect */ 315724ba675SRob Herring reg-names = "mpu", "dma"; 316724ba675SRob Herring interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 317724ba675SRob Herring dmas = <&sdma 65>, 318724ba675SRob Herring <&sdma 66>; 319724ba675SRob Herring dma-names = "up_link", "dn_link"; 320724ba675SRob Herring }; 321724ba675SRob Herring }; 322724ba675SRob Herring 323724ba675SRob Herring target-module@38000 { /* 0x40138000, ap 18 12.0 */ 324724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 325724ba675SRob Herring reg = <0x38000 0x4>, 326724ba675SRob Herring <0x38010 0x4>; 327724ba675SRob Herring reg-names = "rev", "sysc"; 328724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 329724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 330724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 331724ba675SRob Herring <SYSC_IDLE_NO>, 332724ba675SRob Herring <SYSC_IDLE_SMART>, 333724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 334724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 335724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 0>; 336724ba675SRob Herring clock-names = "fck"; 337724ba675SRob Herring #address-cells = <1>; 338724ba675SRob Herring #size-cells = <1>; 339724ba675SRob Herring ranges = <0x0 0x38000 0x1000>, 340724ba675SRob Herring <0x49038000 0x49038000 0x1000>; 341724ba675SRob Herring 342724ba675SRob Herring timer5: timer@0 { 343724ba675SRob Herring compatible = "ti,omap4430-timer"; 344724ba675SRob Herring reg = <0x00000000 0x80>, 345724ba675SRob Herring <0x49038000 0x80>; 346724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 24>, 347724ba675SRob Herring <&syc_clk_div_ck>; 348724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 349724ba675SRob Herring interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 350724ba675SRob Herring ti,timer-dsp; 351724ba675SRob Herring }; 352724ba675SRob Herring }; 353724ba675SRob Herring 354724ba675SRob Herring target-module@3a000 { /* 0x4013a000, ap 20 14.0 */ 355724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 356724ba675SRob Herring reg = <0x3a000 0x4>, 357724ba675SRob Herring <0x3a010 0x4>; 358724ba675SRob Herring reg-names = "rev", "sysc"; 359724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 360724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 361724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 362724ba675SRob Herring <SYSC_IDLE_NO>, 363724ba675SRob Herring <SYSC_IDLE_SMART>, 364724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 365724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 366724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 0>; 367724ba675SRob Herring clock-names = "fck"; 368724ba675SRob Herring #address-cells = <1>; 369724ba675SRob Herring #size-cells = <1>; 370724ba675SRob Herring ranges = <0x0 0x3a000 0x1000>, 371724ba675SRob Herring <0x4903a000 0x4903a000 0x1000>; 372724ba675SRob Herring 373724ba675SRob Herring timer6: timer@0 { 374724ba675SRob Herring compatible = "ti,omap4430-timer"; 375724ba675SRob Herring reg = <0x00000000 0x80>, 376724ba675SRob Herring <0x4903a000 0x80>; 377724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 24>, 378724ba675SRob Herring <&syc_clk_div_ck>; 379724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 380724ba675SRob Herring interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 381724ba675SRob Herring ti,timer-dsp; 382724ba675SRob Herring }; 383724ba675SRob Herring }; 384724ba675SRob Herring 385724ba675SRob Herring target-module@3c000 { /* 0x4013c000, ap 22 16.0 */ 386724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 387724ba675SRob Herring reg = <0x3c000 0x4>, 388724ba675SRob Herring <0x3c010 0x4>; 389724ba675SRob Herring reg-names = "rev", "sysc"; 390724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 391724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 392724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 393724ba675SRob Herring <SYSC_IDLE_NO>, 394724ba675SRob Herring <SYSC_IDLE_SMART>, 395724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 396724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 397724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 0>; 398724ba675SRob Herring clock-names = "fck"; 399724ba675SRob Herring #address-cells = <1>; 400724ba675SRob Herring #size-cells = <1>; 401724ba675SRob Herring ranges = <0x0 0x3c000 0x1000>, 402724ba675SRob Herring <0x4903c000 0x4903c000 0x1000>; 403724ba675SRob Herring 404724ba675SRob Herring timer7: timer@0 { 405724ba675SRob Herring compatible = "ti,omap4430-timer"; 406724ba675SRob Herring reg = <0x00000000 0x80>, 407724ba675SRob Herring <0x4903c000 0x80>; 408724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 24>, 409724ba675SRob Herring <&syc_clk_div_ck>; 410724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 411724ba675SRob Herring interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 412724ba675SRob Herring ti,timer-dsp; 413724ba675SRob Herring }; 414724ba675SRob Herring }; 415724ba675SRob Herring 416724ba675SRob Herring target-module@3e000 { /* 0x4013e000, ap 24 18.0 */ 417724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 418724ba675SRob Herring reg = <0x3e000 0x4>, 419724ba675SRob Herring <0x3e010 0x4>; 420724ba675SRob Herring reg-names = "rev", "sysc"; 421724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 422724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 423724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 424724ba675SRob Herring <SYSC_IDLE_NO>, 425724ba675SRob Herring <SYSC_IDLE_SMART>, 426724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 427724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 428724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 0>; 429724ba675SRob Herring clock-names = "fck"; 430724ba675SRob Herring #address-cells = <1>; 431724ba675SRob Herring #size-cells = <1>; 432724ba675SRob Herring ranges = <0x0 0x3e000 0x1000>, 433724ba675SRob Herring <0x4903e000 0x4903e000 0x1000>; 434724ba675SRob Herring 435724ba675SRob Herring timer8: timer@0 { 436724ba675SRob Herring compatible = "ti,omap4430-timer"; 437724ba675SRob Herring reg = <0x00000000 0x80>, 438724ba675SRob Herring <0x4903e000 0x80>; 439724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 24>, 440724ba675SRob Herring <&syc_clk_div_ck>; 441724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 442724ba675SRob Herring interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 443724ba675SRob Herring ti,timer-pwm; 444724ba675SRob Herring ti,timer-dsp; 445724ba675SRob Herring }; 446724ba675SRob Herring }; 447724ba675SRob Herring 448724ba675SRob Herring target-module@80000 { /* 0x40180000, ap 26 1a.0 */ 449724ba675SRob Herring compatible = "ti,sysc"; 450724ba675SRob Herring status = "disabled"; 451724ba675SRob Herring #address-cells = <1>; 452724ba675SRob Herring #size-cells = <1>; 453724ba675SRob Herring ranges = <0x0 0x80000 0x10000>, 454724ba675SRob Herring <0x49080000 0x49080000 0x10000>; 455724ba675SRob Herring }; 456724ba675SRob Herring 457724ba675SRob Herring target-module@a0000 { /* 0x401a0000, ap 28 1c.0 */ 458724ba675SRob Herring compatible = "ti,sysc"; 459724ba675SRob Herring status = "disabled"; 460724ba675SRob Herring #address-cells = <1>; 461724ba675SRob Herring #size-cells = <1>; 462724ba675SRob Herring ranges = <0x0 0xa0000 0x10000>, 463724ba675SRob Herring <0x490a0000 0x490a0000 0x10000>; 464724ba675SRob Herring }; 465724ba675SRob Herring 466724ba675SRob Herring target-module@c0000 { /* 0x401c0000, ap 30 1e.0 */ 467724ba675SRob Herring compatible = "ti,sysc"; 468724ba675SRob Herring status = "disabled"; 469724ba675SRob Herring #address-cells = <1>; 470724ba675SRob Herring #size-cells = <1>; 471724ba675SRob Herring ranges = <0x0 0xc0000 0x10000>, 472724ba675SRob Herring <0x490c0000 0x490c0000 0x10000>; 473724ba675SRob Herring }; 474724ba675SRob Herring 475724ba675SRob Herring target-module@f1000 { /* 0x401f1000, ap 32 20.0 */ 476724ba675SRob Herring compatible = "ti,sysc-omap4", "ti,sysc"; 477724ba675SRob Herring reg = <0xf1000 0x4>, 478724ba675SRob Herring <0xf1010 0x4>; 479724ba675SRob Herring reg-names = "rev", "sysc"; 480724ba675SRob Herring ti,sysc-midle = <SYSC_IDLE_FORCE>, 481724ba675SRob Herring <SYSC_IDLE_NO>, 482724ba675SRob Herring <SYSC_IDLE_SMART>, 483724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 484724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 485724ba675SRob Herring <SYSC_IDLE_NO>, 486724ba675SRob Herring <SYSC_IDLE_SMART>; 487724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 488724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 0>; 489724ba675SRob Herring clock-names = "fck"; 490724ba675SRob Herring #address-cells = <1>; 491724ba675SRob Herring #size-cells = <1>; 492724ba675SRob Herring ranges = <0x0 0xf1000 0x1000>, 493724ba675SRob Herring <0x490f1000 0x490f1000 0x1000>; 494724ba675SRob Herring 495724ba675SRob Herring /* 496724ba675SRob Herring * No child device binding or driver in mainline. 497724ba675SRob Herring * See Android tree and related upstreaming efforts 498724ba675SRob Herring * for the old driver. 499724ba675SRob Herring */ 500724ba675SRob Herring }; 501724ba675SRob Herring }; 502724ba675SRob Herring}; 503724ba675SRob Herring 504