1// SPDX-License-Identifier: GPL-2.0-only 2 3#include <dt-bindings/input/input.h> 4 5/ { 6 chosen { 7 stdout-path = &uart1; 8 }; 9 10 cpus { 11 cpu@0 { 12 cpu0-supply = <&vcc>; 13 }; 14 }; 15 16 memory@80000000 { 17 device_type = "memory"; 18 reg = <0x80000000 0>; 19 }; 20 21 leds { 22 compatible = "gpio-leds"; 23 led-user0 { 24 label = "user0"; 25 gpios = <&twl_gpio 18 GPIO_ACTIVE_LOW>; /* LEDA */ 26 linux,default-trigger = "none"; 27 }; 28 }; 29 30 /* fixed 26MHz oscillator */ 31 hfclk_26m: oscillator { 32 #clock-cells = <0>; 33 compatible = "fixed-clock"; 34 clock-frequency = <26000000>; 35 }; 36}; 37 38/* The Torpedo doesn't route the USB host pins */ 39&usbhshost { 40 status = "disabled"; 41}; 42 43&gpmc { 44 ranges = <0 0 0x30000000 0x1000000>; /* CS0: 16MB for NAND */ 45 46 nand@0,0 { 47 compatible = "ti,omap2-nand"; 48 reg = <0 0 4>; /* CS0, offset 0, IO size 4 */ 49 interrupt-parent = <&gpmc>; 50 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */ 51 <1 IRQ_TYPE_NONE>; /* termcount */ 52 nand-bus-width = <16>; 53 ti,nand-ecc-opt = "bch8"; 54 rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */ 55 gpmc,sync-clk-ps = <0>; 56 gpmc,cs-on-ns = <0>; 57 gpmc,cs-rd-off-ns = <44>; 58 gpmc,cs-wr-off-ns = <44>; 59 gpmc,adv-on-ns = <6>; 60 gpmc,adv-rd-off-ns = <34>; 61 gpmc,adv-wr-off-ns = <44>; 62 gpmc,we-off-ns = <40>; 63 gpmc,oe-off-ns = <54>; 64 gpmc,access-ns = <64>; 65 gpmc,rd-cycle-ns = <82>; 66 gpmc,wr-cycle-ns = <82>; 67 gpmc,wr-access-ns = <40>; 68 gpmc,wr-data-mux-bus-ns = <0>; 69 gpmc,device-width = <2>; 70 #address-cells = <1>; 71 #size-cells = <1>; 72 }; 73}; 74 75&i2c1 { 76 pinctrl-names = "default"; 77 pinctrl-0 = <&i2c1_pins>; 78 clock-frequency = <2600000>; 79 80 twl: twl@48 { 81 reg = <0x48>; 82 interrupts = <7>; /* SYS_NIRQ cascaded to intc */ 83 interrupt-parent = <&intc>; 84 clocks = <&hfclk_26m>; 85 clock-names = "fck"; 86 87 twl_audio: audio { 88 compatible = "ti,twl4030-audio"; 89 codec { 90 }; 91 }; 92 }; 93}; 94 95&i2c2 { 96 pinctrl-names = "default"; 97 pinctrl-0 = <&i2c2_pins>; 98 clock-frequency = <400000>; 99}; 100 101&i2c3 { 102 pinctrl-names = "default"; 103 pinctrl-0 = <&i2c3_pins>; 104 clock-frequency = <400000>; 105 eeprom@50 { 106 compatible = "atmel,24c64"; 107 readonly; 108 reg = <0x50>; 109 }; 110}; 111 112&omap3_pmx_core { 113 mcbsp2_pins: mcbsp2-pins { 114 pinctrl-single,pins = < 115 OMAP3_CORE1_IOPAD(0x213c, PIN_INPUT | MUX_MODE0) /* mcbsp2_fsx */ 116 OMAP3_CORE1_IOPAD(0x213e, PIN_INPUT | MUX_MODE0) /* mcbsp2_clkx */ 117 OMAP3_CORE1_IOPAD(0x2140, PIN_INPUT | MUX_MODE0) /* mcbsp2_dr */ 118 OMAP3_CORE1_IOPAD(0x2142, PIN_OUTPUT | MUX_MODE0) /* mcbsp2_dx */ 119 >; 120 }; 121 uart2_pins: uart2-pins { 122 pinctrl-single,pins = < 123 OMAP3_CORE1_IOPAD(0x2174, PIN_INPUT | MUX_MODE0) /* uart2_cts.uart2_cts */ 124 OMAP3_CORE1_IOPAD(0x2176, PIN_OUTPUT | MUX_MODE0) /* uart2_rts .uart2_rts*/ 125 OMAP3_CORE1_IOPAD(0x2178, PIN_OUTPUT | MUX_MODE0) /* uart2_tx.uart2_tx */ 126 OMAP3_CORE1_IOPAD(0x217a, PIN_INPUT | MUX_MODE0) /* uart2_rx.uart2_rx */ 127 OMAP3_CORE1_IOPAD(0x2198, PIN_OUTPUT | MUX_MODE4) /* GPIO_162,BT_EN */ 128 >; 129 }; 130 mcspi1_pins: mcspi1-pins { 131 pinctrl-single,pins = < 132 OMAP3_CORE1_IOPAD(0x21c8, PIN_INPUT | MUX_MODE0) /* mcspi1_clk.mcspi1_clk */ 133 OMAP3_CORE1_IOPAD(0x21ca, PIN_OUTPUT | MUX_MODE0) /* mcspi1_simo.mcspi1_simo */ 134 OMAP3_CORE1_IOPAD(0x21cc, PIN_INPUT_PULLUP | MUX_MODE0) /* mcspi1_somi.mcspi1_somi */ 135 OMAP3_CORE1_IOPAD(0x21ce, PIN_OUTPUT | MUX_MODE0) /* mcspi1_cs0.mcspi1_cs0 */ 136 >; 137 }; 138 hsusb_otg_pins: hsusb-otg-pins { 139 pinctrl-single,pins = < 140 OMAP3_CORE1_IOPAD(0x21a2, PIN_INPUT | MUX_MODE0) /* hsusb0_clk.hsusb0_clk */ 141 OMAP3_CORE1_IOPAD(0x21a4, PIN_OUTPUT | MUX_MODE0) /* hsusb0_stp.hsusb0_stp */ 142 OMAP3_CORE1_IOPAD(0x21a6, PIN_INPUT | MUX_MODE0) /* hsusb0_dir.hsusb0_dir */ 143 OMAP3_CORE1_IOPAD(0x21a8, PIN_INPUT | MUX_MODE0) /* hsusb0_nxt.hsusb0_nxt */ 144 145 OMAP3_CORE1_IOPAD(0x21aa, PIN_INPUT | MUX_MODE0) /* hsusb0_data0.hsusb0_data0 */ 146 OMAP3_CORE1_IOPAD(0x21ac, PIN_INPUT | MUX_MODE0) /* hsusb0_data1.hsusb0_data1 */ 147 OMAP3_CORE1_IOPAD(0x21ae, PIN_INPUT | MUX_MODE0) /* hsusb0_data2.hsusb0_data2 */ 148 OMAP3_CORE1_IOPAD(0x21b0, PIN_INPUT | MUX_MODE0) /* hsusb0_data3.hsusb0_data3 */ 149 OMAP3_CORE1_IOPAD(0x21b2, PIN_INPUT | MUX_MODE0) /* hsusb0_data4.hsusb0_data4 */ 150 OMAP3_CORE1_IOPAD(0x21b4, PIN_INPUT | MUX_MODE0) /* hsusb0_data5.hsusb0_data5 */ 151 OMAP3_CORE1_IOPAD(0x21b6, PIN_INPUT | MUX_MODE0) /* hsusb0_data6.hsusb0_data6 */ 152 OMAP3_CORE1_IOPAD(0x21b8, PIN_INPUT | MUX_MODE0) /* hsusb0_data7.hsusb0_data7 */ 153 >; 154 }; 155 i2c1_pins: i2c1-pins { 156 pinctrl-single,pins = < 157 OMAP3_CORE1_IOPAD(0x21ba, PIN_INPUT | MUX_MODE0) /* i2c1_scl.i2c1_scl */ 158 OMAP3_CORE1_IOPAD(0x21bc, PIN_INPUT | MUX_MODE0) /* i2c1_sda.i2c1_sda */ 159 >; 160 }; 161 i2c2_pins: i2c2-pins { 162 pinctrl-single,pins = < 163 OMAP3_CORE1_IOPAD(0x21be, PIN_INPUT | MUX_MODE0) /* i2c2_scl */ 164 OMAP3_CORE1_IOPAD(0x21c0, PIN_INPUT | MUX_MODE0) /* i2c2_sda */ 165 >; 166 }; 167 i2c3_pins: i2c3-pins { 168 pinctrl-single,pins = < 169 OMAP3_CORE1_IOPAD(0x21c2, PIN_INPUT | MUX_MODE0) /* i2c3_scl */ 170 OMAP3_CORE1_IOPAD(0x21c4, PIN_INPUT | MUX_MODE0) /* i2c3_sda */ 171 >; 172 }; 173}; 174 175&uart2 { 176 interrupts-extended = <&intc 73 &omap3_pmx_core OMAP3_UART2_RX>; 177 pinctrl-names = "default"; 178 pinctrl-0 = <&uart2_pins>; 179}; 180 181&mcspi1 { 182 pinctrl-names = "default"; 183 pinctrl-0 = <&mcspi1_pins>; 184}; 185 186#include "twl4030.dtsi" 187#include "twl4030_omap3.dtsi" 188 189&twl { 190 twl_power: power { 191 compatible = "ti,twl4030-power-idle-osc-off", "ti,twl4030-power-idle"; 192 ti,use_poweroff; 193 }; 194}; 195 196&twl_gpio { 197 ti,use-leds; 198}; 199 200&twl_keypad { 201 status = "disabled"; 202}; 203