1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/ 4724ba675SRob Herring */ 5724ba675SRob Herring 6724ba675SRob Herring/* 7724ba675SRob Herring * VScom OnRISC 8*9f2967e4SNishanth Menon * https://www.vscom.de 9724ba675SRob Herring */ 10724ba675SRob Herring 11724ba675SRob Herring#include "am33xx.dtsi" 12724ba675SRob Herring#include <dt-bindings/pwm/pwm.h> 13724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 14724ba675SRob Herring 15724ba675SRob Herring/ { 16724ba675SRob Herring compatible = "vscom,onrisc", "ti,am33xx"; 17724ba675SRob Herring 18724ba675SRob Herring cpus { 19724ba675SRob Herring cpu@0 { 20724ba675SRob Herring cpu0-supply = <&vdd1_reg>; 21724ba675SRob Herring }; 22724ba675SRob Herring }; 23724ba675SRob Herring 24724ba675SRob Herring memory@80000000 { 25724ba675SRob Herring device_type = "memory"; 26724ba675SRob Herring reg = <0x80000000 0x10000000>; /* 256 MB */ 27724ba675SRob Herring }; 28724ba675SRob Herring 29724ba675SRob Herring vbat: fixedregulator0 { 30724ba675SRob Herring compatible = "regulator-fixed"; 31724ba675SRob Herring regulator-name = "vbat"; 32724ba675SRob Herring regulator-min-microvolt = <5000000>; 33724ba675SRob Herring regulator-max-microvolt = <5000000>; 34724ba675SRob Herring regulator-boot-on; 35724ba675SRob Herring }; 36724ba675SRob Herring 37724ba675SRob Herring wl12xx_vmmc: fixedregulator2 { 38724ba675SRob Herring pinctrl-names = "default"; 39724ba675SRob Herring pinctrl-0 = <&wl12xx_gpio>; 40724ba675SRob Herring compatible = "regulator-fixed"; 41724ba675SRob Herring regulator-name = "vwl1271"; 42724ba675SRob Herring regulator-min-microvolt = <3300000>; 43724ba675SRob Herring regulator-max-microvolt = <3300000>; 44724ba675SRob Herring gpio = <&gpio3 8 0>; 45724ba675SRob Herring startup-delay-us = <70000>; 46724ba675SRob Herring enable-active-high; 47724ba675SRob Herring }; 48724ba675SRob Herring}; 49724ba675SRob Herring 50724ba675SRob Herring&am33xx_pinmux { 51724ba675SRob Herring mmc2_pins: mmc2-pins { 52724ba675SRob Herring pinctrl-single,pins = < 53724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad8.mmc1_dat0_mux0 */ 54724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad9.mmc1_dat1_mux0 */ 55724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad10.mmc1_dat2_mux0 */ 56724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad11.mmc1_dat3_mux0 */ 57724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn1.mmc1_clk_mux0 */ 58724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn2.mmc1_cmd_mux0 */ 59724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_EMU0, PIN_INPUT_PULLUP, MUX_MODE7) /* emu0.gpio3[7] */ 60724ba675SRob Herring >; 61724ba675SRob Herring }; 62724ba675SRob Herring 63724ba675SRob Herring wl12xx_gpio: wl12xx-gpio-pins { 64724ba675SRob Herring pinctrl-single,pins = < 65724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_EMU1, PIN_OUTPUT_PULLUP, MUX_MODE7) /* emu1.gpio3[8] */ 66724ba675SRob Herring >; 67724ba675SRob Herring }; 68724ba675SRob Herring 69724ba675SRob Herring tps65910_pins: tps65910-pins { 70724ba675SRob Herring pinctrl-single,pins = < 71724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_INPUT_PULLUP, MUX_MODE7) /* gpmc_ben1.gpio1[28] */ 72724ba675SRob Herring >; 73724ba675SRob Herring }; 74724ba675SRob Herring 75724ba675SRob Herring i2c1_pins: i2c1-pins { 76724ba675SRob Herring pinctrl-single,pins = < 77724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT, MUX_MODE2) /* spi0_d1.i2c1_sda_mux3 */ 78724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT, MUX_MODE2) /* spi0_cs0.i2c1_scl_mux3 */ 79724ba675SRob Herring >; 80724ba675SRob Herring }; 81724ba675SRob Herring 82724ba675SRob Herring uart0_pins: uart0-pins { 83724ba675SRob Herring pinctrl-single,pins = < 84724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0) 85724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 86724ba675SRob Herring >; 87724ba675SRob Herring }; 88724ba675SRob Herring 89724ba675SRob Herring cpsw_default: cpsw-default-pins { 90724ba675SRob Herring pinctrl-single,pins = < 91724ba675SRob Herring /* Slave 1 */ 92724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE1) /* mii1_crs.rmii1_crs_dv */ 93724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_tx_en.rmii1_txen */ 94724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_txd1.rmii1_txd1 */ 95724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_txd0.rmii1_txd0 */ 96724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE1) /* mii1_rxd1.rmii1_rxd1 */ 97724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE1) /* mii1_rxd0.rmii1_rxd0 */ 98724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE0) /* rmii1_ref_clk.rmii1_refclk */ 99724ba675SRob Herring 100724ba675SRob Herring 101724ba675SRob Herring /* Slave 2 */ 102724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a0.rgmii2_tctl */ 103724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a1.rgmii2_rctl */ 104724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a2.rgmii2_td3 */ 105724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a3.rgmii2_td2 */ 106724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a4.rgmii2_td1 */ 107724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a5.rgmii2_td0 */ 108724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a6.rgmii2_tclk */ 109724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A7, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a7.rgmii2_rclk */ 110724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A8, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a8.rgmii2_rd3 */ 111724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a9.rgmii2_rd2 */ 112724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a10.rgmii2_rd1 */ 113724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a11.rgmii2_rd0 */ 114724ba675SRob Herring >; 115724ba675SRob Herring }; 116724ba675SRob Herring 117724ba675SRob Herring cpsw_sleep: cpsw-sleep-pins { 118724ba675SRob Herring pinctrl-single,pins = < 119724ba675SRob Herring /* Slave 1 reset value */ 120724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE7) 121724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7) 122724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7) 123724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7) 124724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7) 125724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7) 126724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7) 127724ba675SRob Herring 128724ba675SRob Herring /* Slave 2 reset value*/ 129724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_INPUT_PULLDOWN, MUX_MODE7) 130724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLDOWN, MUX_MODE7) 131724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_INPUT_PULLDOWN, MUX_MODE7) 132724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_INPUT_PULLDOWN, MUX_MODE7) 133724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_INPUT_PULLDOWN, MUX_MODE7) 134724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_INPUT_PULLDOWN, MUX_MODE7) 135724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_INPUT_PULLDOWN, MUX_MODE7) 136724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A7, PIN_INPUT_PULLDOWN, MUX_MODE7) 137724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A8, PIN_INPUT_PULLDOWN, MUX_MODE7) 138724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE7) 139724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE7) 140724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE7) 141724ba675SRob Herring >; 142724ba675SRob Herring }; 143724ba675SRob Herring 144724ba675SRob Herring davinci_mdio_default: davinci-mdio-default-pins { 145724ba675SRob Herring pinctrl-single,pins = < 146724ba675SRob Herring /* MDIO */ 147724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0) /* mdio_data.mdio_data */ 148724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0) /* mdio_clk.mdio_clk */ 149724ba675SRob Herring >; 150724ba675SRob Herring }; 151724ba675SRob Herring 152724ba675SRob Herring davinci_mdio_sleep: davinci-mdio-sleep-pins { 153724ba675SRob Herring pinctrl-single,pins = < 154724ba675SRob Herring /* MDIO reset value */ 155724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7) 156724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7) 157724ba675SRob Herring >; 158724ba675SRob Herring }; 159724ba675SRob Herring 160724ba675SRob Herring nandflash_pins_s0: nandflash-s0-pins { 161724ba675SRob Herring pinctrl-single,pins = < 162724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */ 163724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */ 164724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */ 165724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */ 166724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */ 167724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */ 168724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */ 169724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */ 170724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */ 171724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLUP, MUX_MODE7) /* gpmc_wpn.gpio0_31 */ 172724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */ 173724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */ 174724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */ 175724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0) /* gpmc_wen.gpmc_wen */ 176724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */ 177724ba675SRob Herring >; 178724ba675SRob Herring }; 179724ba675SRob Herring}; 180724ba675SRob Herring 181724ba675SRob Herring&elm { 182724ba675SRob Herring status = "okay"; 183724ba675SRob Herring}; 184724ba675SRob Herring 185724ba675SRob Herring&gpmc { 186724ba675SRob Herring pinctrl-names = "default"; 187724ba675SRob Herring pinctrl-0 = <&nandflash_pins_s0>; 188724ba675SRob Herring ranges = <0 0 0x08000000 0x10000000>; /* CS0: NAND */ 189724ba675SRob Herring status = "okay"; 190724ba675SRob Herring 191724ba675SRob Herring nand@0,0 { 192724ba675SRob Herring compatible = "ti,omap2-nand"; 193724ba675SRob Herring reg = <0 0 4>; /* CS0, offset 0, IO size 4 */ 194724ba675SRob Herring interrupt-parent = <&gpmc>; 195724ba675SRob Herring interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */ 196724ba675SRob Herring <1 IRQ_TYPE_NONE>; /* termcount */ 197724ba675SRob Herring rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */ 198724ba675SRob Herring nand-bus-width = <8>; 199724ba675SRob Herring ti,nand-ecc-opt = "bch8"; 200724ba675SRob Herring ti,nand-xfer-type = "prefetch-dma"; 201724ba675SRob Herring 202724ba675SRob Herring gpmc,device-nand = "true"; 203724ba675SRob Herring gpmc,device-width = <1>; 204724ba675SRob Herring gpmc,sync-clk-ps = <0>; 205724ba675SRob Herring gpmc,cs-on-ns = <0>; 206724ba675SRob Herring gpmc,cs-rd-off-ns = <44>; 207724ba675SRob Herring gpmc,cs-wr-off-ns = <44>; 208724ba675SRob Herring gpmc,adv-on-ns = <6>; 209724ba675SRob Herring gpmc,adv-rd-off-ns = <34>; 210724ba675SRob Herring gpmc,adv-wr-off-ns = <44>; 211724ba675SRob Herring gpmc,we-on-ns = <0>; 212724ba675SRob Herring gpmc,we-off-ns = <40>; 213724ba675SRob Herring gpmc,oe-on-ns = <0>; 214724ba675SRob Herring gpmc,oe-off-ns = <54>; 215724ba675SRob Herring gpmc,access-ns = <64>; 216724ba675SRob Herring gpmc,rd-cycle-ns = <82>; 217724ba675SRob Herring gpmc,wr-cycle-ns = <82>; 218724ba675SRob Herring gpmc,bus-turnaround-ns = <0>; 219724ba675SRob Herring gpmc,cycle2cycle-delay-ns = <0>; 220724ba675SRob Herring gpmc,clk-activation-ns = <0>; 221724ba675SRob Herring gpmc,wr-access-ns = <40>; 222724ba675SRob Herring gpmc,wr-data-mux-bus-ns = <0>; 223724ba675SRob Herring 224724ba675SRob Herring #address-cells = <1>; 225724ba675SRob Herring #size-cells = <1>; 226724ba675SRob Herring ti,elm-id = <&elm>; 227724ba675SRob Herring }; 228724ba675SRob Herring}; 229724ba675SRob Herring 230724ba675SRob Herring&uart0 { 231724ba675SRob Herring pinctrl-names = "default"; 232724ba675SRob Herring pinctrl-0 = <&uart0_pins>; 233724ba675SRob Herring 234724ba675SRob Herring status = "okay"; 235724ba675SRob Herring}; 236724ba675SRob Herring 237724ba675SRob Herring&i2c1 { 238724ba675SRob Herring pinctrl-names = "default"; 239724ba675SRob Herring pinctrl-0 = <&i2c1_pins>; 240724ba675SRob Herring 241724ba675SRob Herring status = "okay"; 242724ba675SRob Herring clock-frequency = <400000>; 243724ba675SRob Herring 244724ba675SRob Herring tps: tps@2d { 245724ba675SRob Herring reg = <0x2d>; 246724ba675SRob Herring gpio-controller; 247724ba675SRob Herring #gpio-cells = <2>; 248724ba675SRob Herring interrupt-parent = <&gpio1>; 249724ba675SRob Herring interrupts = <28 IRQ_TYPE_EDGE_RISING>; 250724ba675SRob Herring pinctrl-names = "default"; 251724ba675SRob Herring pinctrl-0 = <&tps65910_pins>; 252724ba675SRob Herring }; 253724ba675SRob Herring 254724ba675SRob Herring at24@50 { 255724ba675SRob Herring compatible = "atmel,24c02"; 256724ba675SRob Herring pagesize = <8>; 257724ba675SRob Herring reg = <0x50>; 258724ba675SRob Herring }; 259724ba675SRob Herring}; 260724ba675SRob Herring 261724ba675SRob Herring#include "../../tps65910.dtsi" 262724ba675SRob Herring 263724ba675SRob Herring&tps { 264724ba675SRob Herring vcc1-supply = <&vbat>; 265724ba675SRob Herring vcc2-supply = <&vbat>; 266724ba675SRob Herring vcc3-supply = <&vbat>; 267724ba675SRob Herring vcc4-supply = <&vbat>; 268724ba675SRob Herring vcc5-supply = <&vbat>; 269724ba675SRob Herring vcc6-supply = <&vbat>; 270724ba675SRob Herring vcc7-supply = <&vbat>; 271724ba675SRob Herring vccio-supply = <&vbat>; 272724ba675SRob Herring 273724ba675SRob Herring ti,en-ck32k-xtal = <1>; 274724ba675SRob Herring 275724ba675SRob Herring regulators { 276724ba675SRob Herring vrtc_reg: regulator@0 { 277724ba675SRob Herring regulator-always-on; 278724ba675SRob Herring }; 279724ba675SRob Herring 280724ba675SRob Herring vio_reg: regulator@1 { 281724ba675SRob Herring regulator-always-on; 282724ba675SRob Herring }; 283724ba675SRob Herring 284724ba675SRob Herring vdd1_reg: regulator@2 { 285724ba675SRob Herring /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */ 286724ba675SRob Herring regulator-name = "vdd_mpu"; 287724ba675SRob Herring regulator-min-microvolt = <912500>; 288724ba675SRob Herring regulator-max-microvolt = <1351500>; 289724ba675SRob Herring regulator-boot-on; 290724ba675SRob Herring regulator-always-on; 291724ba675SRob Herring }; 292724ba675SRob Herring 293724ba675SRob Herring vdd2_reg: regulator@3 { 294724ba675SRob Herring /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */ 295724ba675SRob Herring regulator-name = "vdd_core"; 296724ba675SRob Herring regulator-min-microvolt = <912500>; 297724ba675SRob Herring regulator-max-microvolt = <1150000>; 298724ba675SRob Herring regulator-boot-on; 299724ba675SRob Herring regulator-always-on; 300724ba675SRob Herring }; 301724ba675SRob Herring 302724ba675SRob Herring vdd3_reg: regulator@4 { 303724ba675SRob Herring regulator-always-on; 304724ba675SRob Herring }; 305724ba675SRob Herring 306724ba675SRob Herring vdig1_reg: regulator@5 { 307724ba675SRob Herring regulator-always-on; 308724ba675SRob Herring }; 309724ba675SRob Herring 310724ba675SRob Herring vdig2_reg: regulator@6 { 311724ba675SRob Herring regulator-always-on; 312724ba675SRob Herring }; 313724ba675SRob Herring 314724ba675SRob Herring vpll_reg: regulator@7 { 315724ba675SRob Herring regulator-always-on; 316724ba675SRob Herring }; 317724ba675SRob Herring 318724ba675SRob Herring vdac_reg: regulator@8 { 319724ba675SRob Herring regulator-always-on; 320724ba675SRob Herring }; 321724ba675SRob Herring 322724ba675SRob Herring vaux1_reg: regulator@9 { 323724ba675SRob Herring regulator-always-on; 324724ba675SRob Herring }; 325724ba675SRob Herring 326724ba675SRob Herring vaux2_reg: regulator@10 { 327724ba675SRob Herring regulator-always-on; 328724ba675SRob Herring }; 329724ba675SRob Herring 330724ba675SRob Herring vaux33_reg: regulator@11 { 331724ba675SRob Herring regulator-always-on; 332724ba675SRob Herring }; 333724ba675SRob Herring 334724ba675SRob Herring vmmc_reg: regulator@12 { 335724ba675SRob Herring regulator-min-microvolt = <1800000>; 336724ba675SRob Herring regulator-max-microvolt = <3300000>; 337724ba675SRob Herring regulator-always-on; 338724ba675SRob Herring }; 339724ba675SRob Herring }; 340724ba675SRob Herring}; 341724ba675SRob Herring 342724ba675SRob Herring&mac_sw { 343724ba675SRob Herring pinctrl-names = "default", "sleep"; 344724ba675SRob Herring pinctrl-0 = <&cpsw_default>; 345724ba675SRob Herring pinctrl-1 = <&cpsw_sleep>; 346724ba675SRob Herring 347724ba675SRob Herring status = "okay"; 348724ba675SRob Herring}; 349724ba675SRob Herring 350724ba675SRob Herring&davinci_mdio_sw { 351724ba675SRob Herring status = "okay"; 352724ba675SRob Herring pinctrl-names = "default", "sleep"; 353724ba675SRob Herring pinctrl-0 = <&davinci_mdio_default>; 354724ba675SRob Herring pinctrl-1 = <&davinci_mdio_sleep>; 355724ba675SRob Herring 356724ba675SRob Herring phy1: ethernet-phy@1 { 357724ba675SRob Herring reg = <7>; 358724ba675SRob Herring eee-broken-100tx; 359724ba675SRob Herring eee-broken-1000t; 360724ba675SRob Herring }; 361724ba675SRob Herring}; 362724ba675SRob Herring 363724ba675SRob Herring&mmc1 { 364724ba675SRob Herring vmmc-supply = <&vmmc_reg>; 365724ba675SRob Herring status = "okay"; 366724ba675SRob Herring}; 367724ba675SRob Herring 368724ba675SRob Herring&mmc2 { 369724ba675SRob Herring status = "okay"; 370724ba675SRob Herring vmmc-supply = <&wl12xx_vmmc>; 371724ba675SRob Herring non-removable; 372724ba675SRob Herring bus-width = <4>; 373724ba675SRob Herring cap-power-off-card; 374724ba675SRob Herring pinctrl-names = "default"; 375724ba675SRob Herring pinctrl-0 = <&mmc2_pins>; 376724ba675SRob Herring 377724ba675SRob Herring #address-cells = <1>; 378724ba675SRob Herring #size-cells = <0>; 379724ba675SRob Herring wlcore: wlcore@2 { 380724ba675SRob Herring compatible = "ti,wl1835"; 381724ba675SRob Herring reg = <2>; 382724ba675SRob Herring interrupt-parent = <&gpio3>; 383724ba675SRob Herring interrupts = <7 IRQ_TYPE_EDGE_RISING>; 384724ba675SRob Herring }; 385724ba675SRob Herring}; 386724ba675SRob Herring 387724ba675SRob Herring&sham { 388724ba675SRob Herring status = "okay"; 389724ba675SRob Herring}; 390724ba675SRob Herring 391724ba675SRob Herring&aes { 392724ba675SRob Herring status = "okay"; 393724ba675SRob Herring}; 394724ba675SRob Herring 395724ba675SRob Herring&gpio0_target { 396724ba675SRob Herring ti,no-reset-on-init; 397724ba675SRob Herring}; 398724ba675SRob Herring 399724ba675SRob Herring&gpio3_target { 400724ba675SRob Herring ti,no-reset-on-init; 401724ba675SRob Herring}; 402