1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ 2724ba675SRob Herring/* 3724ba675SRob Herring * (C) Copyright 2017 Rockchip Electronics Co., Ltd 4724ba675SRob Herring */ 5724ba675SRob Herring 6724ba675SRob Herring#include <dt-bindings/clock/rk3128-cru.h> 7724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 8724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 9724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 10724ba675SRob Herring#include <dt-bindings/pinctrl/rockchip.h> 11edc4802dSAlex Bee#include <dt-bindings/power/rk3128-power.h> 12724ba675SRob Herring 13724ba675SRob Herring/ { 14724ba675SRob Herring compatible = "rockchip,rk3128"; 15724ba675SRob Herring interrupt-parent = <&gic>; 16724ba675SRob Herring #address-cells = <1>; 17724ba675SRob Herring #size-cells = <1>; 18724ba675SRob Herring 19724ba675SRob Herring arm-pmu { 20724ba675SRob Herring compatible = "arm,cortex-a7-pmu"; 21724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 22724ba675SRob Herring <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>, 23724ba675SRob Herring <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>, 24724ba675SRob Herring <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 25724ba675SRob Herring interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 26724ba675SRob Herring }; 27724ba675SRob Herring 28724ba675SRob Herring cpus { 29724ba675SRob Herring #address-cells = <1>; 30724ba675SRob Herring #size-cells = <0>; 31da8b9739SAlex Bee enable-method = "rockchip,rk3036-smp"; 32724ba675SRob Herring 33724ba675SRob Herring cpu0: cpu@f00 { 34724ba675SRob Herring device_type = "cpu"; 35724ba675SRob Herring compatible = "arm,cortex-a7"; 36724ba675SRob Herring reg = <0xf00>; 37724ba675SRob Herring clock-latency = <40000>; 38724ba675SRob Herring clocks = <&cru ARMCLK>; 3902941bc2SAlex Bee resets = <&cru SRST_CORE0>; 40c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 41724ba675SRob Herring #cooling-cells = <2>; /* min followed by max */ 42724ba675SRob Herring }; 43724ba675SRob Herring 44724ba675SRob Herring cpu1: cpu@f01 { 45724ba675SRob Herring device_type = "cpu"; 46724ba675SRob Herring compatible = "arm,cortex-a7"; 47724ba675SRob Herring reg = <0xf01>; 4802941bc2SAlex Bee resets = <&cru SRST_CORE1>; 49c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 50724ba675SRob Herring }; 51724ba675SRob Herring 52724ba675SRob Herring cpu2: cpu@f02 { 53724ba675SRob Herring device_type = "cpu"; 54724ba675SRob Herring compatible = "arm,cortex-a7"; 55724ba675SRob Herring reg = <0xf02>; 5602941bc2SAlex Bee resets = <&cru SRST_CORE2>; 57c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 58724ba675SRob Herring }; 59724ba675SRob Herring 60724ba675SRob Herring cpu3: cpu@f03 { 61724ba675SRob Herring device_type = "cpu"; 62724ba675SRob Herring compatible = "arm,cortex-a7"; 63724ba675SRob Herring reg = <0xf03>; 6402941bc2SAlex Bee resets = <&cru SRST_CORE3>; 65c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 66c96b13d7SAlex Bee }; 67c96b13d7SAlex Bee }; 68c96b13d7SAlex Bee 69c96b13d7SAlex Bee cpu_opp_table: opp-table-0 { 70c96b13d7SAlex Bee compatible = "operating-points-v2"; 71c96b13d7SAlex Bee opp-shared; 72c96b13d7SAlex Bee 73c96b13d7SAlex Bee opp-216000000 { 74c96b13d7SAlex Bee opp-hz = /bits/ 64 <216000000>; 75c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 76c96b13d7SAlex Bee }; 77c96b13d7SAlex Bee opp-408000000 { 78c96b13d7SAlex Bee opp-hz = /bits/ 64 <408000000>; 79c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 80c96b13d7SAlex Bee }; 81c96b13d7SAlex Bee opp-600000000 { 82c96b13d7SAlex Bee opp-hz = /bits/ 64 <600000000>; 83c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 84c96b13d7SAlex Bee }; 85c96b13d7SAlex Bee opp-696000000 { 86c96b13d7SAlex Bee opp-hz = /bits/ 64 <696000000>; 87c96b13d7SAlex Bee opp-microvolt = <975000 975000 1325000>; 88c96b13d7SAlex Bee }; 89c96b13d7SAlex Bee opp-816000000 { 90c96b13d7SAlex Bee opp-hz = /bits/ 64 <816000000>; 91c96b13d7SAlex Bee opp-microvolt = <1075000 1075000 1325000>; 92c96b13d7SAlex Bee opp-suspend; 93c96b13d7SAlex Bee }; 94c96b13d7SAlex Bee opp-1008000000 { 95c96b13d7SAlex Bee opp-hz = /bits/ 64 <1008000000>; 96c96b13d7SAlex Bee opp-microvolt = <1200000 1200000 1325000>; 97c96b13d7SAlex Bee }; 98c96b13d7SAlex Bee opp-1200000000 { 99c96b13d7SAlex Bee opp-hz = /bits/ 64 <1200000000>; 100c96b13d7SAlex Bee opp-microvolt = <1325000 1325000 1325000>; 101724ba675SRob Herring }; 102724ba675SRob Herring }; 103724ba675SRob Herring 104*9ca8b8f8SAlex Bee gpu_opp_table: opp-table-1 { 105*9ca8b8f8SAlex Bee compatible = "operating-points-v2"; 106*9ca8b8f8SAlex Bee 107*9ca8b8f8SAlex Bee opp-200000000 { 108*9ca8b8f8SAlex Bee opp-hz = /bits/ 64 <200000000>; 109*9ca8b8f8SAlex Bee opp-microvolt = <975000 975000 1250000>; 110*9ca8b8f8SAlex Bee }; 111*9ca8b8f8SAlex Bee opp-300000000 { 112*9ca8b8f8SAlex Bee opp-hz = /bits/ 64 <300000000>; 113*9ca8b8f8SAlex Bee opp-microvolt = <1050000 1050000 1250000>; 114*9ca8b8f8SAlex Bee }; 115*9ca8b8f8SAlex Bee opp-400000000 { 116*9ca8b8f8SAlex Bee opp-hz = /bits/ 64 <400000000>; 117*9ca8b8f8SAlex Bee opp-microvolt = <1150000 1150000 1250000>; 118*9ca8b8f8SAlex Bee }; 119*9ca8b8f8SAlex Bee opp-480000000 { 120*9ca8b8f8SAlex Bee opp-hz = /bits/ 64 <480000000>; 121*9ca8b8f8SAlex Bee opp-microvolt = <1250000 1250000 1250000>; 122*9ca8b8f8SAlex Bee }; 123*9ca8b8f8SAlex Bee }; 124*9ca8b8f8SAlex Bee 125724ba675SRob Herring timer { 126724ba675SRob Herring compatible = "arm,armv7-timer"; 127724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 128724ba675SRob Herring <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 1297e3be9eaSAlex Bee <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 1307e3be9eaSAlex Bee <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 131724ba675SRob Herring arm,cpu-registers-not-fw-configured; 132724ba675SRob Herring clock-frequency = <24000000>; 133724ba675SRob Herring }; 134724ba675SRob Herring 135724ba675SRob Herring xin24m: oscillator { 136724ba675SRob Herring compatible = "fixed-clock"; 137724ba675SRob Herring clock-frequency = <24000000>; 138724ba675SRob Herring clock-output-names = "xin24m"; 139724ba675SRob Herring #clock-cells = <0>; 140724ba675SRob Herring }; 141724ba675SRob Herring 1429107283bSAlex Bee imem: sram@10080000 { 1439107283bSAlex Bee compatible = "mmio-sram"; 1449107283bSAlex Bee reg = <0x10080000 0x2000>; 1459107283bSAlex Bee #address-cells = <1>; 1469107283bSAlex Bee #size-cells = <1>; 1479107283bSAlex Bee ranges = <0 0x10080000 0x2000>; 148da8b9739SAlex Bee 149da8b9739SAlex Bee smp-sram@0 { 150da8b9739SAlex Bee compatible = "rockchip,rk3066-smp-sram"; 151da8b9739SAlex Bee reg = <0x00 0x10>; 152da8b9739SAlex Bee }; 1539107283bSAlex Bee }; 1549107283bSAlex Bee 155*9ca8b8f8SAlex Bee gpu: gpu@10090000 { 156*9ca8b8f8SAlex Bee compatible = "rockchip,rk3128-mali", "arm,mali-400"; 157*9ca8b8f8SAlex Bee reg = <0x10090000 0x10000>; 158*9ca8b8f8SAlex Bee interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 159*9ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 160*9ca8b8f8SAlex Bee <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 161*9ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 162*9ca8b8f8SAlex Bee <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 163*9ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 164*9ca8b8f8SAlex Bee interrupt-names = "gp", 165*9ca8b8f8SAlex Bee "gpmmu", 166*9ca8b8f8SAlex Bee "pp0", 167*9ca8b8f8SAlex Bee "ppmmu0", 168*9ca8b8f8SAlex Bee "pp1", 169*9ca8b8f8SAlex Bee "ppmmu1"; 170*9ca8b8f8SAlex Bee clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>; 171*9ca8b8f8SAlex Bee clock-names = "bus", "core"; 172*9ca8b8f8SAlex Bee operating-points-v2 = <&gpu_opp_table>; 173*9ca8b8f8SAlex Bee resets = <&cru SRST_GPU>; 174*9ca8b8f8SAlex Bee power-domains = <&power RK3128_PD_GPU>; 175*9ca8b8f8SAlex Bee status = "disabled"; 176*9ca8b8f8SAlex Bee }; 177*9ca8b8f8SAlex Bee 178724ba675SRob Herring pmu: syscon@100a0000 { 179724ba675SRob Herring compatible = "rockchip,rk3128-pmu", "syscon", "simple-mfd"; 180724ba675SRob Herring reg = <0x100a0000 0x1000>; 181edc4802dSAlex Bee 182edc4802dSAlex Bee power: power-controller { 183edc4802dSAlex Bee compatible = "rockchip,rk3128-power-controller"; 184edc4802dSAlex Bee #power-domain-cells = <1>; 185edc4802dSAlex Bee #address-cells = <1>; 186edc4802dSAlex Bee #size-cells = <0>; 187edc4802dSAlex Bee 188edc4802dSAlex Bee power-domain@RK3128_PD_VIO { 189edc4802dSAlex Bee reg = <RK3128_PD_VIO>; 190edc4802dSAlex Bee clocks = <&cru ACLK_CIF>, 191edc4802dSAlex Bee <&cru HCLK_CIF>, 192edc4802dSAlex Bee <&cru DCLK_EBC>, 193edc4802dSAlex Bee <&cru HCLK_EBC>, 194edc4802dSAlex Bee <&cru ACLK_IEP>, 195edc4802dSAlex Bee <&cru HCLK_IEP>, 196edc4802dSAlex Bee <&cru ACLK_LCDC0>, 197edc4802dSAlex Bee <&cru HCLK_LCDC0>, 198edc4802dSAlex Bee <&cru PCLK_MIPI>, 199edc4802dSAlex Bee <&cru ACLK_RGA>, 200edc4802dSAlex Bee <&cru HCLK_RGA>, 201edc4802dSAlex Bee <&cru ACLK_VIO0>, 202edc4802dSAlex Bee <&cru ACLK_VIO1>, 203edc4802dSAlex Bee <&cru HCLK_VIO>, 204edc4802dSAlex Bee <&cru HCLK_VIO_H2P>, 205edc4802dSAlex Bee <&cru DCLK_VOP>, 206edc4802dSAlex Bee <&cru SCLK_VOP>; 207edc4802dSAlex Bee pm_qos = <&qos_ebc>, 208edc4802dSAlex Bee <&qos_iep>, 209edc4802dSAlex Bee <&qos_lcdc>, 210edc4802dSAlex Bee <&qos_rga>, 211edc4802dSAlex Bee <&qos_vip>; 212edc4802dSAlex Bee #power-domain-cells = <0>; 213edc4802dSAlex Bee }; 214edc4802dSAlex Bee 215edc4802dSAlex Bee power-domain@RK3128_PD_VIDEO { 216edc4802dSAlex Bee reg = <RK3128_PD_VIDEO>; 217edc4802dSAlex Bee clocks = <&cru ACLK_VDPU>, 218edc4802dSAlex Bee <&cru HCLK_VDPU>, 219edc4802dSAlex Bee <&cru ACLK_VEPU>, 220edc4802dSAlex Bee <&cru HCLK_VEPU>, 221edc4802dSAlex Bee <&cru SCLK_HEVC_CORE>; 222edc4802dSAlex Bee pm_qos = <&qos_vpu>; 223edc4802dSAlex Bee #power-domain-cells = <0>; 224edc4802dSAlex Bee }; 225edc4802dSAlex Bee 226edc4802dSAlex Bee power-domain@RK3128_PD_GPU { 227edc4802dSAlex Bee reg = <RK3128_PD_GPU>; 228edc4802dSAlex Bee clocks = <&cru ACLK_GPU>; 229edc4802dSAlex Bee pm_qos = <&qos_gpu>; 230edc4802dSAlex Bee #power-domain-cells = <0>; 231edc4802dSAlex Bee }; 232edc4802dSAlex Bee }; 233edc4802dSAlex Bee }; 234edc4802dSAlex Bee 235edc4802dSAlex Bee qos_gpu: qos@1012d000 { 236edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 237edc4802dSAlex Bee reg = <0x1012d000 0x20>; 238edc4802dSAlex Bee }; 239edc4802dSAlex Bee 240edc4802dSAlex Bee qos_vpu: qos@1012e000 { 241edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 242edc4802dSAlex Bee reg = <0x1012e000 0x20>; 243edc4802dSAlex Bee }; 244edc4802dSAlex Bee 245edc4802dSAlex Bee qos_rga: qos@1012f000 { 246edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 247edc4802dSAlex Bee reg = <0x1012f000 0x20>; 248edc4802dSAlex Bee }; 249edc4802dSAlex Bee 250edc4802dSAlex Bee qos_ebc: qos@1012f080 { 251edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 252edc4802dSAlex Bee reg = <0x1012f080 0x20>; 253edc4802dSAlex Bee }; 254edc4802dSAlex Bee 255edc4802dSAlex Bee qos_iep: qos@1012f100 { 256edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 257edc4802dSAlex Bee reg = <0x1012f100 0x20>; 258edc4802dSAlex Bee }; 259edc4802dSAlex Bee 260edc4802dSAlex Bee qos_lcdc: qos@1012f180 { 261edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 262edc4802dSAlex Bee reg = <0x1012f180 0x20>; 263edc4802dSAlex Bee }; 264edc4802dSAlex Bee 265edc4802dSAlex Bee qos_vip: qos@1012f200 { 266edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 267edc4802dSAlex Bee reg = <0x1012f200 0x20>; 268724ba675SRob Herring }; 269724ba675SRob Herring 270724ba675SRob Herring gic: interrupt-controller@10139000 { 271724ba675SRob Herring compatible = "arm,cortex-a7-gic"; 272724ba675SRob Herring reg = <0x10139000 0x1000>, 273724ba675SRob Herring <0x1013a000 0x1000>, 274724ba675SRob Herring <0x1013c000 0x2000>, 275724ba675SRob Herring <0x1013e000 0x2000>; 276724ba675SRob Herring interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 277724ba675SRob Herring interrupt-controller; 278724ba675SRob Herring #interrupt-cells = <3>; 279724ba675SRob Herring #address-cells = <0>; 280724ba675SRob Herring }; 281724ba675SRob Herring 282724ba675SRob Herring usb_otg: usb@10180000 { 283724ba675SRob Herring compatible = "rockchip,rk3128-usb", "rockchip,rk3066-usb", "snps,dwc2"; 284724ba675SRob Herring reg = <0x10180000 0x40000>; 285724ba675SRob Herring interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 286724ba675SRob Herring clocks = <&cru HCLK_OTG>; 287724ba675SRob Herring clock-names = "otg"; 288724ba675SRob Herring dr_mode = "otg"; 2894b12245eSAlex Bee g-np-tx-fifo-size = <16>; 2904b12245eSAlex Bee g-rx-fifo-size = <280>; 2914b12245eSAlex Bee g-tx-fifo-size = <256 128 128 64 32 16>; 292724ba675SRob Herring phys = <&usb2phy_otg>; 293724ba675SRob Herring phy-names = "usb2-phy"; 294724ba675SRob Herring status = "disabled"; 295724ba675SRob Herring }; 296724ba675SRob Herring 297724ba675SRob Herring usb_host_ehci: usb@101c0000 { 298724ba675SRob Herring compatible = "generic-ehci"; 299724ba675SRob Herring reg = <0x101c0000 0x20000>; 300724ba675SRob Herring interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 301759d6bd9SAlex Bee clocks = <&cru HCLK_HOST2>; 302724ba675SRob Herring phys = <&usb2phy_host>; 303724ba675SRob Herring phy-names = "usb"; 304724ba675SRob Herring status = "disabled"; 305724ba675SRob Herring }; 306724ba675SRob Herring 307724ba675SRob Herring usb_host_ohci: usb@101e0000 { 308724ba675SRob Herring compatible = "generic-ohci"; 309724ba675SRob Herring reg = <0x101e0000 0x20000>; 310724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 311759d6bd9SAlex Bee clocks = <&cru HCLK_HOST2>; 312724ba675SRob Herring phys = <&usb2phy_host>; 313724ba675SRob Herring phy-names = "usb"; 314724ba675SRob Herring status = "disabled"; 315724ba675SRob Herring }; 316724ba675SRob Herring 317724ba675SRob Herring sdmmc: mmc@10214000 { 318724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 319724ba675SRob Herring reg = <0x10214000 0x4000>; 320724ba675SRob Herring interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 321724ba675SRob Herring clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 322724ba675SRob Herring <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 323724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 324724ba675SRob Herring dmas = <&pdma 10>; 325724ba675SRob Herring dma-names = "rx-tx"; 326724ba675SRob Herring fifo-depth = <256>; 327724ba675SRob Herring max-frequency = <150000000>; 328724ba675SRob Herring resets = <&cru SRST_SDMMC>; 329724ba675SRob Herring reset-names = "reset"; 330724ba675SRob Herring status = "disabled"; 331724ba675SRob Herring }; 332724ba675SRob Herring 333724ba675SRob Herring sdio: mmc@10218000 { 334724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 335724ba675SRob Herring reg = <0x10218000 0x4000>; 336724ba675SRob Herring interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 337724ba675SRob Herring clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 338724ba675SRob Herring <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 339724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 340724ba675SRob Herring dmas = <&pdma 11>; 341724ba675SRob Herring dma-names = "rx-tx"; 342724ba675SRob Herring fifo-depth = <256>; 343724ba675SRob Herring max-frequency = <150000000>; 344724ba675SRob Herring resets = <&cru SRST_SDIO>; 345724ba675SRob Herring reset-names = "reset"; 346724ba675SRob Herring status = "disabled"; 347724ba675SRob Herring }; 348724ba675SRob Herring 349724ba675SRob Herring emmc: mmc@1021c000 { 350724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 351724ba675SRob Herring reg = <0x1021c000 0x4000>; 352724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 353724ba675SRob Herring clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 354724ba675SRob Herring <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 355724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 356724ba675SRob Herring dmas = <&pdma 12>; 357724ba675SRob Herring dma-names = "rx-tx"; 358724ba675SRob Herring fifo-depth = <256>; 359724ba675SRob Herring max-frequency = <150000000>; 360724ba675SRob Herring resets = <&cru SRST_EMMC>; 361724ba675SRob Herring reset-names = "reset"; 362724ba675SRob Herring status = "disabled"; 363724ba675SRob Herring }; 364724ba675SRob Herring 365724ba675SRob Herring nfc: nand-controller@10500000 { 366724ba675SRob Herring compatible = "rockchip,rk3128-nfc", "rockchip,rk2928-nfc"; 367724ba675SRob Herring reg = <0x10500000 0x4000>; 368724ba675SRob Herring interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 369724ba675SRob Herring clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>; 370724ba675SRob Herring clock-names = "ahb", "nfc"; 371724ba675SRob Herring pinctrl-names = "default"; 372724ba675SRob Herring pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_cs0 373724ba675SRob Herring &flash_dqs &flash_rdn &flash_rdy &flash_wrn>; 374724ba675SRob Herring status = "disabled"; 375724ba675SRob Herring }; 376724ba675SRob Herring 377724ba675SRob Herring cru: clock-controller@20000000 { 378724ba675SRob Herring compatible = "rockchip,rk3128-cru"; 379724ba675SRob Herring reg = <0x20000000 0x1000>; 380724ba675SRob Herring clocks = <&xin24m>; 381724ba675SRob Herring clock-names = "xin24m"; 382724ba675SRob Herring rockchip,grf = <&grf>; 383724ba675SRob Herring #clock-cells = <1>; 384724ba675SRob Herring #reset-cells = <1>; 385724ba675SRob Herring assigned-clocks = <&cru PLL_GPLL>; 386724ba675SRob Herring assigned-clock-rates = <594000000>; 387724ba675SRob Herring }; 388724ba675SRob Herring 389724ba675SRob Herring grf: syscon@20008000 { 390724ba675SRob Herring compatible = "rockchip,rk3128-grf", "syscon", "simple-mfd"; 391724ba675SRob Herring reg = <0x20008000 0x1000>; 392724ba675SRob Herring #address-cells = <1>; 393724ba675SRob Herring #size-cells = <1>; 394724ba675SRob Herring 395724ba675SRob Herring usb2phy: usb2phy@17c { 396724ba675SRob Herring compatible = "rockchip,rk3128-usb2phy"; 397724ba675SRob Herring reg = <0x017c 0x0c>; 398724ba675SRob Herring clocks = <&cru SCLK_OTGPHY0>; 399724ba675SRob Herring clock-names = "phyclk"; 400724ba675SRob Herring clock-output-names = "usb480m_phy"; 401fd610e60SAlex Bee assigned-clocks = <&cru SCLK_USB480M>; 402fd610e60SAlex Bee assigned-clock-parents = <&usb2phy>; 403724ba675SRob Herring #clock-cells = <0>; 404724ba675SRob Herring status = "disabled"; 405724ba675SRob Herring 406724ba675SRob Herring usb2phy_host: host-port { 407724ba675SRob Herring interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 408724ba675SRob Herring interrupt-names = "linestate"; 409724ba675SRob Herring #phy-cells = <0>; 410724ba675SRob Herring status = "disabled"; 411724ba675SRob Herring }; 412724ba675SRob Herring 413724ba675SRob Herring usb2phy_otg: otg-port { 414724ba675SRob Herring interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 415724ba675SRob Herring <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 416724ba675SRob Herring <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 417724ba675SRob Herring interrupt-names = "otg-bvalid", "otg-id", 418724ba675SRob Herring "linestate"; 419724ba675SRob Herring #phy-cells = <0>; 420724ba675SRob Herring status = "disabled"; 421724ba675SRob Herring }; 422724ba675SRob Herring }; 423724ba675SRob Herring }; 424724ba675SRob Herring 425724ba675SRob Herring timer0: timer@20044000 { 426724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 427724ba675SRob Herring reg = <0x20044000 0x20>; 428724ba675SRob Herring interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 4292c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>; 430724ba675SRob Herring clock-names = "pclk", "timer"; 431724ba675SRob Herring }; 432724ba675SRob Herring 433724ba675SRob Herring timer1: timer@20044020 { 434724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 435724ba675SRob Herring reg = <0x20044020 0x20>; 436724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 4372c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER1>; 438724ba675SRob Herring clock-names = "pclk", "timer"; 439724ba675SRob Herring }; 440724ba675SRob Herring 441724ba675SRob Herring timer2: timer@20044040 { 442724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 443724ba675SRob Herring reg = <0x20044040 0x20>; 444724ba675SRob Herring interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 4452c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER2>; 446724ba675SRob Herring clock-names = "pclk", "timer"; 447724ba675SRob Herring }; 448724ba675SRob Herring 449724ba675SRob Herring timer3: timer@20044060 { 450724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 451724ba675SRob Herring reg = <0x20044060 0x20>; 452724ba675SRob Herring interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 4532c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER3>; 454724ba675SRob Herring clock-names = "pclk", "timer"; 455724ba675SRob Herring }; 456724ba675SRob Herring 457724ba675SRob Herring timer4: timer@20044080 { 458724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 459724ba675SRob Herring reg = <0x20044080 0x20>; 460724ba675SRob Herring interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 4612c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER4>; 462724ba675SRob Herring clock-names = "pclk", "timer"; 463724ba675SRob Herring }; 464724ba675SRob Herring 465724ba675SRob Herring timer5: timer@200440a0 { 466724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 467724ba675SRob Herring reg = <0x200440a0 0x20>; 468724ba675SRob Herring interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 4692c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER5>; 470724ba675SRob Herring clock-names = "pclk", "timer"; 471724ba675SRob Herring }; 472724ba675SRob Herring 473724ba675SRob Herring watchdog: watchdog@2004c000 { 474724ba675SRob Herring compatible = "rockchip,rk3128-wdt", "snps,dw-wdt"; 475724ba675SRob Herring reg = <0x2004c000 0x100>; 476724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 477724ba675SRob Herring clocks = <&cru PCLK_WDT>; 478724ba675SRob Herring status = "disabled"; 479724ba675SRob Herring }; 480724ba675SRob Herring 481724ba675SRob Herring pwm0: pwm@20050000 { 482724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 483724ba675SRob Herring reg = <0x20050000 0x10>; 484724ba675SRob Herring clocks = <&cru PCLK_PWM>; 485724ba675SRob Herring pinctrl-names = "default"; 486724ba675SRob Herring pinctrl-0 = <&pwm0_pin>; 487724ba675SRob Herring #pwm-cells = <3>; 488724ba675SRob Herring status = "disabled"; 489724ba675SRob Herring }; 490724ba675SRob Herring 491724ba675SRob Herring pwm1: pwm@20050010 { 492724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 493724ba675SRob Herring reg = <0x20050010 0x10>; 494724ba675SRob Herring clocks = <&cru PCLK_PWM>; 495724ba675SRob Herring pinctrl-names = "default"; 496724ba675SRob Herring pinctrl-0 = <&pwm1_pin>; 497724ba675SRob Herring #pwm-cells = <3>; 498724ba675SRob Herring status = "disabled"; 499724ba675SRob Herring }; 500724ba675SRob Herring 501724ba675SRob Herring pwm2: pwm@20050020 { 502724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 503724ba675SRob Herring reg = <0x20050020 0x10>; 504724ba675SRob Herring clocks = <&cru PCLK_PWM>; 505724ba675SRob Herring pinctrl-names = "default"; 506724ba675SRob Herring pinctrl-0 = <&pwm2_pin>; 507724ba675SRob Herring #pwm-cells = <3>; 508724ba675SRob Herring status = "disabled"; 509724ba675SRob Herring }; 510724ba675SRob Herring 511724ba675SRob Herring pwm3: pwm@20050030 { 512724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 513724ba675SRob Herring reg = <0x20050030 0x10>; 514724ba675SRob Herring clocks = <&cru PCLK_PWM>; 515724ba675SRob Herring pinctrl-names = "default"; 516724ba675SRob Herring pinctrl-0 = <&pwm3_pin>; 517724ba675SRob Herring #pwm-cells = <3>; 518724ba675SRob Herring status = "disabled"; 519724ba675SRob Herring }; 520724ba675SRob Herring 521724ba675SRob Herring i2c1: i2c@20056000 { 522724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 523724ba675SRob Herring reg = <0x20056000 0x1000>; 524724ba675SRob Herring interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 525724ba675SRob Herring clock-names = "i2c"; 526724ba675SRob Herring clocks = <&cru PCLK_I2C1>; 527724ba675SRob Herring pinctrl-names = "default"; 528724ba675SRob Herring pinctrl-0 = <&i2c1_xfer>; 529724ba675SRob Herring #address-cells = <1>; 530724ba675SRob Herring #size-cells = <0>; 531724ba675SRob Herring status = "disabled"; 532724ba675SRob Herring }; 533724ba675SRob Herring 534724ba675SRob Herring i2c2: i2c@2005a000 { 535724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 536724ba675SRob Herring reg = <0x2005a000 0x1000>; 537724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 538724ba675SRob Herring clock-names = "i2c"; 539724ba675SRob Herring clocks = <&cru PCLK_I2C2>; 540724ba675SRob Herring pinctrl-names = "default"; 541724ba675SRob Herring pinctrl-0 = <&i2c2_xfer>; 542724ba675SRob Herring #address-cells = <1>; 543724ba675SRob Herring #size-cells = <0>; 544724ba675SRob Herring status = "disabled"; 545724ba675SRob Herring }; 546724ba675SRob Herring 547724ba675SRob Herring i2c3: i2c@2005e000 { 548724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 549724ba675SRob Herring reg = <0x2005e000 0x1000>; 550724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 551724ba675SRob Herring clock-names = "i2c"; 552724ba675SRob Herring clocks = <&cru PCLK_I2C3>; 553724ba675SRob Herring pinctrl-names = "default"; 554724ba675SRob Herring pinctrl-0 = <&i2c3_xfer>; 555724ba675SRob Herring #address-cells = <1>; 556724ba675SRob Herring #size-cells = <0>; 557724ba675SRob Herring status = "disabled"; 558724ba675SRob Herring }; 559724ba675SRob Herring 560724ba675SRob Herring uart0: serial@20060000 { 561724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 562724ba675SRob Herring reg = <0x20060000 0x100>; 563724ba675SRob Herring interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 564724ba675SRob Herring clock-frequency = <24000000>; 565724ba675SRob Herring clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 566724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 567724ba675SRob Herring dmas = <&pdma 2>, <&pdma 3>; 568724ba675SRob Herring dma-names = "tx", "rx"; 569724ba675SRob Herring pinctrl-names = "default"; 570724ba675SRob Herring pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 571724ba675SRob Herring reg-io-width = <4>; 572724ba675SRob Herring reg-shift = <2>; 573724ba675SRob Herring status = "disabled"; 574724ba675SRob Herring }; 575724ba675SRob Herring 576724ba675SRob Herring uart1: serial@20064000 { 577724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 578724ba675SRob Herring reg = <0x20064000 0x100>; 579724ba675SRob Herring interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 580724ba675SRob Herring clock-frequency = <24000000>; 581724ba675SRob Herring clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 582724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 583724ba675SRob Herring dmas = <&pdma 4>, <&pdma 5>; 584724ba675SRob Herring dma-names = "tx", "rx"; 585724ba675SRob Herring pinctrl-names = "default"; 586724ba675SRob Herring pinctrl-0 = <&uart1_xfer>; 587724ba675SRob Herring reg-io-width = <4>; 588724ba675SRob Herring reg-shift = <2>; 589724ba675SRob Herring status = "disabled"; 590724ba675SRob Herring }; 591724ba675SRob Herring 592724ba675SRob Herring uart2: serial@20068000 { 593724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 594724ba675SRob Herring reg = <0x20068000 0x100>; 595724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 596724ba675SRob Herring clock-frequency = <24000000>; 597724ba675SRob Herring clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 598724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 599724ba675SRob Herring dmas = <&pdma 6>, <&pdma 7>; 600724ba675SRob Herring dma-names = "tx", "rx"; 601724ba675SRob Herring pinctrl-names = "default"; 602724ba675SRob Herring pinctrl-0 = <&uart2_xfer>; 603724ba675SRob Herring reg-io-width = <4>; 604724ba675SRob Herring reg-shift = <2>; 605724ba675SRob Herring status = "disabled"; 606724ba675SRob Herring }; 607724ba675SRob Herring 608724ba675SRob Herring saradc: saradc@2006c000 { 609724ba675SRob Herring compatible = "rockchip,saradc"; 610724ba675SRob Herring reg = <0x2006c000 0x100>; 611724ba675SRob Herring interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 612724ba675SRob Herring clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 613724ba675SRob Herring clock-names = "saradc", "apb_pclk"; 614724ba675SRob Herring resets = <&cru SRST_SARADC>; 615724ba675SRob Herring reset-names = "saradc-apb"; 616724ba675SRob Herring #io-channel-cells = <1>; 617724ba675SRob Herring status = "disabled"; 618724ba675SRob Herring }; 619724ba675SRob Herring 620724ba675SRob Herring i2c0: i2c@20072000 { 621724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 6222e9cbc41SAlex Bee reg = <0x20072000 0x1000>; 623724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 624724ba675SRob Herring clock-names = "i2c"; 625724ba675SRob Herring clocks = <&cru PCLK_I2C0>; 626724ba675SRob Herring pinctrl-names = "default"; 627724ba675SRob Herring pinctrl-0 = <&i2c0_xfer>; 628724ba675SRob Herring #address-cells = <1>; 629724ba675SRob Herring #size-cells = <0>; 630724ba675SRob Herring status = "disabled"; 631724ba675SRob Herring }; 632724ba675SRob Herring 633724ba675SRob Herring spi0: spi@20074000 { 634724ba675SRob Herring compatible = "rockchip,rk3128-spi", "rockchip,rk3066-spi"; 635724ba675SRob Herring reg = <0x20074000 0x1000>; 636724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 637724ba675SRob Herring clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>; 638724ba675SRob Herring clock-names = "spiclk", "apb_pclk"; 639724ba675SRob Herring dmas = <&pdma 8>, <&pdma 9>; 640724ba675SRob Herring dma-names = "tx", "rx"; 641724ba675SRob Herring pinctrl-names = "default"; 642724ba675SRob Herring pinctrl-0 = <&spi0_tx &spi0_rx &spi0_clk &spi0_cs0 &spi0_cs1>; 643724ba675SRob Herring #address-cells = <1>; 644724ba675SRob Herring #size-cells = <0>; 645724ba675SRob Herring status = "disabled"; 646724ba675SRob Herring }; 647724ba675SRob Herring 648724ba675SRob Herring pdma: dma-controller@20078000 { 649724ba675SRob Herring compatible = "arm,pl330", "arm,primecell"; 650724ba675SRob Herring reg = <0x20078000 0x4000>; 651724ba675SRob Herring interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 652724ba675SRob Herring <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 653724ba675SRob Herring arm,pl330-broken-no-flushp; 654b0b4e978SAlex Bee arm,pl330-periph-burst; 655724ba675SRob Herring clocks = <&cru ACLK_DMAC>; 656724ba675SRob Herring clock-names = "apb_pclk"; 657724ba675SRob Herring #dma-cells = <1>; 658724ba675SRob Herring }; 659724ba675SRob Herring 6603d880c31SAlex Bee gmac: ethernet@2008c000 { 6613d880c31SAlex Bee compatible = "rockchip,rk3128-gmac"; 6623d880c31SAlex Bee reg = <0x2008c000 0x4000>; 6633d880c31SAlex Bee interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 6643d880c31SAlex Bee <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 6653d880c31SAlex Bee interrupt-names = "macirq", "eth_wake_irq"; 6663d880c31SAlex Bee clocks = <&cru SCLK_MAC>, 6673d880c31SAlex Bee <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>, 6683d880c31SAlex Bee <&cru SCLK_MAC_REF>, <&cru SCLK_MAC_REFOUT>, 6693d880c31SAlex Bee <&cru ACLK_GMAC>, <&cru PCLK_GMAC>; 6703d880c31SAlex Bee clock-names = "stmmaceth", 6713d880c31SAlex Bee "mac_clk_rx", "mac_clk_tx", 6723d880c31SAlex Bee "clk_mac_ref", "clk_mac_refout", 6733d880c31SAlex Bee "aclk_mac", "pclk_mac"; 6743d880c31SAlex Bee resets = <&cru SRST_GMAC>; 6753d880c31SAlex Bee reset-names = "stmmaceth"; 6763d880c31SAlex Bee rockchip,grf = <&grf>; 6773d880c31SAlex Bee rx-fifo-depth = <4096>; 6783d880c31SAlex Bee tx-fifo-depth = <2048>; 6793d880c31SAlex Bee status = "disabled"; 6803d880c31SAlex Bee 6813d880c31SAlex Bee mdio: mdio { 6823d880c31SAlex Bee compatible = "snps,dwmac-mdio"; 6833d880c31SAlex Bee #address-cells = <0x1>; 6843d880c31SAlex Bee #size-cells = <0x0>; 6853d880c31SAlex Bee }; 6863d880c31SAlex Bee }; 6873d880c31SAlex Bee 688724ba675SRob Herring pinctrl: pinctrl { 689724ba675SRob Herring compatible = "rockchip,rk3128-pinctrl"; 690724ba675SRob Herring rockchip,grf = <&grf>; 691724ba675SRob Herring #address-cells = <1>; 692724ba675SRob Herring #size-cells = <1>; 693724ba675SRob Herring ranges; 694724ba675SRob Herring 695724ba675SRob Herring gpio0: gpio@2007c000 { 696724ba675SRob Herring compatible = "rockchip,gpio-bank"; 697724ba675SRob Herring reg = <0x2007c000 0x100>; 698724ba675SRob Herring interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 699724ba675SRob Herring clocks = <&cru PCLK_GPIO0>; 700724ba675SRob Herring gpio-controller; 701724ba675SRob Herring #gpio-cells = <2>; 702724ba675SRob Herring interrupt-controller; 703724ba675SRob Herring #interrupt-cells = <2>; 704724ba675SRob Herring }; 705724ba675SRob Herring 706724ba675SRob Herring gpio1: gpio@20080000 { 707724ba675SRob Herring compatible = "rockchip,gpio-bank"; 708724ba675SRob Herring reg = <0x20080000 0x100>; 709724ba675SRob Herring interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 710724ba675SRob Herring clocks = <&cru PCLK_GPIO1>; 711724ba675SRob Herring gpio-controller; 712724ba675SRob Herring #gpio-cells = <2>; 713724ba675SRob Herring interrupt-controller; 714724ba675SRob Herring #interrupt-cells = <2>; 715724ba675SRob Herring }; 716724ba675SRob Herring 717724ba675SRob Herring gpio2: gpio@20084000 { 718724ba675SRob Herring compatible = "rockchip,gpio-bank"; 719724ba675SRob Herring reg = <0x20084000 0x100>; 720724ba675SRob Herring interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 721724ba675SRob Herring clocks = <&cru PCLK_GPIO2>; 722724ba675SRob Herring gpio-controller; 723724ba675SRob Herring #gpio-cells = <2>; 724724ba675SRob Herring interrupt-controller; 725724ba675SRob Herring #interrupt-cells = <2>; 726724ba675SRob Herring }; 727724ba675SRob Herring 728724ba675SRob Herring gpio3: gpio@20088000 { 729724ba675SRob Herring compatible = "rockchip,gpio-bank"; 730724ba675SRob Herring reg = <0x20088000 0x100>; 731724ba675SRob Herring interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 732724ba675SRob Herring clocks = <&cru PCLK_GPIO3>; 733724ba675SRob Herring gpio-controller; 734724ba675SRob Herring #gpio-cells = <2>; 735724ba675SRob Herring interrupt-controller; 736724ba675SRob Herring #interrupt-cells = <2>; 737724ba675SRob Herring }; 738724ba675SRob Herring 739724ba675SRob Herring pcfg_pull_default: pcfg-pull-default { 740724ba675SRob Herring bias-pull-pin-default; 741724ba675SRob Herring }; 742724ba675SRob Herring 743724ba675SRob Herring pcfg_pull_none: pcfg-pull-none { 744724ba675SRob Herring bias-disable; 745724ba675SRob Herring }; 746724ba675SRob Herring 747724ba675SRob Herring emmc { 748724ba675SRob Herring emmc_clk: emmc-clk { 749724ba675SRob Herring rockchip,pins = <2 RK_PA7 2 &pcfg_pull_none>; 750724ba675SRob Herring }; 751724ba675SRob Herring 752724ba675SRob Herring emmc_cmd: emmc-cmd { 753724ba675SRob Herring rockchip,pins = <1 RK_PC6 2 &pcfg_pull_default>; 754724ba675SRob Herring }; 755724ba675SRob Herring 756724ba675SRob Herring emmc_cmd1: emmc-cmd1 { 757724ba675SRob Herring rockchip,pins = <2 RK_PA4 2 &pcfg_pull_default>; 758724ba675SRob Herring }; 759724ba675SRob Herring 760724ba675SRob Herring emmc_pwr: emmc-pwr { 761724ba675SRob Herring rockchip,pins = <2 RK_PA5 2 &pcfg_pull_default>; 762724ba675SRob Herring }; 763724ba675SRob Herring 764724ba675SRob Herring emmc_bus1: emmc-bus1 { 765724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>; 766724ba675SRob Herring }; 767724ba675SRob Herring 768724ba675SRob Herring emmc_bus4: emmc-bus4 { 769724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>, 770724ba675SRob Herring <1 RK_PD1 2 &pcfg_pull_default>, 771724ba675SRob Herring <1 RK_PD2 2 &pcfg_pull_default>, 772724ba675SRob Herring <1 RK_PD3 2 &pcfg_pull_default>; 773724ba675SRob Herring }; 774724ba675SRob Herring 775724ba675SRob Herring emmc_bus8: emmc-bus8 { 776724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>, 777724ba675SRob Herring <1 RK_PD1 2 &pcfg_pull_default>, 778724ba675SRob Herring <1 RK_PD2 2 &pcfg_pull_default>, 779724ba675SRob Herring <1 RK_PD3 2 &pcfg_pull_default>, 780724ba675SRob Herring <1 RK_PD4 2 &pcfg_pull_default>, 781724ba675SRob Herring <1 RK_PD5 2 &pcfg_pull_default>, 782724ba675SRob Herring <1 RK_PD6 2 &pcfg_pull_default>, 783724ba675SRob Herring <1 RK_PD7 2 &pcfg_pull_default>; 784724ba675SRob Herring }; 785724ba675SRob Herring }; 786724ba675SRob Herring 787724ba675SRob Herring gmac { 788724ba675SRob Herring rgmii_pins: rgmii-pins { 789724ba675SRob Herring rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>, 790724ba675SRob Herring <2 RK_PB1 3 &pcfg_pull_default>, 791724ba675SRob Herring <2 RK_PB3 3 &pcfg_pull_default>, 792724ba675SRob Herring <2 RK_PB4 3 &pcfg_pull_default>, 793724ba675SRob Herring <2 RK_PB5 3 &pcfg_pull_default>, 794724ba675SRob Herring <2 RK_PB6 3 &pcfg_pull_default>, 795724ba675SRob Herring <2 RK_PC0 3 &pcfg_pull_default>, 796724ba675SRob Herring <2 RK_PC1 3 &pcfg_pull_default>, 797724ba675SRob Herring <2 RK_PC2 3 &pcfg_pull_default>, 798724ba675SRob Herring <2 RK_PC3 3 &pcfg_pull_default>, 799724ba675SRob Herring <2 RK_PD1 3 &pcfg_pull_default>, 800724ba675SRob Herring <2 RK_PC4 4 &pcfg_pull_default>, 801724ba675SRob Herring <2 RK_PC5 4 &pcfg_pull_default>, 802724ba675SRob Herring <2 RK_PC6 4 &pcfg_pull_default>, 803724ba675SRob Herring <2 RK_PC7 4 &pcfg_pull_default>; 804724ba675SRob Herring }; 805724ba675SRob Herring 806724ba675SRob Herring rmii_pins: rmii-pins { 807724ba675SRob Herring rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>, 808724ba675SRob Herring <2 RK_PB4 3 &pcfg_pull_default>, 809724ba675SRob Herring <2 RK_PB5 3 &pcfg_pull_default>, 810724ba675SRob Herring <2 RK_PB6 3 &pcfg_pull_default>, 811724ba675SRob Herring <2 RK_PB7 3 &pcfg_pull_default>, 812724ba675SRob Herring <2 RK_PC0 3 &pcfg_pull_default>, 813724ba675SRob Herring <2 RK_PC1 3 &pcfg_pull_default>, 814724ba675SRob Herring <2 RK_PC2 3 &pcfg_pull_default>, 815724ba675SRob Herring <2 RK_PC3 3 &pcfg_pull_default>, 816724ba675SRob Herring <2 RK_PD1 3 &pcfg_pull_default>; 817724ba675SRob Herring }; 818724ba675SRob Herring }; 819724ba675SRob Herring 820724ba675SRob Herring hdmi { 821724ba675SRob Herring hdmii2c_xfer: hdmii2c-xfer { 822724ba675SRob Herring rockchip,pins = <0 RK_PA6 2 &pcfg_pull_none>, 823724ba675SRob Herring <0 RK_PA7 2 &pcfg_pull_none>; 824724ba675SRob Herring }; 825724ba675SRob Herring 826724ba675SRob Herring hdmi_hpd: hdmi-hpd { 827724ba675SRob Herring rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>; 828724ba675SRob Herring }; 829724ba675SRob Herring 830724ba675SRob Herring hdmi_cec: hdmi-cec { 831724ba675SRob Herring rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>; 832724ba675SRob Herring }; 833724ba675SRob Herring }; 834724ba675SRob Herring 835724ba675SRob Herring i2c0 { 836724ba675SRob Herring i2c0_xfer: i2c0-xfer { 837724ba675SRob Herring rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>, 838724ba675SRob Herring <0 RK_PA1 1 &pcfg_pull_none>; 839724ba675SRob Herring }; 840724ba675SRob Herring }; 841724ba675SRob Herring 842724ba675SRob Herring i2c1 { 843724ba675SRob Herring i2c1_xfer: i2c1-xfer { 844724ba675SRob Herring rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>, 845724ba675SRob Herring <0 RK_PA3 1 &pcfg_pull_none>; 846724ba675SRob Herring }; 847724ba675SRob Herring }; 848724ba675SRob Herring 849724ba675SRob Herring i2c2 { 850724ba675SRob Herring i2c2_xfer: i2c2-xfer { 851724ba675SRob Herring rockchip,pins = <2 RK_PC4 3 &pcfg_pull_none>, 852724ba675SRob Herring <2 RK_PC5 3 &pcfg_pull_none>; 853724ba675SRob Herring }; 854724ba675SRob Herring }; 855724ba675SRob Herring 856724ba675SRob Herring i2c3 { 857724ba675SRob Herring i2c3_xfer: i2c3-xfer { 858724ba675SRob Herring rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>, 859724ba675SRob Herring <0 RK_PA7 1 &pcfg_pull_none>; 860724ba675SRob Herring }; 861724ba675SRob Herring }; 862724ba675SRob Herring 863724ba675SRob Herring i2s { 864724ba675SRob Herring i2s_bus: i2s-bus { 865724ba675SRob Herring rockchip,pins = <0 RK_PB0 1 &pcfg_pull_none>, 866724ba675SRob Herring <0 RK_PB1 1 &pcfg_pull_none>, 867724ba675SRob Herring <0 RK_PB3 1 &pcfg_pull_none>, 868724ba675SRob Herring <0 RK_PB4 1 &pcfg_pull_none>, 869724ba675SRob Herring <0 RK_PB5 1 &pcfg_pull_none>, 870724ba675SRob Herring <0 RK_PB6 1 &pcfg_pull_none>; 871724ba675SRob Herring }; 872724ba675SRob Herring 873724ba675SRob Herring i2s1_bus: i2s1-bus { 874724ba675SRob Herring rockchip,pins = <1 RK_PA0 1 &pcfg_pull_none>, 875724ba675SRob Herring <1 RK_PA1 1 &pcfg_pull_none>, 876724ba675SRob Herring <1 RK_PA2 1 &pcfg_pull_none>, 877724ba675SRob Herring <1 RK_PA3 1 &pcfg_pull_none>, 878724ba675SRob Herring <1 RK_PA4 1 &pcfg_pull_none>, 879724ba675SRob Herring <1 RK_PA5 1 &pcfg_pull_none>; 880724ba675SRob Herring }; 881724ba675SRob Herring }; 882724ba675SRob Herring 883724ba675SRob Herring lcdc { 884724ba675SRob Herring lcdc_dclk: lcdc-dclk { 885724ba675SRob Herring rockchip,pins = <2 RK_PB0 1 &pcfg_pull_none>; 886724ba675SRob Herring }; 887724ba675SRob Herring 888724ba675SRob Herring lcdc_den: lcdc-den { 889724ba675SRob Herring rockchip,pins = <2 RK_PB3 1 &pcfg_pull_none>; 890724ba675SRob Herring }; 891724ba675SRob Herring 892724ba675SRob Herring lcdc_hsync: lcdc-hsync { 893724ba675SRob Herring rockchip,pins = <2 RK_PB1 1 &pcfg_pull_none>; 894724ba675SRob Herring }; 895724ba675SRob Herring 896724ba675SRob Herring lcdc_vsync: lcdc-vsync { 897724ba675SRob Herring rockchip,pins = <2 RK_PB2 1 &pcfg_pull_none>; 898724ba675SRob Herring }; 899724ba675SRob Herring 900724ba675SRob Herring lcdc_rgb24: lcdc-rgb24 { 901724ba675SRob Herring rockchip,pins = <2 RK_PB4 1 &pcfg_pull_none>, 902724ba675SRob Herring <2 RK_PB5 1 &pcfg_pull_none>, 903724ba675SRob Herring <2 RK_PB6 1 &pcfg_pull_none>, 904724ba675SRob Herring <2 RK_PB7 1 &pcfg_pull_none>, 905724ba675SRob Herring <2 RK_PC0 1 &pcfg_pull_none>, 906724ba675SRob Herring <2 RK_PC1 1 &pcfg_pull_none>, 907724ba675SRob Herring <2 RK_PC2 1 &pcfg_pull_none>, 908724ba675SRob Herring <2 RK_PC3 1 &pcfg_pull_none>, 909724ba675SRob Herring <2 RK_PC4 1 &pcfg_pull_none>, 910724ba675SRob Herring <2 RK_PC5 1 &pcfg_pull_none>, 911724ba675SRob Herring <2 RK_PC6 1 &pcfg_pull_none>, 912724ba675SRob Herring <2 RK_PC7 1 &pcfg_pull_none>, 913724ba675SRob Herring <2 RK_PD0 1 &pcfg_pull_none>, 914724ba675SRob Herring <2 RK_PD1 1 &pcfg_pull_none>; 915724ba675SRob Herring }; 916724ba675SRob Herring }; 917724ba675SRob Herring 918724ba675SRob Herring nfc { 919724ba675SRob Herring flash_ale: flash-ale { 920724ba675SRob Herring rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>; 921724ba675SRob Herring }; 922724ba675SRob Herring 923724ba675SRob Herring flash_cle: flash-cle { 924724ba675SRob Herring rockchip,pins = <2 RK_PA1 1 &pcfg_pull_none>; 925724ba675SRob Herring }; 926724ba675SRob Herring 927724ba675SRob Herring flash_wrn: flash-wrn { 928724ba675SRob Herring rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>; 929724ba675SRob Herring }; 930724ba675SRob Herring 931724ba675SRob Herring flash_rdn: flash-rdn { 932724ba675SRob Herring rockchip,pins = <2 RK_PA3 1 &pcfg_pull_none>; 933724ba675SRob Herring }; 934724ba675SRob Herring 935724ba675SRob Herring flash_rdy: flash-rdy { 936724ba675SRob Herring rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>; 937724ba675SRob Herring }; 938724ba675SRob Herring 939724ba675SRob Herring flash_cs0: flash-cs0 { 940724ba675SRob Herring rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>; 941724ba675SRob Herring }; 942724ba675SRob Herring 943724ba675SRob Herring flash_dqs: flash-dqs { 944724ba675SRob Herring rockchip,pins = <2 RK_PA7 1 &pcfg_pull_none>; 945724ba675SRob Herring }; 946724ba675SRob Herring 947724ba675SRob Herring flash_bus8: flash-bus8 { 948724ba675SRob Herring rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>, 949724ba675SRob Herring <1 RK_PD1 1 &pcfg_pull_none>, 950724ba675SRob Herring <1 RK_PD2 1 &pcfg_pull_none>, 951724ba675SRob Herring <1 RK_PD3 1 &pcfg_pull_none>, 952724ba675SRob Herring <1 RK_PD4 1 &pcfg_pull_none>, 953724ba675SRob Herring <1 RK_PD5 1 &pcfg_pull_none>, 954724ba675SRob Herring <1 RK_PD6 1 &pcfg_pull_none>, 955724ba675SRob Herring <1 RK_PD7 1 &pcfg_pull_none>; 956724ba675SRob Herring }; 957724ba675SRob Herring }; 958724ba675SRob Herring 959724ba675SRob Herring pwm0 { 960724ba675SRob Herring pwm0_pin: pwm0-pin { 961724ba675SRob Herring rockchip,pins = <0 RK_PD2 1 &pcfg_pull_none>; 962724ba675SRob Herring }; 963724ba675SRob Herring }; 964724ba675SRob Herring 965724ba675SRob Herring pwm1 { 966724ba675SRob Herring pwm1_pin: pwm1-pin { 967724ba675SRob Herring rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>; 968724ba675SRob Herring }; 969724ba675SRob Herring }; 970724ba675SRob Herring 971724ba675SRob Herring pwm2 { 972724ba675SRob Herring pwm2_pin: pwm2-pin { 973724ba675SRob Herring rockchip,pins = <0 RK_PD4 1 &pcfg_pull_none>; 974724ba675SRob Herring }; 975724ba675SRob Herring }; 976724ba675SRob Herring 977724ba675SRob Herring pwm3 { 978724ba675SRob Herring pwm3_pin: pwm3-pin { 979724ba675SRob Herring rockchip,pins = <3 RK_PD2 1 &pcfg_pull_none>; 980724ba675SRob Herring }; 981724ba675SRob Herring }; 982724ba675SRob Herring 983724ba675SRob Herring sdio { 984724ba675SRob Herring sdio_clk: sdio-clk { 985724ba675SRob Herring rockchip,pins = <1 RK_PA0 2 &pcfg_pull_none>; 986724ba675SRob Herring }; 987724ba675SRob Herring 988724ba675SRob Herring sdio_cmd: sdio-cmd { 989724ba675SRob Herring rockchip,pins = <0 RK_PA3 2 &pcfg_pull_default>; 990724ba675SRob Herring }; 991724ba675SRob Herring 992724ba675SRob Herring sdio_pwren: sdio-pwren { 993724ba675SRob Herring rockchip,pins = <0 RK_PD6 1 &pcfg_pull_default>; 994724ba675SRob Herring }; 995724ba675SRob Herring 996724ba675SRob Herring sdio_bus4: sdio-bus4 { 997724ba675SRob Herring rockchip,pins = <1 RK_PA1 2 &pcfg_pull_default>, 998724ba675SRob Herring <1 RK_PA2 2 &pcfg_pull_default>, 999724ba675SRob Herring <1 RK_PA4 2 &pcfg_pull_default>, 1000724ba675SRob Herring <1 RK_PA5 2 &pcfg_pull_default>; 1001724ba675SRob Herring }; 1002724ba675SRob Herring }; 1003724ba675SRob Herring 1004724ba675SRob Herring sdmmc { 1005724ba675SRob Herring sdmmc_clk: sdmmc-clk { 1006724ba675SRob Herring rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>; 1007724ba675SRob Herring }; 1008724ba675SRob Herring 1009724ba675SRob Herring sdmmc_cmd: sdmmc-cmd { 1010724ba675SRob Herring rockchip,pins = <1 RK_PB7 1 &pcfg_pull_default>; 1011724ba675SRob Herring }; 1012724ba675SRob Herring 1013cdc86eeeSAlex Bee sdmmc_det: sdmmc-det { 1014cdc86eeeSAlex Bee rockchip,pins = <1 RK_PC1 1 &pcfg_pull_default>; 1015cdc86eeeSAlex Bee }; 1016cdc86eeeSAlex Bee 1017724ba675SRob Herring sdmmc_wp: sdmmc-wp { 1018724ba675SRob Herring rockchip,pins = <1 RK_PA7 1 &pcfg_pull_default>; 1019724ba675SRob Herring }; 1020724ba675SRob Herring 1021724ba675SRob Herring sdmmc_pwren: sdmmc-pwren { 1022724ba675SRob Herring rockchip,pins = <1 RK_PB6 1 &pcfg_pull_default>; 1023724ba675SRob Herring }; 1024724ba675SRob Herring 1025724ba675SRob Herring sdmmc_bus4: sdmmc-bus4 { 1026724ba675SRob Herring rockchip,pins = <1 RK_PC2 1 &pcfg_pull_default>, 1027724ba675SRob Herring <1 RK_PC3 1 &pcfg_pull_default>, 1028724ba675SRob Herring <1 RK_PC4 1 &pcfg_pull_default>, 1029724ba675SRob Herring <1 RK_PC5 1 &pcfg_pull_default>; 1030724ba675SRob Herring }; 1031724ba675SRob Herring }; 1032724ba675SRob Herring 1033724ba675SRob Herring spdif { 1034724ba675SRob Herring spdif_tx: spdif-tx { 1035724ba675SRob Herring rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>; 1036724ba675SRob Herring }; 1037724ba675SRob Herring }; 1038724ba675SRob Herring 1039724ba675SRob Herring spi0 { 1040724ba675SRob Herring spi0_clk: spi0-clk { 1041724ba675SRob Herring rockchip,pins = <1 RK_PB0 1 &pcfg_pull_default>; 1042724ba675SRob Herring }; 1043724ba675SRob Herring 1044724ba675SRob Herring spi0_cs0: spi0-cs0 { 1045724ba675SRob Herring rockchip,pins = <1 RK_PB3 1 &pcfg_pull_default>; 1046724ba675SRob Herring }; 1047724ba675SRob Herring 1048724ba675SRob Herring spi0_tx: spi0-tx { 1049724ba675SRob Herring rockchip,pins = <1 RK_PB1 1 &pcfg_pull_default>; 1050724ba675SRob Herring }; 1051724ba675SRob Herring 1052724ba675SRob Herring spi0_rx: spi0-rx { 1053724ba675SRob Herring rockchip,pins = <1 RK_PB2 1 &pcfg_pull_default>; 1054724ba675SRob Herring }; 1055724ba675SRob Herring 1056724ba675SRob Herring spi0_cs1: spi0-cs1 { 1057724ba675SRob Herring rockchip,pins = <1 RK_PB4 1 &pcfg_pull_default>; 1058724ba675SRob Herring }; 1059724ba675SRob Herring 1060724ba675SRob Herring spi1_clk: spi1-clk { 1061724ba675SRob Herring rockchip,pins = <2 RK_PA0 2 &pcfg_pull_default>; 1062724ba675SRob Herring }; 1063724ba675SRob Herring 1064724ba675SRob Herring spi1_cs0: spi1-cs0 { 1065724ba675SRob Herring rockchip,pins = <1 RK_PD6 3 &pcfg_pull_default>; 1066724ba675SRob Herring }; 1067724ba675SRob Herring 1068724ba675SRob Herring spi1_tx: spi1-tx { 1069724ba675SRob Herring rockchip,pins = <1 RK_PD5 3 &pcfg_pull_default>; 1070724ba675SRob Herring }; 1071724ba675SRob Herring 1072724ba675SRob Herring spi1_rx: spi1-rx { 1073724ba675SRob Herring rockchip,pins = <1 RK_PD4 3 &pcfg_pull_default>; 1074724ba675SRob Herring }; 1075724ba675SRob Herring 1076724ba675SRob Herring spi1_cs1: spi1-cs1 { 1077724ba675SRob Herring rockchip,pins = <1 RK_PD7 3 &pcfg_pull_default>; 1078724ba675SRob Herring }; 1079724ba675SRob Herring 1080724ba675SRob Herring spi2_clk: spi2-clk { 1081724ba675SRob Herring rockchip,pins = <0 RK_PB1 2 &pcfg_pull_default>; 1082724ba675SRob Herring }; 1083724ba675SRob Herring 1084724ba675SRob Herring spi2_cs0: spi2-cs0 { 1085724ba675SRob Herring rockchip,pins = <0 RK_PB6 2 &pcfg_pull_default>; 1086724ba675SRob Herring }; 1087724ba675SRob Herring 1088724ba675SRob Herring spi2_tx: spi2-tx { 1089724ba675SRob Herring rockchip,pins = <0 RK_PB3 2 &pcfg_pull_default>; 1090724ba675SRob Herring }; 1091724ba675SRob Herring 1092724ba675SRob Herring spi2_rx: spi2-rx { 1093724ba675SRob Herring rockchip,pins = <0 RK_PB5 2 &pcfg_pull_default>; 1094724ba675SRob Herring }; 1095724ba675SRob Herring }; 1096724ba675SRob Herring 1097724ba675SRob Herring uart0 { 1098724ba675SRob Herring uart0_xfer: uart0-xfer { 1099724ba675SRob Herring rockchip,pins = <2 RK_PD2 2 &pcfg_pull_default>, 1100724ba675SRob Herring <2 RK_PD3 2 &pcfg_pull_none>; 1101724ba675SRob Herring }; 1102724ba675SRob Herring 1103724ba675SRob Herring uart0_cts: uart0-cts { 1104724ba675SRob Herring rockchip,pins = <2 RK_PD5 2 &pcfg_pull_none>; 1105724ba675SRob Herring }; 1106724ba675SRob Herring 1107724ba675SRob Herring uart0_rts: uart0-rts { 1108724ba675SRob Herring rockchip,pins = <0 RK_PC1 2 &pcfg_pull_none>; 1109724ba675SRob Herring }; 1110724ba675SRob Herring }; 1111724ba675SRob Herring 1112724ba675SRob Herring uart1 { 1113724ba675SRob Herring uart1_xfer: uart1-xfer { 1114724ba675SRob Herring rockchip,pins = <1 RK_PB1 2 &pcfg_pull_default>, 1115724ba675SRob Herring <1 RK_PB2 2 &pcfg_pull_default>; 1116724ba675SRob Herring }; 1117724ba675SRob Herring 1118724ba675SRob Herring uart1_cts: uart1-cts { 1119724ba675SRob Herring rockchip,pins = <1 RK_PB0 2 &pcfg_pull_none>; 1120724ba675SRob Herring }; 1121724ba675SRob Herring 1122724ba675SRob Herring uart1_rts: uart1-rts { 1123724ba675SRob Herring rockchip,pins = <1 RK_PB3 2 &pcfg_pull_none>; 1124724ba675SRob Herring }; 1125724ba675SRob Herring }; 1126724ba675SRob Herring 1127724ba675SRob Herring uart2 { 1128724ba675SRob Herring uart2_xfer: uart2-xfer { 1129724ba675SRob Herring rockchip,pins = <1 RK_PC2 2 &pcfg_pull_default>, 1130724ba675SRob Herring <1 RK_PC3 2 &pcfg_pull_none>; 1131724ba675SRob Herring }; 1132724ba675SRob Herring 1133724ba675SRob Herring uart2_cts: uart2-cts { 1134724ba675SRob Herring rockchip,pins = <0 RK_PD1 1 &pcfg_pull_none>; 1135724ba675SRob Herring }; 1136724ba675SRob Herring 1137724ba675SRob Herring uart2_rts: uart2-rts { 1138724ba675SRob Herring rockchip,pins = <0 RK_PD0 1 &pcfg_pull_none>; 1139724ba675SRob Herring }; 1140724ba675SRob Herring }; 1141724ba675SRob Herring }; 1142724ba675SRob Herring}; 1143