xref: /linux/arch/arm/boot/dts/rockchip/rk3128.dtsi (revision 695b9b57443d88a1c8e0567c88a79d1a4532c75e)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+
2724ba675SRob Herring/*
3724ba675SRob Herring * (C) Copyright 2017 Rockchip Electronics Co., Ltd
4724ba675SRob Herring */
5724ba675SRob Herring
6724ba675SRob Herring#include <dt-bindings/clock/rk3128-cru.h>
7724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
8724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
9724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
10724ba675SRob Herring#include <dt-bindings/pinctrl/rockchip.h>
11edc4802dSAlex Bee#include <dt-bindings/power/rk3128-power.h>
12724ba675SRob Herring
13724ba675SRob Herring/ {
14724ba675SRob Herring	compatible = "rockchip,rk3128";
15724ba675SRob Herring	interrupt-parent = <&gic>;
16724ba675SRob Herring	#address-cells = <1>;
17724ba675SRob Herring	#size-cells = <1>;
18724ba675SRob Herring
195ca860fbSAlex Bee	aliases {
205ca860fbSAlex Bee		gpio0 = &gpio0;
215ca860fbSAlex Bee		gpio1 = &gpio1;
225ca860fbSAlex Bee		gpio2 = &gpio2;
235ca860fbSAlex Bee		gpio3 = &gpio3;
24697b3973SAlex Bee		i2c0 = &i2c0;
25697b3973SAlex Bee		i2c1 = &i2c1;
26697b3973SAlex Bee		i2c2 = &i2c2;
27697b3973SAlex Bee		i2c3 = &i2c3;
2833898f21SAlex Bee		serial0 = &uart0;
2933898f21SAlex Bee		serial1 = &uart1;
3033898f21SAlex Bee		serial2 = &uart2;
315ca860fbSAlex Bee	};
325ca860fbSAlex Bee
33724ba675SRob Herring	arm-pmu {
34724ba675SRob Herring		compatible = "arm,cortex-a7-pmu";
35724ba675SRob Herring		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
36724ba675SRob Herring			     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
37724ba675SRob Herring			     <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
38724ba675SRob Herring			     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
39724ba675SRob Herring		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
40724ba675SRob Herring	};
41724ba675SRob Herring
42724ba675SRob Herring	cpus {
43724ba675SRob Herring		#address-cells = <1>;
44724ba675SRob Herring		#size-cells = <0>;
45da8b9739SAlex Bee		enable-method = "rockchip,rk3036-smp";
46724ba675SRob Herring
47724ba675SRob Herring		cpu0: cpu@f00 {
48724ba675SRob Herring			device_type = "cpu";
49724ba675SRob Herring			compatible = "arm,cortex-a7";
50724ba675SRob Herring			reg = <0xf00>;
51724ba675SRob Herring			clock-latency = <40000>;
52724ba675SRob Herring			clocks = <&cru ARMCLK>;
5302941bc2SAlex Bee			resets = <&cru SRST_CORE0>;
54c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
55724ba675SRob Herring			#cooling-cells = <2>; /* min followed by max */
56724ba675SRob Herring		};
57724ba675SRob Herring
58724ba675SRob Herring		cpu1: cpu@f01 {
59724ba675SRob Herring			device_type = "cpu";
60724ba675SRob Herring			compatible = "arm,cortex-a7";
61724ba675SRob Herring			reg = <0xf01>;
6202941bc2SAlex Bee			resets = <&cru SRST_CORE1>;
63c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
64724ba675SRob Herring		};
65724ba675SRob Herring
66724ba675SRob Herring		cpu2: cpu@f02 {
67724ba675SRob Herring			device_type = "cpu";
68724ba675SRob Herring			compatible = "arm,cortex-a7";
69724ba675SRob Herring			reg = <0xf02>;
7002941bc2SAlex Bee			resets = <&cru SRST_CORE2>;
71c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
72724ba675SRob Herring		};
73724ba675SRob Herring
74724ba675SRob Herring		cpu3: cpu@f03 {
75724ba675SRob Herring			device_type = "cpu";
76724ba675SRob Herring			compatible = "arm,cortex-a7";
77724ba675SRob Herring			reg = <0xf03>;
7802941bc2SAlex Bee			resets = <&cru SRST_CORE3>;
79c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
80c96b13d7SAlex Bee		};
81c96b13d7SAlex Bee	};
82c96b13d7SAlex Bee
83c96b13d7SAlex Bee	cpu_opp_table: opp-table-0 {
84c96b13d7SAlex Bee		compatible = "operating-points-v2";
85c96b13d7SAlex Bee		opp-shared;
86c96b13d7SAlex Bee
87c96b13d7SAlex Bee		opp-216000000 {
88c96b13d7SAlex Bee			opp-hz = /bits/ 64 <216000000>;
89c96b13d7SAlex Bee			opp-microvolt = <950000 950000 1325000>;
90c96b13d7SAlex Bee		};
91c96b13d7SAlex Bee		opp-408000000 {
92c96b13d7SAlex Bee			opp-hz = /bits/ 64 <408000000>;
93c96b13d7SAlex Bee			opp-microvolt = <950000 950000 1325000>;
94c96b13d7SAlex Bee		};
95c96b13d7SAlex Bee		opp-600000000 {
96c96b13d7SAlex Bee			opp-hz = /bits/ 64 <600000000>;
97c96b13d7SAlex Bee			opp-microvolt = <950000 950000 1325000>;
98c96b13d7SAlex Bee		};
99c96b13d7SAlex Bee		opp-696000000 {
100c96b13d7SAlex Bee			opp-hz = /bits/ 64 <696000000>;
101c96b13d7SAlex Bee			opp-microvolt = <975000 975000 1325000>;
102c96b13d7SAlex Bee		};
103c96b13d7SAlex Bee		opp-816000000 {
104c96b13d7SAlex Bee			opp-hz = /bits/ 64 <816000000>;
105c96b13d7SAlex Bee			opp-microvolt = <1075000 1075000 1325000>;
106c96b13d7SAlex Bee			opp-suspend;
107c96b13d7SAlex Bee		};
108c96b13d7SAlex Bee		opp-1008000000 {
109c96b13d7SAlex Bee			opp-hz = /bits/ 64 <1008000000>;
110c96b13d7SAlex Bee			opp-microvolt = <1200000 1200000 1325000>;
111c96b13d7SAlex Bee		};
112c96b13d7SAlex Bee		opp-1200000000 {
113c96b13d7SAlex Bee			opp-hz = /bits/ 64 <1200000000>;
114c96b13d7SAlex Bee			opp-microvolt = <1325000 1325000 1325000>;
115724ba675SRob Herring		};
116724ba675SRob Herring	};
117724ba675SRob Herring
118*695b9b57SAlex Bee	display_subsystem: display-subsystem {
119*695b9b57SAlex Bee		compatible = "rockchip,display-subsystem";
120*695b9b57SAlex Bee		ports = <&vop_out>;
121*695b9b57SAlex Bee		status = "disabled";
122*695b9b57SAlex Bee	};
123*695b9b57SAlex Bee
1249ca8b8f8SAlex Bee	gpu_opp_table: opp-table-1 {
1259ca8b8f8SAlex Bee		compatible = "operating-points-v2";
1269ca8b8f8SAlex Bee
1279ca8b8f8SAlex Bee		opp-200000000 {
1289ca8b8f8SAlex Bee			opp-hz = /bits/ 64 <200000000>;
1299ca8b8f8SAlex Bee			opp-microvolt = <975000 975000 1250000>;
1309ca8b8f8SAlex Bee		};
1319ca8b8f8SAlex Bee		opp-300000000 {
1329ca8b8f8SAlex Bee			opp-hz = /bits/ 64 <300000000>;
1339ca8b8f8SAlex Bee			opp-microvolt = <1050000 1050000 1250000>;
1349ca8b8f8SAlex Bee		};
1359ca8b8f8SAlex Bee		opp-400000000 {
1369ca8b8f8SAlex Bee			opp-hz = /bits/ 64 <400000000>;
1379ca8b8f8SAlex Bee			opp-microvolt = <1150000 1150000 1250000>;
1389ca8b8f8SAlex Bee		};
1399ca8b8f8SAlex Bee		opp-480000000 {
1409ca8b8f8SAlex Bee			opp-hz = /bits/ 64 <480000000>;
1419ca8b8f8SAlex Bee			opp-microvolt = <1250000 1250000 1250000>;
1429ca8b8f8SAlex Bee		};
1439ca8b8f8SAlex Bee	};
1449ca8b8f8SAlex Bee
145724ba675SRob Herring	timer {
146724ba675SRob Herring		compatible = "arm,armv7-timer";
147724ba675SRob Herring		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
148724ba675SRob Herring			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1497e3be9eaSAlex Bee			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1507e3be9eaSAlex Bee			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
151724ba675SRob Herring		arm,cpu-registers-not-fw-configured;
152724ba675SRob Herring		clock-frequency = <24000000>;
153724ba675SRob Herring	};
154724ba675SRob Herring
155724ba675SRob Herring	xin24m: oscillator {
156724ba675SRob Herring		compatible = "fixed-clock";
157724ba675SRob Herring		clock-frequency = <24000000>;
158724ba675SRob Herring		clock-output-names = "xin24m";
159724ba675SRob Herring		#clock-cells = <0>;
160724ba675SRob Herring	};
161724ba675SRob Herring
1629107283bSAlex Bee	imem: sram@10080000 {
1639107283bSAlex Bee		compatible = "mmio-sram";
1649107283bSAlex Bee		reg = <0x10080000 0x2000>;
1659107283bSAlex Bee		#address-cells = <1>;
1669107283bSAlex Bee		#size-cells = <1>;
1679107283bSAlex Bee		ranges = <0 0x10080000 0x2000>;
168da8b9739SAlex Bee
169da8b9739SAlex Bee		smp-sram@0 {
170da8b9739SAlex Bee			compatible = "rockchip,rk3066-smp-sram";
171da8b9739SAlex Bee			reg = <0x00 0x10>;
172da8b9739SAlex Bee		};
1739107283bSAlex Bee	};
1749107283bSAlex Bee
1759ca8b8f8SAlex Bee	gpu: gpu@10090000 {
1769ca8b8f8SAlex Bee		compatible = "rockchip,rk3128-mali", "arm,mali-400";
1779ca8b8f8SAlex Bee		reg = <0x10090000 0x10000>;
1789ca8b8f8SAlex Bee		interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
1799ca8b8f8SAlex Bee			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
1809ca8b8f8SAlex Bee			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
1819ca8b8f8SAlex Bee			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
1829ca8b8f8SAlex Bee			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
1839ca8b8f8SAlex Bee			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1849ca8b8f8SAlex Bee		interrupt-names = "gp",
1859ca8b8f8SAlex Bee				  "gpmmu",
1869ca8b8f8SAlex Bee				  "pp0",
1879ca8b8f8SAlex Bee				  "ppmmu0",
1889ca8b8f8SAlex Bee				  "pp1",
1899ca8b8f8SAlex Bee				  "ppmmu1";
1909ca8b8f8SAlex Bee		clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>;
1919ca8b8f8SAlex Bee		clock-names = "bus", "core";
1929ca8b8f8SAlex Bee		operating-points-v2 = <&gpu_opp_table>;
1939ca8b8f8SAlex Bee		resets = <&cru SRST_GPU>;
1949ca8b8f8SAlex Bee		power-domains = <&power RK3128_PD_GPU>;
1959ca8b8f8SAlex Bee		status = "disabled";
1969ca8b8f8SAlex Bee	};
1979ca8b8f8SAlex Bee
198724ba675SRob Herring	pmu: syscon@100a0000 {
199724ba675SRob Herring		compatible = "rockchip,rk3128-pmu", "syscon", "simple-mfd";
200724ba675SRob Herring		reg = <0x100a0000 0x1000>;
201edc4802dSAlex Bee
202edc4802dSAlex Bee		power: power-controller {
203edc4802dSAlex Bee			compatible = "rockchip,rk3128-power-controller";
204edc4802dSAlex Bee			#power-domain-cells = <1>;
205edc4802dSAlex Bee			#address-cells = <1>;
206edc4802dSAlex Bee			#size-cells = <0>;
207edc4802dSAlex Bee
208edc4802dSAlex Bee			power-domain@RK3128_PD_VIO {
209edc4802dSAlex Bee				reg = <RK3128_PD_VIO>;
210edc4802dSAlex Bee				clocks = <&cru ACLK_CIF>,
211edc4802dSAlex Bee					 <&cru HCLK_CIF>,
212edc4802dSAlex Bee					 <&cru DCLK_EBC>,
213edc4802dSAlex Bee					 <&cru HCLK_EBC>,
214edc4802dSAlex Bee					 <&cru ACLK_IEP>,
215edc4802dSAlex Bee					 <&cru HCLK_IEP>,
216edc4802dSAlex Bee					 <&cru ACLK_LCDC0>,
217edc4802dSAlex Bee					 <&cru HCLK_LCDC0>,
218edc4802dSAlex Bee					 <&cru PCLK_MIPI>,
219edc4802dSAlex Bee					 <&cru ACLK_RGA>,
220edc4802dSAlex Bee					 <&cru HCLK_RGA>,
221edc4802dSAlex Bee					 <&cru ACLK_VIO0>,
222edc4802dSAlex Bee					 <&cru ACLK_VIO1>,
223edc4802dSAlex Bee					 <&cru HCLK_VIO>,
224edc4802dSAlex Bee					 <&cru HCLK_VIO_H2P>,
225edc4802dSAlex Bee					 <&cru DCLK_VOP>,
226edc4802dSAlex Bee					 <&cru SCLK_VOP>;
227edc4802dSAlex Bee				pm_qos = <&qos_ebc>,
228edc4802dSAlex Bee					 <&qos_iep>,
229edc4802dSAlex Bee					 <&qos_lcdc>,
230edc4802dSAlex Bee					 <&qos_rga>,
231edc4802dSAlex Bee					 <&qos_vip>;
232edc4802dSAlex Bee				#power-domain-cells = <0>;
233edc4802dSAlex Bee			};
234edc4802dSAlex Bee
235edc4802dSAlex Bee			power-domain@RK3128_PD_VIDEO {
236edc4802dSAlex Bee				reg = <RK3128_PD_VIDEO>;
237edc4802dSAlex Bee				clocks = <&cru ACLK_VDPU>,
238edc4802dSAlex Bee					 <&cru HCLK_VDPU>,
239edc4802dSAlex Bee					 <&cru ACLK_VEPU>,
240edc4802dSAlex Bee					 <&cru HCLK_VEPU>,
241edc4802dSAlex Bee					 <&cru SCLK_HEVC_CORE>;
242edc4802dSAlex Bee				pm_qos = <&qos_vpu>;
243edc4802dSAlex Bee				#power-domain-cells = <0>;
244edc4802dSAlex Bee			};
245edc4802dSAlex Bee
246edc4802dSAlex Bee			power-domain@RK3128_PD_GPU {
247edc4802dSAlex Bee				reg = <RK3128_PD_GPU>;
248edc4802dSAlex Bee				clocks = <&cru ACLK_GPU>;
249edc4802dSAlex Bee				pm_qos = <&qos_gpu>;
250edc4802dSAlex Bee				#power-domain-cells = <0>;
251edc4802dSAlex Bee			};
252edc4802dSAlex Bee		};
253edc4802dSAlex Bee	};
254edc4802dSAlex Bee
255*695b9b57SAlex Bee	vop: vop@1010e000 {
256*695b9b57SAlex Bee		compatible = "rockchip,rk3126-vop";
257*695b9b57SAlex Bee		reg = <0x1010e000 0x300>;
258*695b9b57SAlex Bee		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
259*695b9b57SAlex Bee		clocks = <&cru ACLK_LCDC0>, <&cru DCLK_VOP>,
260*695b9b57SAlex Bee			 <&cru HCLK_LCDC0>;
261*695b9b57SAlex Bee		clock-names = "aclk_vop", "dclk_vop",
262*695b9b57SAlex Bee			      "hclk_vop";
263*695b9b57SAlex Bee		resets = <&cru SRST_VOP_A>, <&cru SRST_VOP_H>,
264*695b9b57SAlex Bee			 <&cru SRST_VOP_D>;
265*695b9b57SAlex Bee		reset-names = "axi", "ahb",
266*695b9b57SAlex Bee			      "dclk";
267*695b9b57SAlex Bee		power-domains = <&power RK3128_PD_VIO>;
268*695b9b57SAlex Bee		status = "disabled";
269*695b9b57SAlex Bee
270*695b9b57SAlex Bee		vop_out: port {
271*695b9b57SAlex Bee			#address-cells = <1>;
272*695b9b57SAlex Bee			#size-cells = <0>;
273*695b9b57SAlex Bee		};
274*695b9b57SAlex Bee	};
275*695b9b57SAlex Bee
276edc4802dSAlex Bee	qos_gpu: qos@1012d000 {
277edc4802dSAlex Bee		compatible = "rockchip,rk3128-qos", "syscon";
278edc4802dSAlex Bee		reg = <0x1012d000 0x20>;
279edc4802dSAlex Bee	};
280edc4802dSAlex Bee
281edc4802dSAlex Bee	qos_vpu: qos@1012e000 {
282edc4802dSAlex Bee		compatible = "rockchip,rk3128-qos", "syscon";
283edc4802dSAlex Bee		reg = <0x1012e000 0x20>;
284edc4802dSAlex Bee	};
285edc4802dSAlex Bee
286edc4802dSAlex Bee	qos_rga: qos@1012f000 {
287edc4802dSAlex Bee		compatible = "rockchip,rk3128-qos", "syscon";
288edc4802dSAlex Bee		reg = <0x1012f000 0x20>;
289edc4802dSAlex Bee	};
290edc4802dSAlex Bee
291edc4802dSAlex Bee	qos_ebc: qos@1012f080 {
292edc4802dSAlex Bee		compatible = "rockchip,rk3128-qos", "syscon";
293edc4802dSAlex Bee		reg = <0x1012f080 0x20>;
294edc4802dSAlex Bee	};
295edc4802dSAlex Bee
296edc4802dSAlex Bee	qos_iep: qos@1012f100 {
297edc4802dSAlex Bee		compatible = "rockchip,rk3128-qos", "syscon";
298edc4802dSAlex Bee		reg = <0x1012f100 0x20>;
299edc4802dSAlex Bee	};
300edc4802dSAlex Bee
301edc4802dSAlex Bee	qos_lcdc: qos@1012f180 {
302edc4802dSAlex Bee		compatible = "rockchip,rk3128-qos", "syscon";
303edc4802dSAlex Bee		reg = <0x1012f180 0x20>;
304edc4802dSAlex Bee	};
305edc4802dSAlex Bee
306edc4802dSAlex Bee	qos_vip: qos@1012f200 {
307edc4802dSAlex Bee		compatible = "rockchip,rk3128-qos", "syscon";
308edc4802dSAlex Bee		reg = <0x1012f200 0x20>;
309724ba675SRob Herring	};
310724ba675SRob Herring
311724ba675SRob Herring	gic: interrupt-controller@10139000 {
312724ba675SRob Herring		compatible = "arm,cortex-a7-gic";
313724ba675SRob Herring		reg = <0x10139000 0x1000>,
314724ba675SRob Herring		      <0x1013a000 0x1000>,
315724ba675SRob Herring		      <0x1013c000 0x2000>,
316724ba675SRob Herring		      <0x1013e000 0x2000>;
317724ba675SRob Herring		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
318724ba675SRob Herring		interrupt-controller;
319724ba675SRob Herring		#interrupt-cells = <3>;
320724ba675SRob Herring		#address-cells = <0>;
321724ba675SRob Herring	};
322724ba675SRob Herring
323724ba675SRob Herring	usb_otg: usb@10180000 {
324724ba675SRob Herring		compatible = "rockchip,rk3128-usb", "rockchip,rk3066-usb", "snps,dwc2";
325724ba675SRob Herring		reg = <0x10180000 0x40000>;
326724ba675SRob Herring		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
327724ba675SRob Herring		clocks = <&cru HCLK_OTG>;
328724ba675SRob Herring		clock-names = "otg";
329724ba675SRob Herring		dr_mode = "otg";
3304b12245eSAlex Bee		g-np-tx-fifo-size = <16>;
3314b12245eSAlex Bee		g-rx-fifo-size = <280>;
3324b12245eSAlex Bee		g-tx-fifo-size = <256 128 128 64 32 16>;
333724ba675SRob Herring		phys = <&usb2phy_otg>;
334724ba675SRob Herring		phy-names = "usb2-phy";
335724ba675SRob Herring		status = "disabled";
336724ba675SRob Herring	};
337724ba675SRob Herring
338724ba675SRob Herring	usb_host_ehci: usb@101c0000 {
339724ba675SRob Herring		compatible = "generic-ehci";
340724ba675SRob Herring		reg = <0x101c0000 0x20000>;
341724ba675SRob Herring		interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
342759d6bd9SAlex Bee		clocks = <&cru HCLK_HOST2>;
343724ba675SRob Herring		phys = <&usb2phy_host>;
344724ba675SRob Herring		phy-names = "usb";
345724ba675SRob Herring		status = "disabled";
346724ba675SRob Herring	};
347724ba675SRob Herring
348724ba675SRob Herring	usb_host_ohci: usb@101e0000 {
349724ba675SRob Herring		compatible = "generic-ohci";
350724ba675SRob Herring		reg = <0x101e0000 0x20000>;
351724ba675SRob Herring		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
352759d6bd9SAlex Bee		clocks = <&cru HCLK_HOST2>;
353724ba675SRob Herring		phys = <&usb2phy_host>;
354724ba675SRob Herring		phy-names = "usb";
355724ba675SRob Herring		status = "disabled";
356724ba675SRob Herring	};
357724ba675SRob Herring
358724ba675SRob Herring	sdmmc: mmc@10214000 {
359724ba675SRob Herring		compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc";
360724ba675SRob Herring		reg = <0x10214000 0x4000>;
361724ba675SRob Herring		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
362724ba675SRob Herring		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
363724ba675SRob Herring			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
364724ba675SRob Herring		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
365724ba675SRob Herring		dmas = <&pdma 10>;
366724ba675SRob Herring		dma-names = "rx-tx";
367724ba675SRob Herring		fifo-depth = <256>;
368724ba675SRob Herring		max-frequency = <150000000>;
369724ba675SRob Herring		resets = <&cru SRST_SDMMC>;
370724ba675SRob Herring		reset-names = "reset";
371724ba675SRob Herring		status = "disabled";
372724ba675SRob Herring	};
373724ba675SRob Herring
374724ba675SRob Herring	sdio: mmc@10218000 {
375724ba675SRob Herring		compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc";
376724ba675SRob Herring		reg = <0x10218000 0x4000>;
377724ba675SRob Herring		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
378724ba675SRob Herring		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
379724ba675SRob Herring			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
380724ba675SRob Herring		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
381724ba675SRob Herring		dmas = <&pdma 11>;
382724ba675SRob Herring		dma-names = "rx-tx";
383724ba675SRob Herring		fifo-depth = <256>;
384724ba675SRob Herring		max-frequency = <150000000>;
385724ba675SRob Herring		resets = <&cru SRST_SDIO>;
386724ba675SRob Herring		reset-names = "reset";
387724ba675SRob Herring		status = "disabled";
388724ba675SRob Herring	};
389724ba675SRob Herring
390724ba675SRob Herring	emmc: mmc@1021c000 {
391724ba675SRob Herring		compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc";
392724ba675SRob Herring		reg = <0x1021c000 0x4000>;
393724ba675SRob Herring		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
394724ba675SRob Herring		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
395724ba675SRob Herring			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
396724ba675SRob Herring		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
397724ba675SRob Herring		dmas = <&pdma 12>;
398724ba675SRob Herring		dma-names = "rx-tx";
399724ba675SRob Herring		fifo-depth = <256>;
400724ba675SRob Herring		max-frequency = <150000000>;
401724ba675SRob Herring		resets = <&cru SRST_EMMC>;
402724ba675SRob Herring		reset-names = "reset";
403724ba675SRob Herring		status = "disabled";
404724ba675SRob Herring	};
405724ba675SRob Herring
406724ba675SRob Herring	nfc: nand-controller@10500000 {
407724ba675SRob Herring		compatible = "rockchip,rk3128-nfc", "rockchip,rk2928-nfc";
408724ba675SRob Herring		reg = <0x10500000 0x4000>;
409724ba675SRob Herring		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
410724ba675SRob Herring		clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>;
411724ba675SRob Herring		clock-names = "ahb", "nfc";
412724ba675SRob Herring		pinctrl-names = "default";
413724ba675SRob Herring		pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_cs0
414724ba675SRob Herring			     &flash_dqs &flash_rdn &flash_rdy &flash_wrn>;
415724ba675SRob Herring		status = "disabled";
416724ba675SRob Herring	};
417724ba675SRob Herring
418724ba675SRob Herring	cru: clock-controller@20000000 {
419724ba675SRob Herring		compatible = "rockchip,rk3128-cru";
420724ba675SRob Herring		reg = <0x20000000 0x1000>;
421724ba675SRob Herring		clocks = <&xin24m>;
422724ba675SRob Herring		clock-names = "xin24m";
423724ba675SRob Herring		rockchip,grf = <&grf>;
424724ba675SRob Herring		#clock-cells = <1>;
425724ba675SRob Herring		#reset-cells = <1>;
426724ba675SRob Herring		assigned-clocks = <&cru PLL_GPLL>;
427724ba675SRob Herring		assigned-clock-rates = <594000000>;
428724ba675SRob Herring	};
429724ba675SRob Herring
430724ba675SRob Herring	grf: syscon@20008000 {
431724ba675SRob Herring		compatible = "rockchip,rk3128-grf", "syscon", "simple-mfd";
432724ba675SRob Herring		reg = <0x20008000 0x1000>;
433724ba675SRob Herring		#address-cells = <1>;
434724ba675SRob Herring		#size-cells = <1>;
435724ba675SRob Herring
436724ba675SRob Herring		usb2phy: usb2phy@17c {
437724ba675SRob Herring			compatible = "rockchip,rk3128-usb2phy";
438724ba675SRob Herring			reg = <0x017c 0x0c>;
439724ba675SRob Herring			clocks = <&cru SCLK_OTGPHY0>;
440724ba675SRob Herring			clock-names = "phyclk";
441724ba675SRob Herring			clock-output-names = "usb480m_phy";
442fd610e60SAlex Bee			assigned-clocks = <&cru SCLK_USB480M>;
443fd610e60SAlex Bee			assigned-clock-parents = <&usb2phy>;
444724ba675SRob Herring			#clock-cells = <0>;
445724ba675SRob Herring			status = "disabled";
446724ba675SRob Herring
447724ba675SRob Herring			usb2phy_host: host-port {
448724ba675SRob Herring				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
449724ba675SRob Herring				interrupt-names = "linestate";
450724ba675SRob Herring				#phy-cells = <0>;
451724ba675SRob Herring				status = "disabled";
452724ba675SRob Herring			};
453724ba675SRob Herring
454724ba675SRob Herring			usb2phy_otg: otg-port {
455724ba675SRob Herring				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
456724ba675SRob Herring					     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
457724ba675SRob Herring					     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
458724ba675SRob Herring				interrupt-names = "otg-bvalid", "otg-id",
459724ba675SRob Herring						  "linestate";
460724ba675SRob Herring				#phy-cells = <0>;
461724ba675SRob Herring				status = "disabled";
462724ba675SRob Herring			};
463724ba675SRob Herring		};
464724ba675SRob Herring	};
465724ba675SRob Herring
466724ba675SRob Herring	timer0: timer@20044000 {
467724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
468724ba675SRob Herring		reg = <0x20044000 0x20>;
469724ba675SRob Herring		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
4702c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>;
471724ba675SRob Herring		clock-names = "pclk", "timer";
472724ba675SRob Herring	};
473724ba675SRob Herring
474724ba675SRob Herring	timer1: timer@20044020 {
475724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
476724ba675SRob Herring		reg = <0x20044020 0x20>;
477724ba675SRob Herring		interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
4782c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER1>;
479724ba675SRob Herring		clock-names = "pclk", "timer";
480724ba675SRob Herring	};
481724ba675SRob Herring
482724ba675SRob Herring	timer2: timer@20044040 {
483724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
484724ba675SRob Herring		reg = <0x20044040 0x20>;
485724ba675SRob Herring		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
4862c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER2>;
487724ba675SRob Herring		clock-names = "pclk", "timer";
488724ba675SRob Herring	};
489724ba675SRob Herring
490724ba675SRob Herring	timer3: timer@20044060 {
491724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
492724ba675SRob Herring		reg = <0x20044060 0x20>;
493724ba675SRob Herring		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
4942c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER3>;
495724ba675SRob Herring		clock-names = "pclk", "timer";
496724ba675SRob Herring	};
497724ba675SRob Herring
498724ba675SRob Herring	timer4: timer@20044080 {
499724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
500724ba675SRob Herring		reg = <0x20044080 0x20>;
501724ba675SRob Herring		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
5022c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER4>;
503724ba675SRob Herring		clock-names = "pclk", "timer";
504724ba675SRob Herring	};
505724ba675SRob Herring
506724ba675SRob Herring	timer5: timer@200440a0 {
507724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
508724ba675SRob Herring		reg = <0x200440a0 0x20>;
509724ba675SRob Herring		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
5102c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER5>;
511724ba675SRob Herring		clock-names = "pclk", "timer";
512724ba675SRob Herring	};
513724ba675SRob Herring
514724ba675SRob Herring	watchdog: watchdog@2004c000 {
515724ba675SRob Herring		compatible = "rockchip,rk3128-wdt", "snps,dw-wdt";
516724ba675SRob Herring		reg = <0x2004c000 0x100>;
517724ba675SRob Herring		interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
518724ba675SRob Herring		clocks = <&cru PCLK_WDT>;
519724ba675SRob Herring		status = "disabled";
520724ba675SRob Herring	};
521724ba675SRob Herring
522724ba675SRob Herring	pwm0: pwm@20050000 {
523724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
524724ba675SRob Herring		reg = <0x20050000 0x10>;
525724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
526724ba675SRob Herring		pinctrl-names = "default";
527724ba675SRob Herring		pinctrl-0 = <&pwm0_pin>;
528724ba675SRob Herring		#pwm-cells = <3>;
529724ba675SRob Herring		status = "disabled";
530724ba675SRob Herring	};
531724ba675SRob Herring
532724ba675SRob Herring	pwm1: pwm@20050010 {
533724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
534724ba675SRob Herring		reg = <0x20050010 0x10>;
535724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
536724ba675SRob Herring		pinctrl-names = "default";
537724ba675SRob Herring		pinctrl-0 = <&pwm1_pin>;
538724ba675SRob Herring		#pwm-cells = <3>;
539724ba675SRob Herring		status = "disabled";
540724ba675SRob Herring	};
541724ba675SRob Herring
542724ba675SRob Herring	pwm2: pwm@20050020 {
543724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
544724ba675SRob Herring		reg = <0x20050020 0x10>;
545724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
546724ba675SRob Herring		pinctrl-names = "default";
547724ba675SRob Herring		pinctrl-0 = <&pwm2_pin>;
548724ba675SRob Herring		#pwm-cells = <3>;
549724ba675SRob Herring		status = "disabled";
550724ba675SRob Herring	};
551724ba675SRob Herring
552724ba675SRob Herring	pwm3: pwm@20050030 {
553724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
554724ba675SRob Herring		reg = <0x20050030 0x10>;
555724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
556724ba675SRob Herring		pinctrl-names = "default";
557724ba675SRob Herring		pinctrl-0 = <&pwm3_pin>;
558724ba675SRob Herring		#pwm-cells = <3>;
559724ba675SRob Herring		status = "disabled";
560724ba675SRob Herring	};
561724ba675SRob Herring
562724ba675SRob Herring	i2c1: i2c@20056000 {
563724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
564724ba675SRob Herring		reg = <0x20056000 0x1000>;
565724ba675SRob Herring		interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
566724ba675SRob Herring		clock-names = "i2c";
567724ba675SRob Herring		clocks = <&cru PCLK_I2C1>;
568724ba675SRob Herring		pinctrl-names = "default";
569724ba675SRob Herring		pinctrl-0 = <&i2c1_xfer>;
570724ba675SRob Herring		#address-cells = <1>;
571724ba675SRob Herring		#size-cells = <0>;
572724ba675SRob Herring		status = "disabled";
573724ba675SRob Herring	};
574724ba675SRob Herring
575724ba675SRob Herring	i2c2: i2c@2005a000 {
576724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
577724ba675SRob Herring		reg = <0x2005a000 0x1000>;
578724ba675SRob Herring		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
579724ba675SRob Herring		clock-names = "i2c";
580724ba675SRob Herring		clocks = <&cru PCLK_I2C2>;
581724ba675SRob Herring		pinctrl-names = "default";
582724ba675SRob Herring		pinctrl-0 = <&i2c2_xfer>;
583724ba675SRob Herring		#address-cells = <1>;
584724ba675SRob Herring		#size-cells = <0>;
585724ba675SRob Herring		status = "disabled";
586724ba675SRob Herring	};
587724ba675SRob Herring
588724ba675SRob Herring	i2c3: i2c@2005e000 {
589724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
590724ba675SRob Herring		reg = <0x2005e000 0x1000>;
591724ba675SRob Herring		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
592724ba675SRob Herring		clock-names = "i2c";
593724ba675SRob Herring		clocks = <&cru PCLK_I2C3>;
594724ba675SRob Herring		pinctrl-names = "default";
595724ba675SRob Herring		pinctrl-0 = <&i2c3_xfer>;
596724ba675SRob Herring		#address-cells = <1>;
597724ba675SRob Herring		#size-cells = <0>;
598724ba675SRob Herring		status = "disabled";
599724ba675SRob Herring	};
600724ba675SRob Herring
601724ba675SRob Herring	uart0: serial@20060000 {
602724ba675SRob Herring		compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart";
603724ba675SRob Herring		reg = <0x20060000 0x100>;
604724ba675SRob Herring		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
605724ba675SRob Herring		clock-frequency = <24000000>;
606724ba675SRob Herring		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
607724ba675SRob Herring		clock-names = "baudclk", "apb_pclk";
608724ba675SRob Herring		dmas = <&pdma 2>, <&pdma 3>;
609724ba675SRob Herring		dma-names = "tx", "rx";
610724ba675SRob Herring		pinctrl-names = "default";
611724ba675SRob Herring		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
612724ba675SRob Herring		reg-io-width = <4>;
613724ba675SRob Herring		reg-shift = <2>;
614724ba675SRob Herring		status = "disabled";
615724ba675SRob Herring	};
616724ba675SRob Herring
617724ba675SRob Herring	uart1: serial@20064000 {
618724ba675SRob Herring		compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart";
619724ba675SRob Herring		reg = <0x20064000 0x100>;
620724ba675SRob Herring		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
621724ba675SRob Herring		clock-frequency = <24000000>;
622724ba675SRob Herring		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
623724ba675SRob Herring		clock-names = "baudclk", "apb_pclk";
624724ba675SRob Herring		dmas = <&pdma 4>, <&pdma 5>;
625724ba675SRob Herring		dma-names = "tx", "rx";
626724ba675SRob Herring		pinctrl-names = "default";
627724ba675SRob Herring		pinctrl-0 = <&uart1_xfer>;
628724ba675SRob Herring		reg-io-width = <4>;
629724ba675SRob Herring		reg-shift = <2>;
630724ba675SRob Herring		status = "disabled";
631724ba675SRob Herring	};
632724ba675SRob Herring
633724ba675SRob Herring	uart2: serial@20068000 {
634724ba675SRob Herring		compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart";
635724ba675SRob Herring		reg = <0x20068000 0x100>;
636724ba675SRob Herring		interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
637724ba675SRob Herring		clock-frequency = <24000000>;
638724ba675SRob Herring		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
639724ba675SRob Herring		clock-names = "baudclk", "apb_pclk";
640724ba675SRob Herring		dmas = <&pdma 6>, <&pdma 7>;
641724ba675SRob Herring		dma-names = "tx", "rx";
642724ba675SRob Herring		pinctrl-names = "default";
643724ba675SRob Herring		pinctrl-0 = <&uart2_xfer>;
644724ba675SRob Herring		reg-io-width = <4>;
645724ba675SRob Herring		reg-shift = <2>;
646724ba675SRob Herring		status = "disabled";
647724ba675SRob Herring	};
648724ba675SRob Herring
649724ba675SRob Herring	saradc: saradc@2006c000 {
650724ba675SRob Herring		compatible = "rockchip,saradc";
651724ba675SRob Herring		reg = <0x2006c000 0x100>;
652724ba675SRob Herring		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
653724ba675SRob Herring		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
654724ba675SRob Herring		clock-names = "saradc", "apb_pclk";
655724ba675SRob Herring		resets = <&cru SRST_SARADC>;
656724ba675SRob Herring		reset-names = "saradc-apb";
657724ba675SRob Herring		#io-channel-cells = <1>;
658724ba675SRob Herring		status = "disabled";
659724ba675SRob Herring	};
660724ba675SRob Herring
661724ba675SRob Herring	i2c0: i2c@20072000 {
662724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
6632e9cbc41SAlex Bee		reg = <0x20072000 0x1000>;
664724ba675SRob Herring		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
665724ba675SRob Herring		clock-names = "i2c";
666724ba675SRob Herring		clocks = <&cru PCLK_I2C0>;
667724ba675SRob Herring		pinctrl-names = "default";
668724ba675SRob Herring		pinctrl-0 = <&i2c0_xfer>;
669724ba675SRob Herring		#address-cells = <1>;
670724ba675SRob Herring		#size-cells = <0>;
671724ba675SRob Herring		status = "disabled";
672724ba675SRob Herring	};
673724ba675SRob Herring
674724ba675SRob Herring	spi0: spi@20074000 {
675724ba675SRob Herring		compatible = "rockchip,rk3128-spi", "rockchip,rk3066-spi";
676724ba675SRob Herring		reg = <0x20074000 0x1000>;
677724ba675SRob Herring		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
678724ba675SRob Herring		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
679724ba675SRob Herring		clock-names = "spiclk", "apb_pclk";
680724ba675SRob Herring		dmas = <&pdma 8>, <&pdma 9>;
681724ba675SRob Herring		dma-names = "tx", "rx";
682724ba675SRob Herring		pinctrl-names = "default";
683724ba675SRob Herring		pinctrl-0 = <&spi0_tx &spi0_rx &spi0_clk &spi0_cs0 &spi0_cs1>;
684724ba675SRob Herring		#address-cells = <1>;
685724ba675SRob Herring		#size-cells = <0>;
686724ba675SRob Herring		status = "disabled";
687724ba675SRob Herring	};
688724ba675SRob Herring
689724ba675SRob Herring	pdma: dma-controller@20078000 {
690724ba675SRob Herring		compatible = "arm,pl330", "arm,primecell";
691724ba675SRob Herring		reg = <0x20078000 0x4000>;
692724ba675SRob Herring		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
693724ba675SRob Herring			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
694724ba675SRob Herring		arm,pl330-broken-no-flushp;
695b0b4e978SAlex Bee		arm,pl330-periph-burst;
696724ba675SRob Herring		clocks = <&cru ACLK_DMAC>;
697724ba675SRob Herring		clock-names = "apb_pclk";
698724ba675SRob Herring		#dma-cells = <1>;
699724ba675SRob Herring	};
700724ba675SRob Herring
7013d880c31SAlex Bee	gmac: ethernet@2008c000 {
7023d880c31SAlex Bee		compatible = "rockchip,rk3128-gmac";
7033d880c31SAlex Bee		reg = <0x2008c000 0x4000>;
7043d880c31SAlex Bee		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
7053d880c31SAlex Bee			     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
7063d880c31SAlex Bee		interrupt-names = "macirq", "eth_wake_irq";
7073d880c31SAlex Bee		clocks = <&cru SCLK_MAC>,
7083d880c31SAlex Bee			 <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
7093d880c31SAlex Bee			 <&cru SCLK_MAC_REF>, <&cru SCLK_MAC_REFOUT>,
7103d880c31SAlex Bee			 <&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
7113d880c31SAlex Bee		clock-names = "stmmaceth",
7123d880c31SAlex Bee			      "mac_clk_rx", "mac_clk_tx",
7133d880c31SAlex Bee			      "clk_mac_ref", "clk_mac_refout",
7143d880c31SAlex Bee			      "aclk_mac", "pclk_mac";
7153d880c31SAlex Bee		resets = <&cru SRST_GMAC>;
7163d880c31SAlex Bee		reset-names = "stmmaceth";
7173d880c31SAlex Bee		rockchip,grf = <&grf>;
7183d880c31SAlex Bee		rx-fifo-depth = <4096>;
7193d880c31SAlex Bee		tx-fifo-depth = <2048>;
7203d880c31SAlex Bee		status = "disabled";
7213d880c31SAlex Bee
7223d880c31SAlex Bee		mdio: mdio {
7233d880c31SAlex Bee			compatible = "snps,dwmac-mdio";
7243d880c31SAlex Bee			#address-cells = <0x1>;
7253d880c31SAlex Bee			#size-cells = <0x0>;
7263d880c31SAlex Bee		};
7273d880c31SAlex Bee	};
7283d880c31SAlex Bee
729724ba675SRob Herring	pinctrl: pinctrl {
730724ba675SRob Herring		compatible = "rockchip,rk3128-pinctrl";
731724ba675SRob Herring		rockchip,grf = <&grf>;
732724ba675SRob Herring		#address-cells = <1>;
733724ba675SRob Herring		#size-cells = <1>;
734724ba675SRob Herring		ranges;
735724ba675SRob Herring
736724ba675SRob Herring		gpio0: gpio@2007c000 {
737724ba675SRob Herring			compatible = "rockchip,gpio-bank";
738724ba675SRob Herring			reg = <0x2007c000 0x100>;
739724ba675SRob Herring			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
740724ba675SRob Herring			clocks = <&cru PCLK_GPIO0>;
741724ba675SRob Herring			gpio-controller;
742724ba675SRob Herring			#gpio-cells = <2>;
743724ba675SRob Herring			interrupt-controller;
744724ba675SRob Herring			#interrupt-cells = <2>;
745724ba675SRob Herring		};
746724ba675SRob Herring
747724ba675SRob Herring		gpio1: gpio@20080000 {
748724ba675SRob Herring			compatible = "rockchip,gpio-bank";
749724ba675SRob Herring			reg = <0x20080000 0x100>;
750724ba675SRob Herring			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
751724ba675SRob Herring			clocks = <&cru PCLK_GPIO1>;
752724ba675SRob Herring			gpio-controller;
753724ba675SRob Herring			#gpio-cells = <2>;
754724ba675SRob Herring			interrupt-controller;
755724ba675SRob Herring			#interrupt-cells = <2>;
756724ba675SRob Herring		};
757724ba675SRob Herring
758724ba675SRob Herring		gpio2: gpio@20084000 {
759724ba675SRob Herring			compatible = "rockchip,gpio-bank";
760724ba675SRob Herring			reg = <0x20084000 0x100>;
761724ba675SRob Herring			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
762724ba675SRob Herring			clocks = <&cru PCLK_GPIO2>;
763724ba675SRob Herring			gpio-controller;
764724ba675SRob Herring			#gpio-cells = <2>;
765724ba675SRob Herring			interrupt-controller;
766724ba675SRob Herring			#interrupt-cells = <2>;
767724ba675SRob Herring		};
768724ba675SRob Herring
769724ba675SRob Herring		gpio3: gpio@20088000 {
770724ba675SRob Herring			compatible = "rockchip,gpio-bank";
771724ba675SRob Herring			reg = <0x20088000 0x100>;
772724ba675SRob Herring			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
773724ba675SRob Herring			clocks = <&cru PCLK_GPIO3>;
774724ba675SRob Herring			gpio-controller;
775724ba675SRob Herring			#gpio-cells = <2>;
776724ba675SRob Herring			interrupt-controller;
777724ba675SRob Herring			#interrupt-cells = <2>;
778724ba675SRob Herring		};
779724ba675SRob Herring
780724ba675SRob Herring		pcfg_pull_default: pcfg-pull-default {
781724ba675SRob Herring			bias-pull-pin-default;
782724ba675SRob Herring		};
783724ba675SRob Herring
784724ba675SRob Herring		pcfg_pull_none: pcfg-pull-none {
785724ba675SRob Herring			bias-disable;
786724ba675SRob Herring		};
787724ba675SRob Herring
788724ba675SRob Herring		emmc {
789724ba675SRob Herring			emmc_clk: emmc-clk {
790724ba675SRob Herring				rockchip,pins = <2 RK_PA7 2 &pcfg_pull_none>;
791724ba675SRob Herring			};
792724ba675SRob Herring
793724ba675SRob Herring			emmc_cmd: emmc-cmd {
794724ba675SRob Herring				rockchip,pins = <1 RK_PC6 2 &pcfg_pull_default>;
795724ba675SRob Herring			};
796724ba675SRob Herring
797724ba675SRob Herring			emmc_cmd1: emmc-cmd1 {
798724ba675SRob Herring				rockchip,pins = <2 RK_PA4 2 &pcfg_pull_default>;
799724ba675SRob Herring			};
800724ba675SRob Herring
801724ba675SRob Herring			emmc_pwr: emmc-pwr {
802724ba675SRob Herring				rockchip,pins = <2 RK_PA5 2 &pcfg_pull_default>;
803724ba675SRob Herring			};
804724ba675SRob Herring
805724ba675SRob Herring			emmc_bus1: emmc-bus1 {
806724ba675SRob Herring				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>;
807724ba675SRob Herring			};
808724ba675SRob Herring
809724ba675SRob Herring			emmc_bus4: emmc-bus4 {
810724ba675SRob Herring				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>,
811724ba675SRob Herring						<1 RK_PD1 2 &pcfg_pull_default>,
812724ba675SRob Herring						<1 RK_PD2 2 &pcfg_pull_default>,
813724ba675SRob Herring						<1 RK_PD3 2 &pcfg_pull_default>;
814724ba675SRob Herring			};
815724ba675SRob Herring
816724ba675SRob Herring			emmc_bus8: emmc-bus8 {
817724ba675SRob Herring				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>,
818724ba675SRob Herring						<1 RK_PD1 2 &pcfg_pull_default>,
819724ba675SRob Herring						<1 RK_PD2 2 &pcfg_pull_default>,
820724ba675SRob Herring						<1 RK_PD3 2 &pcfg_pull_default>,
821724ba675SRob Herring						<1 RK_PD4 2 &pcfg_pull_default>,
822724ba675SRob Herring						<1 RK_PD5 2 &pcfg_pull_default>,
823724ba675SRob Herring						<1 RK_PD6 2 &pcfg_pull_default>,
824724ba675SRob Herring						<1 RK_PD7 2 &pcfg_pull_default>;
825724ba675SRob Herring			};
826724ba675SRob Herring		};
827724ba675SRob Herring
828724ba675SRob Herring		gmac {
829724ba675SRob Herring			rgmii_pins: rgmii-pins {
830724ba675SRob Herring				rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>,
831724ba675SRob Herring						<2 RK_PB1 3 &pcfg_pull_default>,
832724ba675SRob Herring						<2 RK_PB3 3 &pcfg_pull_default>,
833724ba675SRob Herring						<2 RK_PB4 3 &pcfg_pull_default>,
834724ba675SRob Herring						<2 RK_PB5 3 &pcfg_pull_default>,
835724ba675SRob Herring						<2 RK_PB6 3 &pcfg_pull_default>,
836724ba675SRob Herring						<2 RK_PC0 3 &pcfg_pull_default>,
837724ba675SRob Herring						<2 RK_PC1 3 &pcfg_pull_default>,
838724ba675SRob Herring						<2 RK_PC2 3 &pcfg_pull_default>,
839724ba675SRob Herring						<2 RK_PC3 3 &pcfg_pull_default>,
840724ba675SRob Herring						<2 RK_PD1 3 &pcfg_pull_default>,
841724ba675SRob Herring						<2 RK_PC4 4 &pcfg_pull_default>,
842724ba675SRob Herring						<2 RK_PC5 4 &pcfg_pull_default>,
843724ba675SRob Herring						<2 RK_PC6 4 &pcfg_pull_default>,
844724ba675SRob Herring						<2 RK_PC7 4 &pcfg_pull_default>;
845724ba675SRob Herring			};
846724ba675SRob Herring
847724ba675SRob Herring			rmii_pins: rmii-pins {
848724ba675SRob Herring				rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>,
849724ba675SRob Herring						<2 RK_PB4 3 &pcfg_pull_default>,
850724ba675SRob Herring						<2 RK_PB5 3 &pcfg_pull_default>,
851724ba675SRob Herring						<2 RK_PB6 3 &pcfg_pull_default>,
852724ba675SRob Herring						<2 RK_PB7 3 &pcfg_pull_default>,
853724ba675SRob Herring						<2 RK_PC0 3 &pcfg_pull_default>,
854724ba675SRob Herring						<2 RK_PC1 3 &pcfg_pull_default>,
855724ba675SRob Herring						<2 RK_PC2 3 &pcfg_pull_default>,
856724ba675SRob Herring						<2 RK_PC3 3 &pcfg_pull_default>,
857724ba675SRob Herring						<2 RK_PD1 3 &pcfg_pull_default>;
858724ba675SRob Herring			};
859724ba675SRob Herring		};
860724ba675SRob Herring
861724ba675SRob Herring		hdmi {
862724ba675SRob Herring			hdmii2c_xfer: hdmii2c-xfer {
863724ba675SRob Herring				rockchip,pins = <0 RK_PA6 2 &pcfg_pull_none>,
864724ba675SRob Herring						<0 RK_PA7 2 &pcfg_pull_none>;
865724ba675SRob Herring			};
866724ba675SRob Herring
867724ba675SRob Herring			hdmi_hpd: hdmi-hpd {
868724ba675SRob Herring				rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>;
869724ba675SRob Herring			};
870724ba675SRob Herring
871724ba675SRob Herring			hdmi_cec: hdmi-cec {
872724ba675SRob Herring				rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>;
873724ba675SRob Herring			};
874724ba675SRob Herring		};
875724ba675SRob Herring
876724ba675SRob Herring		i2c0 {
877724ba675SRob Herring			i2c0_xfer: i2c0-xfer {
878724ba675SRob Herring				rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>,
879724ba675SRob Herring						<0 RK_PA1 1 &pcfg_pull_none>;
880724ba675SRob Herring			};
881724ba675SRob Herring		};
882724ba675SRob Herring
883724ba675SRob Herring		i2c1 {
884724ba675SRob Herring			i2c1_xfer: i2c1-xfer {
885724ba675SRob Herring				rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>,
886724ba675SRob Herring						<0 RK_PA3 1 &pcfg_pull_none>;
887724ba675SRob Herring			};
888724ba675SRob Herring		};
889724ba675SRob Herring
890724ba675SRob Herring		i2c2 {
891724ba675SRob Herring			i2c2_xfer: i2c2-xfer {
892724ba675SRob Herring				rockchip,pins = <2 RK_PC4 3 &pcfg_pull_none>,
893724ba675SRob Herring						<2 RK_PC5 3 &pcfg_pull_none>;
894724ba675SRob Herring			};
895724ba675SRob Herring		};
896724ba675SRob Herring
897724ba675SRob Herring		i2c3 {
898724ba675SRob Herring			i2c3_xfer: i2c3-xfer {
899724ba675SRob Herring				rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>,
900724ba675SRob Herring						<0 RK_PA7 1 &pcfg_pull_none>;
901724ba675SRob Herring			};
902724ba675SRob Herring		};
903724ba675SRob Herring
904724ba675SRob Herring		i2s {
905724ba675SRob Herring			i2s_bus: i2s-bus {
906724ba675SRob Herring				rockchip,pins = <0 RK_PB0 1 &pcfg_pull_none>,
907724ba675SRob Herring						<0 RK_PB1 1 &pcfg_pull_none>,
908724ba675SRob Herring						<0 RK_PB3 1 &pcfg_pull_none>,
909724ba675SRob Herring						<0 RK_PB4 1 &pcfg_pull_none>,
910724ba675SRob Herring						<0 RK_PB5 1 &pcfg_pull_none>,
911724ba675SRob Herring						<0 RK_PB6 1 &pcfg_pull_none>;
912724ba675SRob Herring			};
913724ba675SRob Herring
914724ba675SRob Herring			i2s1_bus: i2s1-bus {
915724ba675SRob Herring				rockchip,pins = <1 RK_PA0 1 &pcfg_pull_none>,
916724ba675SRob Herring						<1 RK_PA1 1 &pcfg_pull_none>,
917724ba675SRob Herring						<1 RK_PA2 1 &pcfg_pull_none>,
918724ba675SRob Herring						<1 RK_PA3 1 &pcfg_pull_none>,
919724ba675SRob Herring						<1 RK_PA4 1 &pcfg_pull_none>,
920724ba675SRob Herring						<1 RK_PA5 1 &pcfg_pull_none>;
921724ba675SRob Herring			};
922724ba675SRob Herring		};
923724ba675SRob Herring
924724ba675SRob Herring		lcdc {
925724ba675SRob Herring			lcdc_dclk: lcdc-dclk {
926724ba675SRob Herring				rockchip,pins = <2 RK_PB0 1 &pcfg_pull_none>;
927724ba675SRob Herring			};
928724ba675SRob Herring
929724ba675SRob Herring			lcdc_den: lcdc-den {
930724ba675SRob Herring				rockchip,pins = <2 RK_PB3 1 &pcfg_pull_none>;
931724ba675SRob Herring			};
932724ba675SRob Herring
933724ba675SRob Herring			lcdc_hsync: lcdc-hsync {
934724ba675SRob Herring				rockchip,pins = <2 RK_PB1 1 &pcfg_pull_none>;
935724ba675SRob Herring			};
936724ba675SRob Herring
937724ba675SRob Herring			lcdc_vsync: lcdc-vsync {
938724ba675SRob Herring				rockchip,pins = <2 RK_PB2 1 &pcfg_pull_none>;
939724ba675SRob Herring			};
940724ba675SRob Herring
941724ba675SRob Herring			lcdc_rgb24: lcdc-rgb24 {
942724ba675SRob Herring				rockchip,pins = <2 RK_PB4 1 &pcfg_pull_none>,
943724ba675SRob Herring						<2 RK_PB5 1 &pcfg_pull_none>,
944724ba675SRob Herring						<2 RK_PB6 1 &pcfg_pull_none>,
945724ba675SRob Herring						<2 RK_PB7 1 &pcfg_pull_none>,
946724ba675SRob Herring						<2 RK_PC0 1 &pcfg_pull_none>,
947724ba675SRob Herring						<2 RK_PC1 1 &pcfg_pull_none>,
948724ba675SRob Herring						<2 RK_PC2 1 &pcfg_pull_none>,
949724ba675SRob Herring						<2 RK_PC3 1 &pcfg_pull_none>,
950724ba675SRob Herring						<2 RK_PC4 1 &pcfg_pull_none>,
951724ba675SRob Herring						<2 RK_PC5 1 &pcfg_pull_none>,
952724ba675SRob Herring						<2 RK_PC6 1 &pcfg_pull_none>,
953724ba675SRob Herring						<2 RK_PC7 1 &pcfg_pull_none>,
954724ba675SRob Herring						<2 RK_PD0 1 &pcfg_pull_none>,
955724ba675SRob Herring						<2 RK_PD1 1 &pcfg_pull_none>;
956724ba675SRob Herring			};
957724ba675SRob Herring		};
958724ba675SRob Herring
959724ba675SRob Herring		nfc {
960724ba675SRob Herring			flash_ale: flash-ale {
961724ba675SRob Herring				rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>;
962724ba675SRob Herring			};
963724ba675SRob Herring
964724ba675SRob Herring			flash_cle: flash-cle {
965724ba675SRob Herring				rockchip,pins = <2 RK_PA1 1 &pcfg_pull_none>;
966724ba675SRob Herring			};
967724ba675SRob Herring
968724ba675SRob Herring			flash_wrn: flash-wrn {
969724ba675SRob Herring				rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>;
970724ba675SRob Herring			};
971724ba675SRob Herring
972724ba675SRob Herring			flash_rdn: flash-rdn {
973724ba675SRob Herring				rockchip,pins = <2 RK_PA3 1 &pcfg_pull_none>;
974724ba675SRob Herring			};
975724ba675SRob Herring
976724ba675SRob Herring			flash_rdy: flash-rdy {
977724ba675SRob Herring				rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>;
978724ba675SRob Herring			};
979724ba675SRob Herring
980724ba675SRob Herring			flash_cs0: flash-cs0 {
981724ba675SRob Herring				rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>;
982724ba675SRob Herring			};
983724ba675SRob Herring
984724ba675SRob Herring			flash_dqs: flash-dqs {
985724ba675SRob Herring				rockchip,pins = <2 RK_PA7 1 &pcfg_pull_none>;
986724ba675SRob Herring			};
987724ba675SRob Herring
988724ba675SRob Herring			flash_bus8: flash-bus8 {
989724ba675SRob Herring				rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>,
990724ba675SRob Herring						<1 RK_PD1 1 &pcfg_pull_none>,
991724ba675SRob Herring						<1 RK_PD2 1 &pcfg_pull_none>,
992724ba675SRob Herring						<1 RK_PD3 1 &pcfg_pull_none>,
993724ba675SRob Herring						<1 RK_PD4 1 &pcfg_pull_none>,
994724ba675SRob Herring						<1 RK_PD5 1 &pcfg_pull_none>,
995724ba675SRob Herring						<1 RK_PD6 1 &pcfg_pull_none>,
996724ba675SRob Herring						<1 RK_PD7 1 &pcfg_pull_none>;
997724ba675SRob Herring			};
998724ba675SRob Herring		};
999724ba675SRob Herring
1000724ba675SRob Herring		pwm0 {
1001724ba675SRob Herring			pwm0_pin: pwm0-pin {
1002724ba675SRob Herring				rockchip,pins = <0 RK_PD2 1 &pcfg_pull_none>;
1003724ba675SRob Herring			};
1004724ba675SRob Herring		};
1005724ba675SRob Herring
1006724ba675SRob Herring		pwm1 {
1007724ba675SRob Herring			pwm1_pin: pwm1-pin {
1008724ba675SRob Herring				rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>;
1009724ba675SRob Herring			};
1010724ba675SRob Herring		};
1011724ba675SRob Herring
1012724ba675SRob Herring		pwm2 {
1013724ba675SRob Herring			pwm2_pin: pwm2-pin {
1014724ba675SRob Herring				rockchip,pins = <0 RK_PD4 1 &pcfg_pull_none>;
1015724ba675SRob Herring			};
1016724ba675SRob Herring		};
1017724ba675SRob Herring
1018724ba675SRob Herring		pwm3 {
1019724ba675SRob Herring			pwm3_pin: pwm3-pin {
1020724ba675SRob Herring				rockchip,pins = <3 RK_PD2 1 &pcfg_pull_none>;
1021724ba675SRob Herring			};
1022724ba675SRob Herring		};
1023724ba675SRob Herring
1024724ba675SRob Herring		sdio {
1025724ba675SRob Herring			sdio_clk: sdio-clk {
1026724ba675SRob Herring				rockchip,pins = <1 RK_PA0 2 &pcfg_pull_none>;
1027724ba675SRob Herring			};
1028724ba675SRob Herring
1029724ba675SRob Herring			sdio_cmd: sdio-cmd {
1030724ba675SRob Herring				rockchip,pins = <0 RK_PA3 2 &pcfg_pull_default>;
1031724ba675SRob Herring			};
1032724ba675SRob Herring
1033724ba675SRob Herring			sdio_pwren: sdio-pwren {
1034724ba675SRob Herring				rockchip,pins = <0 RK_PD6 1 &pcfg_pull_default>;
1035724ba675SRob Herring			};
1036724ba675SRob Herring
1037724ba675SRob Herring			sdio_bus4: sdio-bus4 {
1038724ba675SRob Herring				rockchip,pins = <1 RK_PA1 2 &pcfg_pull_default>,
1039724ba675SRob Herring						<1 RK_PA2 2 &pcfg_pull_default>,
1040724ba675SRob Herring						<1 RK_PA4 2 &pcfg_pull_default>,
1041724ba675SRob Herring						<1 RK_PA5 2 &pcfg_pull_default>;
1042724ba675SRob Herring			};
1043724ba675SRob Herring		};
1044724ba675SRob Herring
1045724ba675SRob Herring		sdmmc {
1046724ba675SRob Herring			sdmmc_clk: sdmmc-clk {
1047724ba675SRob Herring				rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>;
1048724ba675SRob Herring			};
1049724ba675SRob Herring
1050724ba675SRob Herring			sdmmc_cmd: sdmmc-cmd {
1051724ba675SRob Herring				rockchip,pins = <1 RK_PB7 1 &pcfg_pull_default>;
1052724ba675SRob Herring			};
1053724ba675SRob Herring
1054cdc86eeeSAlex Bee			sdmmc_det: sdmmc-det {
1055cdc86eeeSAlex Bee				rockchip,pins = <1 RK_PC1 1 &pcfg_pull_default>;
1056cdc86eeeSAlex Bee			};
1057cdc86eeeSAlex Bee
1058724ba675SRob Herring			sdmmc_wp: sdmmc-wp {
1059724ba675SRob Herring				rockchip,pins = <1 RK_PA7 1 &pcfg_pull_default>;
1060724ba675SRob Herring			};
1061724ba675SRob Herring
1062724ba675SRob Herring			sdmmc_pwren: sdmmc-pwren {
10630c349b50SAlex Bee				rockchip,pins = <1 RK_PB6 RK_FUNC_GPIO &pcfg_pull_default>;
1064724ba675SRob Herring			};
1065724ba675SRob Herring
1066724ba675SRob Herring			sdmmc_bus4: sdmmc-bus4 {
1067724ba675SRob Herring				rockchip,pins = <1 RK_PC2 1 &pcfg_pull_default>,
1068724ba675SRob Herring						<1 RK_PC3 1 &pcfg_pull_default>,
1069724ba675SRob Herring						<1 RK_PC4 1 &pcfg_pull_default>,
1070724ba675SRob Herring						<1 RK_PC5 1 &pcfg_pull_default>;
1071724ba675SRob Herring			};
1072724ba675SRob Herring		};
1073724ba675SRob Herring
1074724ba675SRob Herring		spdif {
1075724ba675SRob Herring			spdif_tx: spdif-tx {
1076724ba675SRob Herring				rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>;
1077724ba675SRob Herring			};
1078724ba675SRob Herring		};
1079724ba675SRob Herring
1080724ba675SRob Herring		spi0 {
1081724ba675SRob Herring			spi0_clk: spi0-clk {
1082724ba675SRob Herring				rockchip,pins = <1 RK_PB0 1 &pcfg_pull_default>;
1083724ba675SRob Herring			};
1084724ba675SRob Herring
1085724ba675SRob Herring			spi0_cs0: spi0-cs0 {
1086724ba675SRob Herring				rockchip,pins = <1 RK_PB3 1 &pcfg_pull_default>;
1087724ba675SRob Herring			};
1088724ba675SRob Herring
1089724ba675SRob Herring			spi0_tx: spi0-tx {
1090724ba675SRob Herring				rockchip,pins = <1 RK_PB1 1 &pcfg_pull_default>;
1091724ba675SRob Herring			};
1092724ba675SRob Herring
1093724ba675SRob Herring			spi0_rx: spi0-rx {
1094724ba675SRob Herring				rockchip,pins = <1 RK_PB2 1 &pcfg_pull_default>;
1095724ba675SRob Herring			};
1096724ba675SRob Herring
1097724ba675SRob Herring			spi0_cs1: spi0-cs1 {
1098724ba675SRob Herring				rockchip,pins = <1 RK_PB4 1 &pcfg_pull_default>;
1099724ba675SRob Herring			};
1100724ba675SRob Herring
1101724ba675SRob Herring			spi1_clk: spi1-clk {
1102724ba675SRob Herring				rockchip,pins = <2 RK_PA0 2 &pcfg_pull_default>;
1103724ba675SRob Herring			};
1104724ba675SRob Herring
1105724ba675SRob Herring			spi1_cs0: spi1-cs0 {
1106724ba675SRob Herring				rockchip,pins = <1 RK_PD6 3 &pcfg_pull_default>;
1107724ba675SRob Herring			};
1108724ba675SRob Herring
1109724ba675SRob Herring			spi1_tx: spi1-tx {
1110724ba675SRob Herring				rockchip,pins = <1 RK_PD5 3 &pcfg_pull_default>;
1111724ba675SRob Herring			};
1112724ba675SRob Herring
1113724ba675SRob Herring			spi1_rx: spi1-rx {
1114724ba675SRob Herring				rockchip,pins = <1 RK_PD4 3 &pcfg_pull_default>;
1115724ba675SRob Herring			};
1116724ba675SRob Herring
1117724ba675SRob Herring			spi1_cs1: spi1-cs1 {
1118724ba675SRob Herring				rockchip,pins = <1 RK_PD7 3 &pcfg_pull_default>;
1119724ba675SRob Herring			};
1120724ba675SRob Herring
1121724ba675SRob Herring			spi2_clk: spi2-clk {
1122724ba675SRob Herring				rockchip,pins = <0 RK_PB1 2 &pcfg_pull_default>;
1123724ba675SRob Herring			};
1124724ba675SRob Herring
1125724ba675SRob Herring			spi2_cs0: spi2-cs0 {
1126724ba675SRob Herring				rockchip,pins = <0 RK_PB6 2 &pcfg_pull_default>;
1127724ba675SRob Herring			};
1128724ba675SRob Herring
1129724ba675SRob Herring			spi2_tx: spi2-tx {
1130724ba675SRob Herring				rockchip,pins = <0 RK_PB3 2 &pcfg_pull_default>;
1131724ba675SRob Herring			};
1132724ba675SRob Herring
1133724ba675SRob Herring			spi2_rx: spi2-rx {
1134724ba675SRob Herring				rockchip,pins = <0 RK_PB5 2 &pcfg_pull_default>;
1135724ba675SRob Herring			};
1136724ba675SRob Herring		};
1137724ba675SRob Herring
1138724ba675SRob Herring		uart0 {
1139724ba675SRob Herring			uart0_xfer: uart0-xfer {
1140724ba675SRob Herring				rockchip,pins = <2 RK_PD2 2 &pcfg_pull_default>,
1141724ba675SRob Herring						<2 RK_PD3 2 &pcfg_pull_none>;
1142724ba675SRob Herring			};
1143724ba675SRob Herring
1144724ba675SRob Herring			uart0_cts: uart0-cts {
1145724ba675SRob Herring				rockchip,pins = <2 RK_PD5 2 &pcfg_pull_none>;
1146724ba675SRob Herring			};
1147724ba675SRob Herring
1148724ba675SRob Herring			uart0_rts: uart0-rts {
1149724ba675SRob Herring				rockchip,pins = <0 RK_PC1 2 &pcfg_pull_none>;
1150724ba675SRob Herring			};
1151724ba675SRob Herring		};
1152724ba675SRob Herring
1153724ba675SRob Herring		uart1 {
1154724ba675SRob Herring			uart1_xfer: uart1-xfer {
1155724ba675SRob Herring				rockchip,pins = <1 RK_PB1 2 &pcfg_pull_default>,
1156724ba675SRob Herring						<1 RK_PB2 2 &pcfg_pull_default>;
1157724ba675SRob Herring			};
1158724ba675SRob Herring
1159724ba675SRob Herring			uart1_cts: uart1-cts {
1160724ba675SRob Herring				rockchip,pins = <1 RK_PB0 2 &pcfg_pull_none>;
1161724ba675SRob Herring			};
1162724ba675SRob Herring
1163724ba675SRob Herring			uart1_rts: uart1-rts {
1164724ba675SRob Herring				rockchip,pins = <1 RK_PB3 2 &pcfg_pull_none>;
1165724ba675SRob Herring			};
1166724ba675SRob Herring		};
1167724ba675SRob Herring
1168724ba675SRob Herring		uart2 {
1169724ba675SRob Herring			uart2_xfer: uart2-xfer {
1170724ba675SRob Herring				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_default>,
1171724ba675SRob Herring						<1 RK_PC3 2 &pcfg_pull_none>;
1172724ba675SRob Herring			};
1173724ba675SRob Herring
1174724ba675SRob Herring			uart2_cts: uart2-cts {
1175724ba675SRob Herring				rockchip,pins = <0 RK_PD1 1 &pcfg_pull_none>;
1176724ba675SRob Herring			};
1177724ba675SRob Herring
1178724ba675SRob Herring			uart2_rts: uart2-rts {
1179724ba675SRob Herring				rockchip,pins = <0 RK_PD0 1 &pcfg_pull_none>;
1180724ba675SRob Herring			};
1181724ba675SRob Herring		};
1182724ba675SRob Herring	};
1183724ba675SRob Herring};
1184