1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ 2724ba675SRob Herring/* 3724ba675SRob Herring * (C) Copyright 2017 Rockchip Electronics Co., Ltd 4724ba675SRob Herring */ 5724ba675SRob Herring 6724ba675SRob Herring#include <dt-bindings/clock/rk3128-cru.h> 7724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 8724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 9724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 10724ba675SRob Herring#include <dt-bindings/pinctrl/rockchip.h> 11edc4802dSAlex Bee#include <dt-bindings/power/rk3128-power.h> 12724ba675SRob Herring 13724ba675SRob Herring/ { 14724ba675SRob Herring compatible = "rockchip,rk3128"; 15724ba675SRob Herring interrupt-parent = <&gic>; 16724ba675SRob Herring #address-cells = <1>; 17724ba675SRob Herring #size-cells = <1>; 18724ba675SRob Herring 195ca860fbSAlex Bee aliases { 205ca860fbSAlex Bee gpio0 = &gpio0; 215ca860fbSAlex Bee gpio1 = &gpio1; 225ca860fbSAlex Bee gpio2 = &gpio2; 235ca860fbSAlex Bee gpio3 = &gpio3; 24697b3973SAlex Bee i2c0 = &i2c0; 25697b3973SAlex Bee i2c1 = &i2c1; 26697b3973SAlex Bee i2c2 = &i2c2; 27697b3973SAlex Bee i2c3 = &i2c3; 2833898f21SAlex Bee serial0 = &uart0; 2933898f21SAlex Bee serial1 = &uart1; 3033898f21SAlex Bee serial2 = &uart2; 315ca860fbSAlex Bee }; 325ca860fbSAlex Bee 33724ba675SRob Herring arm-pmu { 34724ba675SRob Herring compatible = "arm,cortex-a7-pmu"; 35724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 36724ba675SRob Herring <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>, 37724ba675SRob Herring <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>, 38724ba675SRob Herring <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 39724ba675SRob Herring interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 40724ba675SRob Herring }; 41724ba675SRob Herring 42724ba675SRob Herring cpus { 43724ba675SRob Herring #address-cells = <1>; 44724ba675SRob Herring #size-cells = <0>; 45da8b9739SAlex Bee enable-method = "rockchip,rk3036-smp"; 46724ba675SRob Herring 47724ba675SRob Herring cpu0: cpu@f00 { 48724ba675SRob Herring device_type = "cpu"; 49724ba675SRob Herring compatible = "arm,cortex-a7"; 50724ba675SRob Herring reg = <0xf00>; 51724ba675SRob Herring clock-latency = <40000>; 52724ba675SRob Herring clocks = <&cru ARMCLK>; 5302941bc2SAlex Bee resets = <&cru SRST_CORE0>; 54c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 55724ba675SRob Herring #cooling-cells = <2>; /* min followed by max */ 56724ba675SRob Herring }; 57724ba675SRob Herring 58724ba675SRob Herring cpu1: cpu@f01 { 59724ba675SRob Herring device_type = "cpu"; 60724ba675SRob Herring compatible = "arm,cortex-a7"; 61724ba675SRob Herring reg = <0xf01>; 6202941bc2SAlex Bee resets = <&cru SRST_CORE1>; 63c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 64724ba675SRob Herring }; 65724ba675SRob Herring 66724ba675SRob Herring cpu2: cpu@f02 { 67724ba675SRob Herring device_type = "cpu"; 68724ba675SRob Herring compatible = "arm,cortex-a7"; 69724ba675SRob Herring reg = <0xf02>; 7002941bc2SAlex Bee resets = <&cru SRST_CORE2>; 71c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 72724ba675SRob Herring }; 73724ba675SRob Herring 74724ba675SRob Herring cpu3: cpu@f03 { 75724ba675SRob Herring device_type = "cpu"; 76724ba675SRob Herring compatible = "arm,cortex-a7"; 77724ba675SRob Herring reg = <0xf03>; 7802941bc2SAlex Bee resets = <&cru SRST_CORE3>; 79c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 80c96b13d7SAlex Bee }; 81c96b13d7SAlex Bee }; 82c96b13d7SAlex Bee 83c96b13d7SAlex Bee cpu_opp_table: opp-table-0 { 84c96b13d7SAlex Bee compatible = "operating-points-v2"; 85c96b13d7SAlex Bee opp-shared; 86c96b13d7SAlex Bee 87c96b13d7SAlex Bee opp-216000000 { 88c96b13d7SAlex Bee opp-hz = /bits/ 64 <216000000>; 89c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 90c96b13d7SAlex Bee }; 91c96b13d7SAlex Bee opp-408000000 { 92c96b13d7SAlex Bee opp-hz = /bits/ 64 <408000000>; 93c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 94c96b13d7SAlex Bee }; 95c96b13d7SAlex Bee opp-600000000 { 96c96b13d7SAlex Bee opp-hz = /bits/ 64 <600000000>; 97c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 98c96b13d7SAlex Bee }; 99c96b13d7SAlex Bee opp-696000000 { 100c96b13d7SAlex Bee opp-hz = /bits/ 64 <696000000>; 101c96b13d7SAlex Bee opp-microvolt = <975000 975000 1325000>; 102c96b13d7SAlex Bee }; 103c96b13d7SAlex Bee opp-816000000 { 104c96b13d7SAlex Bee opp-hz = /bits/ 64 <816000000>; 105c96b13d7SAlex Bee opp-microvolt = <1075000 1075000 1325000>; 106c96b13d7SAlex Bee opp-suspend; 107c96b13d7SAlex Bee }; 108c96b13d7SAlex Bee opp-1008000000 { 109c96b13d7SAlex Bee opp-hz = /bits/ 64 <1008000000>; 110c96b13d7SAlex Bee opp-microvolt = <1200000 1200000 1325000>; 111c96b13d7SAlex Bee }; 112c96b13d7SAlex Bee opp-1200000000 { 113c96b13d7SAlex Bee opp-hz = /bits/ 64 <1200000000>; 114c96b13d7SAlex Bee opp-microvolt = <1325000 1325000 1325000>; 115724ba675SRob Herring }; 116724ba675SRob Herring }; 117724ba675SRob Herring 118695b9b57SAlex Bee display_subsystem: display-subsystem { 119695b9b57SAlex Bee compatible = "rockchip,display-subsystem"; 120695b9b57SAlex Bee ports = <&vop_out>; 121695b9b57SAlex Bee status = "disabled"; 122695b9b57SAlex Bee }; 123695b9b57SAlex Bee 1249ca8b8f8SAlex Bee gpu_opp_table: opp-table-1 { 1259ca8b8f8SAlex Bee compatible = "operating-points-v2"; 1269ca8b8f8SAlex Bee 1279ca8b8f8SAlex Bee opp-200000000 { 1289ca8b8f8SAlex Bee opp-hz = /bits/ 64 <200000000>; 1299ca8b8f8SAlex Bee opp-microvolt = <975000 975000 1250000>; 1309ca8b8f8SAlex Bee }; 1319ca8b8f8SAlex Bee opp-300000000 { 1329ca8b8f8SAlex Bee opp-hz = /bits/ 64 <300000000>; 1339ca8b8f8SAlex Bee opp-microvolt = <1050000 1050000 1250000>; 1349ca8b8f8SAlex Bee }; 1359ca8b8f8SAlex Bee opp-400000000 { 1369ca8b8f8SAlex Bee opp-hz = /bits/ 64 <400000000>; 1379ca8b8f8SAlex Bee opp-microvolt = <1150000 1150000 1250000>; 1389ca8b8f8SAlex Bee }; 1399ca8b8f8SAlex Bee opp-480000000 { 1409ca8b8f8SAlex Bee opp-hz = /bits/ 64 <480000000>; 1419ca8b8f8SAlex Bee opp-microvolt = <1250000 1250000 1250000>; 1429ca8b8f8SAlex Bee }; 1439ca8b8f8SAlex Bee }; 1449ca8b8f8SAlex Bee 145724ba675SRob Herring timer { 146724ba675SRob Herring compatible = "arm,armv7-timer"; 147724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 148724ba675SRob Herring <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 1497e3be9eaSAlex Bee <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 1507e3be9eaSAlex Bee <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 151724ba675SRob Herring arm,cpu-registers-not-fw-configured; 152724ba675SRob Herring clock-frequency = <24000000>; 153724ba675SRob Herring }; 154724ba675SRob Herring 155724ba675SRob Herring xin24m: oscillator { 156724ba675SRob Herring compatible = "fixed-clock"; 157724ba675SRob Herring clock-frequency = <24000000>; 158724ba675SRob Herring clock-output-names = "xin24m"; 159724ba675SRob Herring #clock-cells = <0>; 160724ba675SRob Herring }; 161724ba675SRob Herring 1629107283bSAlex Bee imem: sram@10080000 { 1639107283bSAlex Bee compatible = "mmio-sram"; 1649107283bSAlex Bee reg = <0x10080000 0x2000>; 1659107283bSAlex Bee #address-cells = <1>; 1669107283bSAlex Bee #size-cells = <1>; 1679107283bSAlex Bee ranges = <0 0x10080000 0x2000>; 168da8b9739SAlex Bee 169da8b9739SAlex Bee smp-sram@0 { 170da8b9739SAlex Bee compatible = "rockchip,rk3066-smp-sram"; 171da8b9739SAlex Bee reg = <0x00 0x10>; 172da8b9739SAlex Bee }; 1739107283bSAlex Bee }; 1749107283bSAlex Bee 1759ca8b8f8SAlex Bee gpu: gpu@10090000 { 1769ca8b8f8SAlex Bee compatible = "rockchip,rk3128-mali", "arm,mali-400"; 1779ca8b8f8SAlex Bee reg = <0x10090000 0x10000>; 1789ca8b8f8SAlex Bee interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 1799ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 1809ca8b8f8SAlex Bee <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 1819ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 1829ca8b8f8SAlex Bee <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 1839ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1849ca8b8f8SAlex Bee interrupt-names = "gp", 1859ca8b8f8SAlex Bee "gpmmu", 1869ca8b8f8SAlex Bee "pp0", 1879ca8b8f8SAlex Bee "ppmmu0", 1889ca8b8f8SAlex Bee "pp1", 1899ca8b8f8SAlex Bee "ppmmu1"; 1909ca8b8f8SAlex Bee clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>; 1919ca8b8f8SAlex Bee clock-names = "bus", "core"; 1929ca8b8f8SAlex Bee operating-points-v2 = <&gpu_opp_table>; 1939ca8b8f8SAlex Bee resets = <&cru SRST_GPU>; 1949ca8b8f8SAlex Bee power-domains = <&power RK3128_PD_GPU>; 1959ca8b8f8SAlex Bee status = "disabled"; 1969ca8b8f8SAlex Bee }; 1979ca8b8f8SAlex Bee 198724ba675SRob Herring pmu: syscon@100a0000 { 199724ba675SRob Herring compatible = "rockchip,rk3128-pmu", "syscon", "simple-mfd"; 200724ba675SRob Herring reg = <0x100a0000 0x1000>; 201edc4802dSAlex Bee 202edc4802dSAlex Bee power: power-controller { 203edc4802dSAlex Bee compatible = "rockchip,rk3128-power-controller"; 204edc4802dSAlex Bee #power-domain-cells = <1>; 205edc4802dSAlex Bee #address-cells = <1>; 206edc4802dSAlex Bee #size-cells = <0>; 207edc4802dSAlex Bee 208edc4802dSAlex Bee power-domain@RK3128_PD_VIO { 209edc4802dSAlex Bee reg = <RK3128_PD_VIO>; 210edc4802dSAlex Bee clocks = <&cru ACLK_CIF>, 211edc4802dSAlex Bee <&cru HCLK_CIF>, 212edc4802dSAlex Bee <&cru DCLK_EBC>, 213edc4802dSAlex Bee <&cru HCLK_EBC>, 214edc4802dSAlex Bee <&cru ACLK_IEP>, 215edc4802dSAlex Bee <&cru HCLK_IEP>, 216edc4802dSAlex Bee <&cru ACLK_LCDC0>, 217edc4802dSAlex Bee <&cru HCLK_LCDC0>, 218edc4802dSAlex Bee <&cru PCLK_MIPI>, 219*65896f4aSAlex Bee <&cru PCLK_MIPIPHY>, 220*65896f4aSAlex Bee <&cru SCLK_MIPI_24M>, 221edc4802dSAlex Bee <&cru ACLK_RGA>, 222edc4802dSAlex Bee <&cru HCLK_RGA>, 223edc4802dSAlex Bee <&cru ACLK_VIO0>, 224edc4802dSAlex Bee <&cru ACLK_VIO1>, 225edc4802dSAlex Bee <&cru HCLK_VIO>, 226edc4802dSAlex Bee <&cru HCLK_VIO_H2P>, 227edc4802dSAlex Bee <&cru DCLK_VOP>, 228edc4802dSAlex Bee <&cru SCLK_VOP>; 229edc4802dSAlex Bee pm_qos = <&qos_ebc>, 230edc4802dSAlex Bee <&qos_iep>, 231edc4802dSAlex Bee <&qos_lcdc>, 232edc4802dSAlex Bee <&qos_rga>, 233edc4802dSAlex Bee <&qos_vip>; 234edc4802dSAlex Bee #power-domain-cells = <0>; 235edc4802dSAlex Bee }; 236edc4802dSAlex Bee 237edc4802dSAlex Bee power-domain@RK3128_PD_VIDEO { 238edc4802dSAlex Bee reg = <RK3128_PD_VIDEO>; 239edc4802dSAlex Bee clocks = <&cru ACLK_VDPU>, 240edc4802dSAlex Bee <&cru HCLK_VDPU>, 241edc4802dSAlex Bee <&cru ACLK_VEPU>, 242edc4802dSAlex Bee <&cru HCLK_VEPU>, 243edc4802dSAlex Bee <&cru SCLK_HEVC_CORE>; 244edc4802dSAlex Bee pm_qos = <&qos_vpu>; 245edc4802dSAlex Bee #power-domain-cells = <0>; 246edc4802dSAlex Bee }; 247edc4802dSAlex Bee 248edc4802dSAlex Bee power-domain@RK3128_PD_GPU { 249edc4802dSAlex Bee reg = <RK3128_PD_GPU>; 250edc4802dSAlex Bee clocks = <&cru ACLK_GPU>; 251edc4802dSAlex Bee pm_qos = <&qos_gpu>; 252edc4802dSAlex Bee #power-domain-cells = <0>; 253edc4802dSAlex Bee }; 254edc4802dSAlex Bee }; 255edc4802dSAlex Bee }; 256edc4802dSAlex Bee 257695b9b57SAlex Bee vop: vop@1010e000 { 258695b9b57SAlex Bee compatible = "rockchip,rk3126-vop"; 259695b9b57SAlex Bee reg = <0x1010e000 0x300>; 260695b9b57SAlex Bee interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 261695b9b57SAlex Bee clocks = <&cru ACLK_LCDC0>, <&cru DCLK_VOP>, 262695b9b57SAlex Bee <&cru HCLK_LCDC0>; 263695b9b57SAlex Bee clock-names = "aclk_vop", "dclk_vop", 264695b9b57SAlex Bee "hclk_vop"; 265695b9b57SAlex Bee resets = <&cru SRST_VOP_A>, <&cru SRST_VOP_H>, 266695b9b57SAlex Bee <&cru SRST_VOP_D>; 267695b9b57SAlex Bee reset-names = "axi", "ahb", 268695b9b57SAlex Bee "dclk"; 269695b9b57SAlex Bee power-domains = <&power RK3128_PD_VIO>; 270695b9b57SAlex Bee status = "disabled"; 271695b9b57SAlex Bee 272695b9b57SAlex Bee vop_out: port { 273695b9b57SAlex Bee #address-cells = <1>; 274695b9b57SAlex Bee #size-cells = <0>; 2753fd6e33fSAlex Bee 2763fd6e33fSAlex Bee vop_out_hdmi: endpoint@0 { 2773fd6e33fSAlex Bee reg = <0>; 2783fd6e33fSAlex Bee remote-endpoint = <&hdmi_in_vop>; 2793fd6e33fSAlex Bee }; 280695b9b57SAlex Bee }; 281695b9b57SAlex Bee }; 282695b9b57SAlex Bee 283edc4802dSAlex Bee qos_gpu: qos@1012d000 { 284edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 285edc4802dSAlex Bee reg = <0x1012d000 0x20>; 286edc4802dSAlex Bee }; 287edc4802dSAlex Bee 288edc4802dSAlex Bee qos_vpu: qos@1012e000 { 289edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 290edc4802dSAlex Bee reg = <0x1012e000 0x20>; 291edc4802dSAlex Bee }; 292edc4802dSAlex Bee 293edc4802dSAlex Bee qos_rga: qos@1012f000 { 294edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 295edc4802dSAlex Bee reg = <0x1012f000 0x20>; 296edc4802dSAlex Bee }; 297edc4802dSAlex Bee 298edc4802dSAlex Bee qos_ebc: qos@1012f080 { 299edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 300edc4802dSAlex Bee reg = <0x1012f080 0x20>; 301edc4802dSAlex Bee }; 302edc4802dSAlex Bee 303edc4802dSAlex Bee qos_iep: qos@1012f100 { 304edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 305edc4802dSAlex Bee reg = <0x1012f100 0x20>; 306edc4802dSAlex Bee }; 307edc4802dSAlex Bee 308edc4802dSAlex Bee qos_lcdc: qos@1012f180 { 309edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 310edc4802dSAlex Bee reg = <0x1012f180 0x20>; 311edc4802dSAlex Bee }; 312edc4802dSAlex Bee 313edc4802dSAlex Bee qos_vip: qos@1012f200 { 314edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 315edc4802dSAlex Bee reg = <0x1012f200 0x20>; 316724ba675SRob Herring }; 317724ba675SRob Herring 318724ba675SRob Herring gic: interrupt-controller@10139000 { 319724ba675SRob Herring compatible = "arm,cortex-a7-gic"; 320724ba675SRob Herring reg = <0x10139000 0x1000>, 321724ba675SRob Herring <0x1013a000 0x1000>, 322724ba675SRob Herring <0x1013c000 0x2000>, 323724ba675SRob Herring <0x1013e000 0x2000>; 324724ba675SRob Herring interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 325724ba675SRob Herring interrupt-controller; 326724ba675SRob Herring #interrupt-cells = <3>; 327724ba675SRob Herring #address-cells = <0>; 328724ba675SRob Herring }; 329724ba675SRob Herring 330724ba675SRob Herring usb_otg: usb@10180000 { 331724ba675SRob Herring compatible = "rockchip,rk3128-usb", "rockchip,rk3066-usb", "snps,dwc2"; 332724ba675SRob Herring reg = <0x10180000 0x40000>; 333724ba675SRob Herring interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 334724ba675SRob Herring clocks = <&cru HCLK_OTG>; 335724ba675SRob Herring clock-names = "otg"; 336724ba675SRob Herring dr_mode = "otg"; 3374b12245eSAlex Bee g-np-tx-fifo-size = <16>; 3384b12245eSAlex Bee g-rx-fifo-size = <280>; 3394b12245eSAlex Bee g-tx-fifo-size = <256 128 128 64 32 16>; 340724ba675SRob Herring phys = <&usb2phy_otg>; 341724ba675SRob Herring phy-names = "usb2-phy"; 342724ba675SRob Herring status = "disabled"; 343724ba675SRob Herring }; 344724ba675SRob Herring 345724ba675SRob Herring usb_host_ehci: usb@101c0000 { 346724ba675SRob Herring compatible = "generic-ehci"; 347724ba675SRob Herring reg = <0x101c0000 0x20000>; 348724ba675SRob Herring interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 349759d6bd9SAlex Bee clocks = <&cru HCLK_HOST2>; 350724ba675SRob Herring phys = <&usb2phy_host>; 351724ba675SRob Herring phy-names = "usb"; 352724ba675SRob Herring status = "disabled"; 353724ba675SRob Herring }; 354724ba675SRob Herring 355724ba675SRob Herring usb_host_ohci: usb@101e0000 { 356724ba675SRob Herring compatible = "generic-ohci"; 357724ba675SRob Herring reg = <0x101e0000 0x20000>; 358724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 359759d6bd9SAlex Bee clocks = <&cru HCLK_HOST2>; 360724ba675SRob Herring phys = <&usb2phy_host>; 361724ba675SRob Herring phy-names = "usb"; 362724ba675SRob Herring status = "disabled"; 363724ba675SRob Herring }; 364724ba675SRob Herring 365724ba675SRob Herring sdmmc: mmc@10214000 { 366724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 367724ba675SRob Herring reg = <0x10214000 0x4000>; 368724ba675SRob Herring interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 369724ba675SRob Herring clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 370724ba675SRob Herring <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 371724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 372724ba675SRob Herring dmas = <&pdma 10>; 373724ba675SRob Herring dma-names = "rx-tx"; 374724ba675SRob Herring fifo-depth = <256>; 375724ba675SRob Herring max-frequency = <150000000>; 376724ba675SRob Herring resets = <&cru SRST_SDMMC>; 377724ba675SRob Herring reset-names = "reset"; 378724ba675SRob Herring status = "disabled"; 379724ba675SRob Herring }; 380724ba675SRob Herring 381724ba675SRob Herring sdio: mmc@10218000 { 382724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 383724ba675SRob Herring reg = <0x10218000 0x4000>; 384724ba675SRob Herring interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 385724ba675SRob Herring clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 386724ba675SRob Herring <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 387724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 388724ba675SRob Herring dmas = <&pdma 11>; 389724ba675SRob Herring dma-names = "rx-tx"; 390724ba675SRob Herring fifo-depth = <256>; 391724ba675SRob Herring max-frequency = <150000000>; 392724ba675SRob Herring resets = <&cru SRST_SDIO>; 393724ba675SRob Herring reset-names = "reset"; 394724ba675SRob Herring status = "disabled"; 395724ba675SRob Herring }; 396724ba675SRob Herring 397724ba675SRob Herring emmc: mmc@1021c000 { 398724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 399724ba675SRob Herring reg = <0x1021c000 0x4000>; 400724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 401724ba675SRob Herring clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 402724ba675SRob Herring <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 403724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 404724ba675SRob Herring dmas = <&pdma 12>; 405724ba675SRob Herring dma-names = "rx-tx"; 406724ba675SRob Herring fifo-depth = <256>; 407724ba675SRob Herring max-frequency = <150000000>; 408724ba675SRob Herring resets = <&cru SRST_EMMC>; 409724ba675SRob Herring reset-names = "reset"; 410724ba675SRob Herring status = "disabled"; 411724ba675SRob Herring }; 412724ba675SRob Herring 413724ba675SRob Herring nfc: nand-controller@10500000 { 414724ba675SRob Herring compatible = "rockchip,rk3128-nfc", "rockchip,rk2928-nfc"; 415724ba675SRob Herring reg = <0x10500000 0x4000>; 416724ba675SRob Herring interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 417724ba675SRob Herring clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>; 418724ba675SRob Herring clock-names = "ahb", "nfc"; 419724ba675SRob Herring pinctrl-names = "default"; 420724ba675SRob Herring pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_cs0 421724ba675SRob Herring &flash_dqs &flash_rdn &flash_rdy &flash_wrn>; 422724ba675SRob Herring status = "disabled"; 423724ba675SRob Herring }; 424724ba675SRob Herring 425724ba675SRob Herring cru: clock-controller@20000000 { 426724ba675SRob Herring compatible = "rockchip,rk3128-cru"; 427724ba675SRob Herring reg = <0x20000000 0x1000>; 428724ba675SRob Herring clocks = <&xin24m>; 429724ba675SRob Herring clock-names = "xin24m"; 430724ba675SRob Herring rockchip,grf = <&grf>; 431724ba675SRob Herring #clock-cells = <1>; 432724ba675SRob Herring #reset-cells = <1>; 433724ba675SRob Herring assigned-clocks = <&cru PLL_GPLL>; 434724ba675SRob Herring assigned-clock-rates = <594000000>; 435724ba675SRob Herring }; 436724ba675SRob Herring 437724ba675SRob Herring grf: syscon@20008000 { 438724ba675SRob Herring compatible = "rockchip,rk3128-grf", "syscon", "simple-mfd"; 439724ba675SRob Herring reg = <0x20008000 0x1000>; 440724ba675SRob Herring #address-cells = <1>; 441724ba675SRob Herring #size-cells = <1>; 442724ba675SRob Herring 443724ba675SRob Herring usb2phy: usb2phy@17c { 444724ba675SRob Herring compatible = "rockchip,rk3128-usb2phy"; 445724ba675SRob Herring reg = <0x017c 0x0c>; 446724ba675SRob Herring clocks = <&cru SCLK_OTGPHY0>; 447724ba675SRob Herring clock-names = "phyclk"; 448724ba675SRob Herring clock-output-names = "usb480m_phy"; 449fd610e60SAlex Bee assigned-clocks = <&cru SCLK_USB480M>; 450fd610e60SAlex Bee assigned-clock-parents = <&usb2phy>; 451724ba675SRob Herring #clock-cells = <0>; 452724ba675SRob Herring status = "disabled"; 453724ba675SRob Herring 454724ba675SRob Herring usb2phy_host: host-port { 455724ba675SRob Herring interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 456724ba675SRob Herring interrupt-names = "linestate"; 457724ba675SRob Herring #phy-cells = <0>; 458724ba675SRob Herring status = "disabled"; 459724ba675SRob Herring }; 460724ba675SRob Herring 461724ba675SRob Herring usb2phy_otg: otg-port { 462724ba675SRob Herring interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 463724ba675SRob Herring <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 464724ba675SRob Herring <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 465724ba675SRob Herring interrupt-names = "otg-bvalid", "otg-id", 466724ba675SRob Herring "linestate"; 467724ba675SRob Herring #phy-cells = <0>; 468724ba675SRob Herring status = "disabled"; 469724ba675SRob Herring }; 470724ba675SRob Herring }; 471724ba675SRob Herring }; 472724ba675SRob Herring 4733fd6e33fSAlex Bee hdmi: hdmi@20034000 { 4743fd6e33fSAlex Bee compatible = "rockchip,rk3128-inno-hdmi"; 4753fd6e33fSAlex Bee reg = <0x20034000 0x4000>; 4763fd6e33fSAlex Bee interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 4773fd6e33fSAlex Bee clocks = <&cru PCLK_HDMI>, <&cru DCLK_VOP>; 4783fd6e33fSAlex Bee clock-names = "pclk", "ref"; 4793fd6e33fSAlex Bee pinctrl-names = "default"; 4803fd6e33fSAlex Bee pinctrl-0 = <&hdmii2c_xfer &hdmi_hpd &hdmi_cec>; 4813fd6e33fSAlex Bee power-domains = <&power RK3128_PD_VIO>; 4823fd6e33fSAlex Bee status = "disabled"; 4833fd6e33fSAlex Bee 4843fd6e33fSAlex Bee ports { 4853fd6e33fSAlex Bee #address-cells = <1>; 4863fd6e33fSAlex Bee #size-cells = <0>; 4873fd6e33fSAlex Bee 4883fd6e33fSAlex Bee hdmi_in: port@0 { 4893fd6e33fSAlex Bee reg = <0>; 4903fd6e33fSAlex Bee hdmi_in_vop: endpoint { 4913fd6e33fSAlex Bee remote-endpoint = <&vop_out_hdmi>; 4923fd6e33fSAlex Bee }; 4933fd6e33fSAlex Bee }; 4943fd6e33fSAlex Bee 4953fd6e33fSAlex Bee hdmi_out: port@1 { 4963fd6e33fSAlex Bee reg = <1>; 4973fd6e33fSAlex Bee }; 4983fd6e33fSAlex Bee }; 4993fd6e33fSAlex Bee }; 5003fd6e33fSAlex Bee 501*65896f4aSAlex Bee dphy: phy@20038000 { 502*65896f4aSAlex Bee compatible = "rockchip,rk3128-dsi-dphy"; 503*65896f4aSAlex Bee reg = <0x20038000 0x4000>; 504*65896f4aSAlex Bee clocks = <&cru SCLK_MIPI_24M>, <&cru PCLK_MIPIPHY>; 505*65896f4aSAlex Bee clock-names = "ref", "pclk"; 506*65896f4aSAlex Bee #phy-cells = <0>; 507*65896f4aSAlex Bee power-domains = <&power RK3128_PD_VIO>; 508*65896f4aSAlex Bee resets = <&cru SRST_MIPIPHY_P>; 509*65896f4aSAlex Bee reset-names = "apb"; 510*65896f4aSAlex Bee status = "disabled"; 511*65896f4aSAlex Bee }; 512*65896f4aSAlex Bee 513724ba675SRob Herring timer0: timer@20044000 { 514724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 515724ba675SRob Herring reg = <0x20044000 0x20>; 516724ba675SRob Herring interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 5172c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>; 518724ba675SRob Herring clock-names = "pclk", "timer"; 519724ba675SRob Herring }; 520724ba675SRob Herring 521724ba675SRob Herring timer1: timer@20044020 { 522724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 523724ba675SRob Herring reg = <0x20044020 0x20>; 524724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 5252c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER1>; 526724ba675SRob Herring clock-names = "pclk", "timer"; 527724ba675SRob Herring }; 528724ba675SRob Herring 529724ba675SRob Herring timer2: timer@20044040 { 530724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 531724ba675SRob Herring reg = <0x20044040 0x20>; 532724ba675SRob Herring interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 5332c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER2>; 534724ba675SRob Herring clock-names = "pclk", "timer"; 535724ba675SRob Herring }; 536724ba675SRob Herring 537724ba675SRob Herring timer3: timer@20044060 { 538724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 539724ba675SRob Herring reg = <0x20044060 0x20>; 540724ba675SRob Herring interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 5412c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER3>; 542724ba675SRob Herring clock-names = "pclk", "timer"; 543724ba675SRob Herring }; 544724ba675SRob Herring 545724ba675SRob Herring timer4: timer@20044080 { 546724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 547724ba675SRob Herring reg = <0x20044080 0x20>; 548724ba675SRob Herring interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 5492c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER4>; 550724ba675SRob Herring clock-names = "pclk", "timer"; 551724ba675SRob Herring }; 552724ba675SRob Herring 553724ba675SRob Herring timer5: timer@200440a0 { 554724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 555724ba675SRob Herring reg = <0x200440a0 0x20>; 556724ba675SRob Herring interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 5572c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER5>; 558724ba675SRob Herring clock-names = "pclk", "timer"; 559724ba675SRob Herring }; 560724ba675SRob Herring 561724ba675SRob Herring watchdog: watchdog@2004c000 { 562724ba675SRob Herring compatible = "rockchip,rk3128-wdt", "snps,dw-wdt"; 563724ba675SRob Herring reg = <0x2004c000 0x100>; 564724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 565724ba675SRob Herring clocks = <&cru PCLK_WDT>; 566724ba675SRob Herring status = "disabled"; 567724ba675SRob Herring }; 568724ba675SRob Herring 569724ba675SRob Herring pwm0: pwm@20050000 { 570724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 571724ba675SRob Herring reg = <0x20050000 0x10>; 572724ba675SRob Herring clocks = <&cru PCLK_PWM>; 573724ba675SRob Herring pinctrl-names = "default"; 574724ba675SRob Herring pinctrl-0 = <&pwm0_pin>; 575724ba675SRob Herring #pwm-cells = <3>; 576724ba675SRob Herring status = "disabled"; 577724ba675SRob Herring }; 578724ba675SRob Herring 579724ba675SRob Herring pwm1: pwm@20050010 { 580724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 581724ba675SRob Herring reg = <0x20050010 0x10>; 582724ba675SRob Herring clocks = <&cru PCLK_PWM>; 583724ba675SRob Herring pinctrl-names = "default"; 584724ba675SRob Herring pinctrl-0 = <&pwm1_pin>; 585724ba675SRob Herring #pwm-cells = <3>; 586724ba675SRob Herring status = "disabled"; 587724ba675SRob Herring }; 588724ba675SRob Herring 589724ba675SRob Herring pwm2: pwm@20050020 { 590724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 591724ba675SRob Herring reg = <0x20050020 0x10>; 592724ba675SRob Herring clocks = <&cru PCLK_PWM>; 593724ba675SRob Herring pinctrl-names = "default"; 594724ba675SRob Herring pinctrl-0 = <&pwm2_pin>; 595724ba675SRob Herring #pwm-cells = <3>; 596724ba675SRob Herring status = "disabled"; 597724ba675SRob Herring }; 598724ba675SRob Herring 599724ba675SRob Herring pwm3: pwm@20050030 { 600724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 601724ba675SRob Herring reg = <0x20050030 0x10>; 602724ba675SRob Herring clocks = <&cru PCLK_PWM>; 603724ba675SRob Herring pinctrl-names = "default"; 604724ba675SRob Herring pinctrl-0 = <&pwm3_pin>; 605724ba675SRob Herring #pwm-cells = <3>; 606724ba675SRob Herring status = "disabled"; 607724ba675SRob Herring }; 608724ba675SRob Herring 609724ba675SRob Herring i2c1: i2c@20056000 { 610724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 611724ba675SRob Herring reg = <0x20056000 0x1000>; 612724ba675SRob Herring interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 613724ba675SRob Herring clock-names = "i2c"; 614724ba675SRob Herring clocks = <&cru PCLK_I2C1>; 615724ba675SRob Herring pinctrl-names = "default"; 616724ba675SRob Herring pinctrl-0 = <&i2c1_xfer>; 617724ba675SRob Herring #address-cells = <1>; 618724ba675SRob Herring #size-cells = <0>; 619724ba675SRob Herring status = "disabled"; 620724ba675SRob Herring }; 621724ba675SRob Herring 622724ba675SRob Herring i2c2: i2c@2005a000 { 623724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 624724ba675SRob Herring reg = <0x2005a000 0x1000>; 625724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 626724ba675SRob Herring clock-names = "i2c"; 627724ba675SRob Herring clocks = <&cru PCLK_I2C2>; 628724ba675SRob Herring pinctrl-names = "default"; 629724ba675SRob Herring pinctrl-0 = <&i2c2_xfer>; 630724ba675SRob Herring #address-cells = <1>; 631724ba675SRob Herring #size-cells = <0>; 632724ba675SRob Herring status = "disabled"; 633724ba675SRob Herring }; 634724ba675SRob Herring 635724ba675SRob Herring i2c3: i2c@2005e000 { 636724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 637724ba675SRob Herring reg = <0x2005e000 0x1000>; 638724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 639724ba675SRob Herring clock-names = "i2c"; 640724ba675SRob Herring clocks = <&cru PCLK_I2C3>; 641724ba675SRob Herring pinctrl-names = "default"; 642724ba675SRob Herring pinctrl-0 = <&i2c3_xfer>; 643724ba675SRob Herring #address-cells = <1>; 644724ba675SRob Herring #size-cells = <0>; 645724ba675SRob Herring status = "disabled"; 646724ba675SRob Herring }; 647724ba675SRob Herring 648724ba675SRob Herring uart0: serial@20060000 { 649724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 650724ba675SRob Herring reg = <0x20060000 0x100>; 651724ba675SRob Herring interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 652724ba675SRob Herring clock-frequency = <24000000>; 653724ba675SRob Herring clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 654724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 655724ba675SRob Herring dmas = <&pdma 2>, <&pdma 3>; 656724ba675SRob Herring dma-names = "tx", "rx"; 657724ba675SRob Herring pinctrl-names = "default"; 658724ba675SRob Herring pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 659724ba675SRob Herring reg-io-width = <4>; 660724ba675SRob Herring reg-shift = <2>; 661724ba675SRob Herring status = "disabled"; 662724ba675SRob Herring }; 663724ba675SRob Herring 664724ba675SRob Herring uart1: serial@20064000 { 665724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 666724ba675SRob Herring reg = <0x20064000 0x100>; 667724ba675SRob Herring interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 668724ba675SRob Herring clock-frequency = <24000000>; 669724ba675SRob Herring clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 670724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 671724ba675SRob Herring dmas = <&pdma 4>, <&pdma 5>; 672724ba675SRob Herring dma-names = "tx", "rx"; 673724ba675SRob Herring pinctrl-names = "default"; 674724ba675SRob Herring pinctrl-0 = <&uart1_xfer>; 675724ba675SRob Herring reg-io-width = <4>; 676724ba675SRob Herring reg-shift = <2>; 677724ba675SRob Herring status = "disabled"; 678724ba675SRob Herring }; 679724ba675SRob Herring 680724ba675SRob Herring uart2: serial@20068000 { 681724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 682724ba675SRob Herring reg = <0x20068000 0x100>; 683724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 684724ba675SRob Herring clock-frequency = <24000000>; 685724ba675SRob Herring clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 686724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 687724ba675SRob Herring dmas = <&pdma 6>, <&pdma 7>; 688724ba675SRob Herring dma-names = "tx", "rx"; 689724ba675SRob Herring pinctrl-names = "default"; 690724ba675SRob Herring pinctrl-0 = <&uart2_xfer>; 691724ba675SRob Herring reg-io-width = <4>; 692724ba675SRob Herring reg-shift = <2>; 693724ba675SRob Herring status = "disabled"; 694724ba675SRob Herring }; 695724ba675SRob Herring 696724ba675SRob Herring saradc: saradc@2006c000 { 697724ba675SRob Herring compatible = "rockchip,saradc"; 698724ba675SRob Herring reg = <0x2006c000 0x100>; 699724ba675SRob Herring interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 700724ba675SRob Herring clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 701724ba675SRob Herring clock-names = "saradc", "apb_pclk"; 702724ba675SRob Herring resets = <&cru SRST_SARADC>; 703724ba675SRob Herring reset-names = "saradc-apb"; 704724ba675SRob Herring #io-channel-cells = <1>; 705724ba675SRob Herring status = "disabled"; 706724ba675SRob Herring }; 707724ba675SRob Herring 708724ba675SRob Herring i2c0: i2c@20072000 { 709724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 7102e9cbc41SAlex Bee reg = <0x20072000 0x1000>; 711724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 712724ba675SRob Herring clock-names = "i2c"; 713724ba675SRob Herring clocks = <&cru PCLK_I2C0>; 714724ba675SRob Herring pinctrl-names = "default"; 715724ba675SRob Herring pinctrl-0 = <&i2c0_xfer>; 716724ba675SRob Herring #address-cells = <1>; 717724ba675SRob Herring #size-cells = <0>; 718724ba675SRob Herring status = "disabled"; 719724ba675SRob Herring }; 720724ba675SRob Herring 721724ba675SRob Herring spi0: spi@20074000 { 722724ba675SRob Herring compatible = "rockchip,rk3128-spi", "rockchip,rk3066-spi"; 723724ba675SRob Herring reg = <0x20074000 0x1000>; 724724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 725724ba675SRob Herring clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>; 726724ba675SRob Herring clock-names = "spiclk", "apb_pclk"; 727724ba675SRob Herring dmas = <&pdma 8>, <&pdma 9>; 728724ba675SRob Herring dma-names = "tx", "rx"; 729724ba675SRob Herring pinctrl-names = "default"; 730724ba675SRob Herring pinctrl-0 = <&spi0_tx &spi0_rx &spi0_clk &spi0_cs0 &spi0_cs1>; 731724ba675SRob Herring #address-cells = <1>; 732724ba675SRob Herring #size-cells = <0>; 733724ba675SRob Herring status = "disabled"; 734724ba675SRob Herring }; 735724ba675SRob Herring 736724ba675SRob Herring pdma: dma-controller@20078000 { 737724ba675SRob Herring compatible = "arm,pl330", "arm,primecell"; 738724ba675SRob Herring reg = <0x20078000 0x4000>; 739724ba675SRob Herring interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 740724ba675SRob Herring <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 741724ba675SRob Herring arm,pl330-broken-no-flushp; 742b0b4e978SAlex Bee arm,pl330-periph-burst; 743724ba675SRob Herring clocks = <&cru ACLK_DMAC>; 744724ba675SRob Herring clock-names = "apb_pclk"; 745724ba675SRob Herring #dma-cells = <1>; 746724ba675SRob Herring }; 747724ba675SRob Herring 7483d880c31SAlex Bee gmac: ethernet@2008c000 { 7493d880c31SAlex Bee compatible = "rockchip,rk3128-gmac"; 7503d880c31SAlex Bee reg = <0x2008c000 0x4000>; 7513d880c31SAlex Bee interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 7523d880c31SAlex Bee <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 7533d880c31SAlex Bee interrupt-names = "macirq", "eth_wake_irq"; 7543d880c31SAlex Bee clocks = <&cru SCLK_MAC>, 7553d880c31SAlex Bee <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>, 7563d880c31SAlex Bee <&cru SCLK_MAC_REF>, <&cru SCLK_MAC_REFOUT>, 7573d880c31SAlex Bee <&cru ACLK_GMAC>, <&cru PCLK_GMAC>; 7583d880c31SAlex Bee clock-names = "stmmaceth", 7593d880c31SAlex Bee "mac_clk_rx", "mac_clk_tx", 7603d880c31SAlex Bee "clk_mac_ref", "clk_mac_refout", 7613d880c31SAlex Bee "aclk_mac", "pclk_mac"; 7623d880c31SAlex Bee resets = <&cru SRST_GMAC>; 7633d880c31SAlex Bee reset-names = "stmmaceth"; 7643d880c31SAlex Bee rockchip,grf = <&grf>; 7653d880c31SAlex Bee rx-fifo-depth = <4096>; 7663d880c31SAlex Bee tx-fifo-depth = <2048>; 7673d880c31SAlex Bee status = "disabled"; 7683d880c31SAlex Bee 7693d880c31SAlex Bee mdio: mdio { 7703d880c31SAlex Bee compatible = "snps,dwmac-mdio"; 7713d880c31SAlex Bee #address-cells = <0x1>; 7723d880c31SAlex Bee #size-cells = <0x0>; 7733d880c31SAlex Bee }; 7743d880c31SAlex Bee }; 7753d880c31SAlex Bee 776724ba675SRob Herring pinctrl: pinctrl { 777724ba675SRob Herring compatible = "rockchip,rk3128-pinctrl"; 778724ba675SRob Herring rockchip,grf = <&grf>; 779724ba675SRob Herring #address-cells = <1>; 780724ba675SRob Herring #size-cells = <1>; 781724ba675SRob Herring ranges; 782724ba675SRob Herring 783724ba675SRob Herring gpio0: gpio@2007c000 { 784724ba675SRob Herring compatible = "rockchip,gpio-bank"; 785724ba675SRob Herring reg = <0x2007c000 0x100>; 786724ba675SRob Herring interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 787724ba675SRob Herring clocks = <&cru PCLK_GPIO0>; 788724ba675SRob Herring gpio-controller; 789724ba675SRob Herring #gpio-cells = <2>; 790724ba675SRob Herring interrupt-controller; 791724ba675SRob Herring #interrupt-cells = <2>; 792724ba675SRob Herring }; 793724ba675SRob Herring 794724ba675SRob Herring gpio1: gpio@20080000 { 795724ba675SRob Herring compatible = "rockchip,gpio-bank"; 796724ba675SRob Herring reg = <0x20080000 0x100>; 797724ba675SRob Herring interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 798724ba675SRob Herring clocks = <&cru PCLK_GPIO1>; 799724ba675SRob Herring gpio-controller; 800724ba675SRob Herring #gpio-cells = <2>; 801724ba675SRob Herring interrupt-controller; 802724ba675SRob Herring #interrupt-cells = <2>; 803724ba675SRob Herring }; 804724ba675SRob Herring 805724ba675SRob Herring gpio2: gpio@20084000 { 806724ba675SRob Herring compatible = "rockchip,gpio-bank"; 807724ba675SRob Herring reg = <0x20084000 0x100>; 808724ba675SRob Herring interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 809724ba675SRob Herring clocks = <&cru PCLK_GPIO2>; 810724ba675SRob Herring gpio-controller; 811724ba675SRob Herring #gpio-cells = <2>; 812724ba675SRob Herring interrupt-controller; 813724ba675SRob Herring #interrupt-cells = <2>; 814724ba675SRob Herring }; 815724ba675SRob Herring 816724ba675SRob Herring gpio3: gpio@20088000 { 817724ba675SRob Herring compatible = "rockchip,gpio-bank"; 818724ba675SRob Herring reg = <0x20088000 0x100>; 819724ba675SRob Herring interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 820724ba675SRob Herring clocks = <&cru PCLK_GPIO3>; 821724ba675SRob Herring gpio-controller; 822724ba675SRob Herring #gpio-cells = <2>; 823724ba675SRob Herring interrupt-controller; 824724ba675SRob Herring #interrupt-cells = <2>; 825724ba675SRob Herring }; 826724ba675SRob Herring 827724ba675SRob Herring pcfg_pull_default: pcfg-pull-default { 828724ba675SRob Herring bias-pull-pin-default; 829724ba675SRob Herring }; 830724ba675SRob Herring 831724ba675SRob Herring pcfg_pull_none: pcfg-pull-none { 832724ba675SRob Herring bias-disable; 833724ba675SRob Herring }; 834724ba675SRob Herring 835724ba675SRob Herring emmc { 836724ba675SRob Herring emmc_clk: emmc-clk { 837724ba675SRob Herring rockchip,pins = <2 RK_PA7 2 &pcfg_pull_none>; 838724ba675SRob Herring }; 839724ba675SRob Herring 840724ba675SRob Herring emmc_cmd: emmc-cmd { 841724ba675SRob Herring rockchip,pins = <1 RK_PC6 2 &pcfg_pull_default>; 842724ba675SRob Herring }; 843724ba675SRob Herring 844724ba675SRob Herring emmc_cmd1: emmc-cmd1 { 845724ba675SRob Herring rockchip,pins = <2 RK_PA4 2 &pcfg_pull_default>; 846724ba675SRob Herring }; 847724ba675SRob Herring 848724ba675SRob Herring emmc_pwr: emmc-pwr { 849724ba675SRob Herring rockchip,pins = <2 RK_PA5 2 &pcfg_pull_default>; 850724ba675SRob Herring }; 851724ba675SRob Herring 852724ba675SRob Herring emmc_bus1: emmc-bus1 { 853724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>; 854724ba675SRob Herring }; 855724ba675SRob Herring 856724ba675SRob Herring emmc_bus4: emmc-bus4 { 857724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>, 858724ba675SRob Herring <1 RK_PD1 2 &pcfg_pull_default>, 859724ba675SRob Herring <1 RK_PD2 2 &pcfg_pull_default>, 860724ba675SRob Herring <1 RK_PD3 2 &pcfg_pull_default>; 861724ba675SRob Herring }; 862724ba675SRob Herring 863724ba675SRob Herring emmc_bus8: emmc-bus8 { 864724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>, 865724ba675SRob Herring <1 RK_PD1 2 &pcfg_pull_default>, 866724ba675SRob Herring <1 RK_PD2 2 &pcfg_pull_default>, 867724ba675SRob Herring <1 RK_PD3 2 &pcfg_pull_default>, 868724ba675SRob Herring <1 RK_PD4 2 &pcfg_pull_default>, 869724ba675SRob Herring <1 RK_PD5 2 &pcfg_pull_default>, 870724ba675SRob Herring <1 RK_PD6 2 &pcfg_pull_default>, 871724ba675SRob Herring <1 RK_PD7 2 &pcfg_pull_default>; 872724ba675SRob Herring }; 873724ba675SRob Herring }; 874724ba675SRob Herring 875724ba675SRob Herring gmac { 876724ba675SRob Herring rgmii_pins: rgmii-pins { 877724ba675SRob Herring rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>, 878724ba675SRob Herring <2 RK_PB1 3 &pcfg_pull_default>, 879724ba675SRob Herring <2 RK_PB3 3 &pcfg_pull_default>, 880724ba675SRob Herring <2 RK_PB4 3 &pcfg_pull_default>, 881724ba675SRob Herring <2 RK_PB5 3 &pcfg_pull_default>, 882724ba675SRob Herring <2 RK_PB6 3 &pcfg_pull_default>, 883724ba675SRob Herring <2 RK_PC0 3 &pcfg_pull_default>, 884724ba675SRob Herring <2 RK_PC1 3 &pcfg_pull_default>, 885724ba675SRob Herring <2 RK_PC2 3 &pcfg_pull_default>, 886724ba675SRob Herring <2 RK_PC3 3 &pcfg_pull_default>, 887724ba675SRob Herring <2 RK_PD1 3 &pcfg_pull_default>, 888724ba675SRob Herring <2 RK_PC4 4 &pcfg_pull_default>, 889724ba675SRob Herring <2 RK_PC5 4 &pcfg_pull_default>, 890724ba675SRob Herring <2 RK_PC6 4 &pcfg_pull_default>, 891724ba675SRob Herring <2 RK_PC7 4 &pcfg_pull_default>; 892724ba675SRob Herring }; 893724ba675SRob Herring 894724ba675SRob Herring rmii_pins: rmii-pins { 895724ba675SRob Herring rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>, 896724ba675SRob Herring <2 RK_PB4 3 &pcfg_pull_default>, 897724ba675SRob Herring <2 RK_PB5 3 &pcfg_pull_default>, 898724ba675SRob Herring <2 RK_PB6 3 &pcfg_pull_default>, 899724ba675SRob Herring <2 RK_PB7 3 &pcfg_pull_default>, 900724ba675SRob Herring <2 RK_PC0 3 &pcfg_pull_default>, 901724ba675SRob Herring <2 RK_PC1 3 &pcfg_pull_default>, 902724ba675SRob Herring <2 RK_PC2 3 &pcfg_pull_default>, 903724ba675SRob Herring <2 RK_PC3 3 &pcfg_pull_default>, 904724ba675SRob Herring <2 RK_PD1 3 &pcfg_pull_default>; 905724ba675SRob Herring }; 906724ba675SRob Herring }; 907724ba675SRob Herring 908724ba675SRob Herring hdmi { 909724ba675SRob Herring hdmii2c_xfer: hdmii2c-xfer { 910724ba675SRob Herring rockchip,pins = <0 RK_PA6 2 &pcfg_pull_none>, 911724ba675SRob Herring <0 RK_PA7 2 &pcfg_pull_none>; 912724ba675SRob Herring }; 913724ba675SRob Herring 914724ba675SRob Herring hdmi_hpd: hdmi-hpd { 915724ba675SRob Herring rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>; 916724ba675SRob Herring }; 917724ba675SRob Herring 918724ba675SRob Herring hdmi_cec: hdmi-cec { 919724ba675SRob Herring rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>; 920724ba675SRob Herring }; 921724ba675SRob Herring }; 922724ba675SRob Herring 923724ba675SRob Herring i2c0 { 924724ba675SRob Herring i2c0_xfer: i2c0-xfer { 925724ba675SRob Herring rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>, 926724ba675SRob Herring <0 RK_PA1 1 &pcfg_pull_none>; 927724ba675SRob Herring }; 928724ba675SRob Herring }; 929724ba675SRob Herring 930724ba675SRob Herring i2c1 { 931724ba675SRob Herring i2c1_xfer: i2c1-xfer { 932724ba675SRob Herring rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>, 933724ba675SRob Herring <0 RK_PA3 1 &pcfg_pull_none>; 934724ba675SRob Herring }; 935724ba675SRob Herring }; 936724ba675SRob Herring 937724ba675SRob Herring i2c2 { 938724ba675SRob Herring i2c2_xfer: i2c2-xfer { 939724ba675SRob Herring rockchip,pins = <2 RK_PC4 3 &pcfg_pull_none>, 940724ba675SRob Herring <2 RK_PC5 3 &pcfg_pull_none>; 941724ba675SRob Herring }; 942724ba675SRob Herring }; 943724ba675SRob Herring 944724ba675SRob Herring i2c3 { 945724ba675SRob Herring i2c3_xfer: i2c3-xfer { 946724ba675SRob Herring rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>, 947724ba675SRob Herring <0 RK_PA7 1 &pcfg_pull_none>; 948724ba675SRob Herring }; 949724ba675SRob Herring }; 950724ba675SRob Herring 951724ba675SRob Herring i2s { 952724ba675SRob Herring i2s_bus: i2s-bus { 953724ba675SRob Herring rockchip,pins = <0 RK_PB0 1 &pcfg_pull_none>, 954724ba675SRob Herring <0 RK_PB1 1 &pcfg_pull_none>, 955724ba675SRob Herring <0 RK_PB3 1 &pcfg_pull_none>, 956724ba675SRob Herring <0 RK_PB4 1 &pcfg_pull_none>, 957724ba675SRob Herring <0 RK_PB5 1 &pcfg_pull_none>, 958724ba675SRob Herring <0 RK_PB6 1 &pcfg_pull_none>; 959724ba675SRob Herring }; 960724ba675SRob Herring 961724ba675SRob Herring i2s1_bus: i2s1-bus { 962724ba675SRob Herring rockchip,pins = <1 RK_PA0 1 &pcfg_pull_none>, 963724ba675SRob Herring <1 RK_PA1 1 &pcfg_pull_none>, 964724ba675SRob Herring <1 RK_PA2 1 &pcfg_pull_none>, 965724ba675SRob Herring <1 RK_PA3 1 &pcfg_pull_none>, 966724ba675SRob Herring <1 RK_PA4 1 &pcfg_pull_none>, 967724ba675SRob Herring <1 RK_PA5 1 &pcfg_pull_none>; 968724ba675SRob Herring }; 969724ba675SRob Herring }; 970724ba675SRob Herring 971724ba675SRob Herring lcdc { 972724ba675SRob Herring lcdc_dclk: lcdc-dclk { 973724ba675SRob Herring rockchip,pins = <2 RK_PB0 1 &pcfg_pull_none>; 974724ba675SRob Herring }; 975724ba675SRob Herring 976724ba675SRob Herring lcdc_den: lcdc-den { 977724ba675SRob Herring rockchip,pins = <2 RK_PB3 1 &pcfg_pull_none>; 978724ba675SRob Herring }; 979724ba675SRob Herring 980724ba675SRob Herring lcdc_hsync: lcdc-hsync { 981724ba675SRob Herring rockchip,pins = <2 RK_PB1 1 &pcfg_pull_none>; 982724ba675SRob Herring }; 983724ba675SRob Herring 984724ba675SRob Herring lcdc_vsync: lcdc-vsync { 985724ba675SRob Herring rockchip,pins = <2 RK_PB2 1 &pcfg_pull_none>; 986724ba675SRob Herring }; 987724ba675SRob Herring 988724ba675SRob Herring lcdc_rgb24: lcdc-rgb24 { 989724ba675SRob Herring rockchip,pins = <2 RK_PB4 1 &pcfg_pull_none>, 990724ba675SRob Herring <2 RK_PB5 1 &pcfg_pull_none>, 991724ba675SRob Herring <2 RK_PB6 1 &pcfg_pull_none>, 992724ba675SRob Herring <2 RK_PB7 1 &pcfg_pull_none>, 993724ba675SRob Herring <2 RK_PC0 1 &pcfg_pull_none>, 994724ba675SRob Herring <2 RK_PC1 1 &pcfg_pull_none>, 995724ba675SRob Herring <2 RK_PC2 1 &pcfg_pull_none>, 996724ba675SRob Herring <2 RK_PC3 1 &pcfg_pull_none>, 997724ba675SRob Herring <2 RK_PC4 1 &pcfg_pull_none>, 998724ba675SRob Herring <2 RK_PC5 1 &pcfg_pull_none>, 999724ba675SRob Herring <2 RK_PC6 1 &pcfg_pull_none>, 1000724ba675SRob Herring <2 RK_PC7 1 &pcfg_pull_none>, 1001724ba675SRob Herring <2 RK_PD0 1 &pcfg_pull_none>, 1002724ba675SRob Herring <2 RK_PD1 1 &pcfg_pull_none>; 1003724ba675SRob Herring }; 1004724ba675SRob Herring }; 1005724ba675SRob Herring 1006724ba675SRob Herring nfc { 1007724ba675SRob Herring flash_ale: flash-ale { 1008724ba675SRob Herring rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>; 1009724ba675SRob Herring }; 1010724ba675SRob Herring 1011724ba675SRob Herring flash_cle: flash-cle { 1012724ba675SRob Herring rockchip,pins = <2 RK_PA1 1 &pcfg_pull_none>; 1013724ba675SRob Herring }; 1014724ba675SRob Herring 1015724ba675SRob Herring flash_wrn: flash-wrn { 1016724ba675SRob Herring rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>; 1017724ba675SRob Herring }; 1018724ba675SRob Herring 1019724ba675SRob Herring flash_rdn: flash-rdn { 1020724ba675SRob Herring rockchip,pins = <2 RK_PA3 1 &pcfg_pull_none>; 1021724ba675SRob Herring }; 1022724ba675SRob Herring 1023724ba675SRob Herring flash_rdy: flash-rdy { 1024724ba675SRob Herring rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>; 1025724ba675SRob Herring }; 1026724ba675SRob Herring 1027724ba675SRob Herring flash_cs0: flash-cs0 { 1028724ba675SRob Herring rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>; 1029724ba675SRob Herring }; 1030724ba675SRob Herring 1031724ba675SRob Herring flash_dqs: flash-dqs { 1032724ba675SRob Herring rockchip,pins = <2 RK_PA7 1 &pcfg_pull_none>; 1033724ba675SRob Herring }; 1034724ba675SRob Herring 1035724ba675SRob Herring flash_bus8: flash-bus8 { 1036724ba675SRob Herring rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>, 1037724ba675SRob Herring <1 RK_PD1 1 &pcfg_pull_none>, 1038724ba675SRob Herring <1 RK_PD2 1 &pcfg_pull_none>, 1039724ba675SRob Herring <1 RK_PD3 1 &pcfg_pull_none>, 1040724ba675SRob Herring <1 RK_PD4 1 &pcfg_pull_none>, 1041724ba675SRob Herring <1 RK_PD5 1 &pcfg_pull_none>, 1042724ba675SRob Herring <1 RK_PD6 1 &pcfg_pull_none>, 1043724ba675SRob Herring <1 RK_PD7 1 &pcfg_pull_none>; 1044724ba675SRob Herring }; 1045724ba675SRob Herring }; 1046724ba675SRob Herring 1047724ba675SRob Herring pwm0 { 1048724ba675SRob Herring pwm0_pin: pwm0-pin { 1049724ba675SRob Herring rockchip,pins = <0 RK_PD2 1 &pcfg_pull_none>; 1050724ba675SRob Herring }; 1051724ba675SRob Herring }; 1052724ba675SRob Herring 1053724ba675SRob Herring pwm1 { 1054724ba675SRob Herring pwm1_pin: pwm1-pin { 1055724ba675SRob Herring rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>; 1056724ba675SRob Herring }; 1057724ba675SRob Herring }; 1058724ba675SRob Herring 1059724ba675SRob Herring pwm2 { 1060724ba675SRob Herring pwm2_pin: pwm2-pin { 1061724ba675SRob Herring rockchip,pins = <0 RK_PD4 1 &pcfg_pull_none>; 1062724ba675SRob Herring }; 1063724ba675SRob Herring }; 1064724ba675SRob Herring 1065724ba675SRob Herring pwm3 { 1066724ba675SRob Herring pwm3_pin: pwm3-pin { 1067724ba675SRob Herring rockchip,pins = <3 RK_PD2 1 &pcfg_pull_none>; 1068724ba675SRob Herring }; 1069724ba675SRob Herring }; 1070724ba675SRob Herring 1071724ba675SRob Herring sdio { 1072724ba675SRob Herring sdio_clk: sdio-clk { 1073724ba675SRob Herring rockchip,pins = <1 RK_PA0 2 &pcfg_pull_none>; 1074724ba675SRob Herring }; 1075724ba675SRob Herring 1076724ba675SRob Herring sdio_cmd: sdio-cmd { 1077724ba675SRob Herring rockchip,pins = <0 RK_PA3 2 &pcfg_pull_default>; 1078724ba675SRob Herring }; 1079724ba675SRob Herring 1080724ba675SRob Herring sdio_pwren: sdio-pwren { 1081724ba675SRob Herring rockchip,pins = <0 RK_PD6 1 &pcfg_pull_default>; 1082724ba675SRob Herring }; 1083724ba675SRob Herring 1084724ba675SRob Herring sdio_bus4: sdio-bus4 { 1085724ba675SRob Herring rockchip,pins = <1 RK_PA1 2 &pcfg_pull_default>, 1086724ba675SRob Herring <1 RK_PA2 2 &pcfg_pull_default>, 1087724ba675SRob Herring <1 RK_PA4 2 &pcfg_pull_default>, 1088724ba675SRob Herring <1 RK_PA5 2 &pcfg_pull_default>; 1089724ba675SRob Herring }; 1090724ba675SRob Herring }; 1091724ba675SRob Herring 1092724ba675SRob Herring sdmmc { 1093724ba675SRob Herring sdmmc_clk: sdmmc-clk { 1094724ba675SRob Herring rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>; 1095724ba675SRob Herring }; 1096724ba675SRob Herring 1097724ba675SRob Herring sdmmc_cmd: sdmmc-cmd { 1098724ba675SRob Herring rockchip,pins = <1 RK_PB7 1 &pcfg_pull_default>; 1099724ba675SRob Herring }; 1100724ba675SRob Herring 1101cdc86eeeSAlex Bee sdmmc_det: sdmmc-det { 1102cdc86eeeSAlex Bee rockchip,pins = <1 RK_PC1 1 &pcfg_pull_default>; 1103cdc86eeeSAlex Bee }; 1104cdc86eeeSAlex Bee 1105724ba675SRob Herring sdmmc_wp: sdmmc-wp { 1106724ba675SRob Herring rockchip,pins = <1 RK_PA7 1 &pcfg_pull_default>; 1107724ba675SRob Herring }; 1108724ba675SRob Herring 1109724ba675SRob Herring sdmmc_pwren: sdmmc-pwren { 11100c349b50SAlex Bee rockchip,pins = <1 RK_PB6 RK_FUNC_GPIO &pcfg_pull_default>; 1111724ba675SRob Herring }; 1112724ba675SRob Herring 1113724ba675SRob Herring sdmmc_bus4: sdmmc-bus4 { 1114724ba675SRob Herring rockchip,pins = <1 RK_PC2 1 &pcfg_pull_default>, 1115724ba675SRob Herring <1 RK_PC3 1 &pcfg_pull_default>, 1116724ba675SRob Herring <1 RK_PC4 1 &pcfg_pull_default>, 1117724ba675SRob Herring <1 RK_PC5 1 &pcfg_pull_default>; 1118724ba675SRob Herring }; 1119724ba675SRob Herring }; 1120724ba675SRob Herring 1121724ba675SRob Herring spdif { 1122724ba675SRob Herring spdif_tx: spdif-tx { 1123724ba675SRob Herring rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>; 1124724ba675SRob Herring }; 1125724ba675SRob Herring }; 1126724ba675SRob Herring 1127724ba675SRob Herring spi0 { 1128724ba675SRob Herring spi0_clk: spi0-clk { 1129724ba675SRob Herring rockchip,pins = <1 RK_PB0 1 &pcfg_pull_default>; 1130724ba675SRob Herring }; 1131724ba675SRob Herring 1132724ba675SRob Herring spi0_cs0: spi0-cs0 { 1133724ba675SRob Herring rockchip,pins = <1 RK_PB3 1 &pcfg_pull_default>; 1134724ba675SRob Herring }; 1135724ba675SRob Herring 1136724ba675SRob Herring spi0_tx: spi0-tx { 1137724ba675SRob Herring rockchip,pins = <1 RK_PB1 1 &pcfg_pull_default>; 1138724ba675SRob Herring }; 1139724ba675SRob Herring 1140724ba675SRob Herring spi0_rx: spi0-rx { 1141724ba675SRob Herring rockchip,pins = <1 RK_PB2 1 &pcfg_pull_default>; 1142724ba675SRob Herring }; 1143724ba675SRob Herring 1144724ba675SRob Herring spi0_cs1: spi0-cs1 { 1145724ba675SRob Herring rockchip,pins = <1 RK_PB4 1 &pcfg_pull_default>; 1146724ba675SRob Herring }; 1147724ba675SRob Herring 1148724ba675SRob Herring spi1_clk: spi1-clk { 1149724ba675SRob Herring rockchip,pins = <2 RK_PA0 2 &pcfg_pull_default>; 1150724ba675SRob Herring }; 1151724ba675SRob Herring 1152724ba675SRob Herring spi1_cs0: spi1-cs0 { 1153724ba675SRob Herring rockchip,pins = <1 RK_PD6 3 &pcfg_pull_default>; 1154724ba675SRob Herring }; 1155724ba675SRob Herring 1156724ba675SRob Herring spi1_tx: spi1-tx { 1157724ba675SRob Herring rockchip,pins = <1 RK_PD5 3 &pcfg_pull_default>; 1158724ba675SRob Herring }; 1159724ba675SRob Herring 1160724ba675SRob Herring spi1_rx: spi1-rx { 1161724ba675SRob Herring rockchip,pins = <1 RK_PD4 3 &pcfg_pull_default>; 1162724ba675SRob Herring }; 1163724ba675SRob Herring 1164724ba675SRob Herring spi1_cs1: spi1-cs1 { 1165724ba675SRob Herring rockchip,pins = <1 RK_PD7 3 &pcfg_pull_default>; 1166724ba675SRob Herring }; 1167724ba675SRob Herring 1168724ba675SRob Herring spi2_clk: spi2-clk { 1169724ba675SRob Herring rockchip,pins = <0 RK_PB1 2 &pcfg_pull_default>; 1170724ba675SRob Herring }; 1171724ba675SRob Herring 1172724ba675SRob Herring spi2_cs0: spi2-cs0 { 1173724ba675SRob Herring rockchip,pins = <0 RK_PB6 2 &pcfg_pull_default>; 1174724ba675SRob Herring }; 1175724ba675SRob Herring 1176724ba675SRob Herring spi2_tx: spi2-tx { 1177724ba675SRob Herring rockchip,pins = <0 RK_PB3 2 &pcfg_pull_default>; 1178724ba675SRob Herring }; 1179724ba675SRob Herring 1180724ba675SRob Herring spi2_rx: spi2-rx { 1181724ba675SRob Herring rockchip,pins = <0 RK_PB5 2 &pcfg_pull_default>; 1182724ba675SRob Herring }; 1183724ba675SRob Herring }; 1184724ba675SRob Herring 1185724ba675SRob Herring uart0 { 1186724ba675SRob Herring uart0_xfer: uart0-xfer { 1187724ba675SRob Herring rockchip,pins = <2 RK_PD2 2 &pcfg_pull_default>, 1188724ba675SRob Herring <2 RK_PD3 2 &pcfg_pull_none>; 1189724ba675SRob Herring }; 1190724ba675SRob Herring 1191724ba675SRob Herring uart0_cts: uart0-cts { 1192724ba675SRob Herring rockchip,pins = <2 RK_PD5 2 &pcfg_pull_none>; 1193724ba675SRob Herring }; 1194724ba675SRob Herring 1195724ba675SRob Herring uart0_rts: uart0-rts { 1196724ba675SRob Herring rockchip,pins = <0 RK_PC1 2 &pcfg_pull_none>; 1197724ba675SRob Herring }; 1198724ba675SRob Herring }; 1199724ba675SRob Herring 1200724ba675SRob Herring uart1 { 1201724ba675SRob Herring uart1_xfer: uart1-xfer { 1202724ba675SRob Herring rockchip,pins = <1 RK_PB1 2 &pcfg_pull_default>, 1203724ba675SRob Herring <1 RK_PB2 2 &pcfg_pull_default>; 1204724ba675SRob Herring }; 1205724ba675SRob Herring 1206724ba675SRob Herring uart1_cts: uart1-cts { 1207724ba675SRob Herring rockchip,pins = <1 RK_PB0 2 &pcfg_pull_none>; 1208724ba675SRob Herring }; 1209724ba675SRob Herring 1210724ba675SRob Herring uart1_rts: uart1-rts { 1211724ba675SRob Herring rockchip,pins = <1 RK_PB3 2 &pcfg_pull_none>; 1212724ba675SRob Herring }; 1213724ba675SRob Herring }; 1214724ba675SRob Herring 1215724ba675SRob Herring uart2 { 1216724ba675SRob Herring uart2_xfer: uart2-xfer { 1217724ba675SRob Herring rockchip,pins = <1 RK_PC2 2 &pcfg_pull_default>, 1218724ba675SRob Herring <1 RK_PC3 2 &pcfg_pull_none>; 1219724ba675SRob Herring }; 1220724ba675SRob Herring 1221724ba675SRob Herring uart2_cts: uart2-cts { 1222724ba675SRob Herring rockchip,pins = <0 RK_PD1 1 &pcfg_pull_none>; 1223724ba675SRob Herring }; 1224724ba675SRob Herring 1225724ba675SRob Herring uart2_rts: uart2-rts { 1226724ba675SRob Herring rockchip,pins = <0 RK_PD0 1 &pcfg_pull_none>; 1227724ba675SRob Herring }; 1228724ba675SRob Herring }; 1229724ba675SRob Herring }; 1230724ba675SRob Herring}; 1231