1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ 2724ba675SRob Herring/* 3724ba675SRob Herring * (C) Copyright 2017 Rockchip Electronics Co., Ltd 4724ba675SRob Herring */ 5724ba675SRob Herring 6724ba675SRob Herring#include <dt-bindings/clock/rk3128-cru.h> 7724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 8724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 9724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 10724ba675SRob Herring#include <dt-bindings/pinctrl/rockchip.h> 11edc4802dSAlex Bee#include <dt-bindings/power/rk3128-power.h> 12724ba675SRob Herring 13724ba675SRob Herring/ { 14724ba675SRob Herring compatible = "rockchip,rk3128"; 15724ba675SRob Herring interrupt-parent = <&gic>; 16724ba675SRob Herring #address-cells = <1>; 17724ba675SRob Herring #size-cells = <1>; 18724ba675SRob Herring 195ca860fbSAlex Bee aliases { 205ca860fbSAlex Bee gpio0 = &gpio0; 215ca860fbSAlex Bee gpio1 = &gpio1; 225ca860fbSAlex Bee gpio2 = &gpio2; 235ca860fbSAlex Bee gpio3 = &gpio3; 24697b3973SAlex Bee i2c0 = &i2c0; 25697b3973SAlex Bee i2c1 = &i2c1; 26697b3973SAlex Bee i2c2 = &i2c2; 27697b3973SAlex Bee i2c3 = &i2c3; 28*33898f21SAlex Bee serial0 = &uart0; 29*33898f21SAlex Bee serial1 = &uart1; 30*33898f21SAlex Bee serial2 = &uart2; 315ca860fbSAlex Bee }; 325ca860fbSAlex Bee 33724ba675SRob Herring arm-pmu { 34724ba675SRob Herring compatible = "arm,cortex-a7-pmu"; 35724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 36724ba675SRob Herring <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>, 37724ba675SRob Herring <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>, 38724ba675SRob Herring <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 39724ba675SRob Herring interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 40724ba675SRob Herring }; 41724ba675SRob Herring 42724ba675SRob Herring cpus { 43724ba675SRob Herring #address-cells = <1>; 44724ba675SRob Herring #size-cells = <0>; 45da8b9739SAlex Bee enable-method = "rockchip,rk3036-smp"; 46724ba675SRob Herring 47724ba675SRob Herring cpu0: cpu@f00 { 48724ba675SRob Herring device_type = "cpu"; 49724ba675SRob Herring compatible = "arm,cortex-a7"; 50724ba675SRob Herring reg = <0xf00>; 51724ba675SRob Herring clock-latency = <40000>; 52724ba675SRob Herring clocks = <&cru ARMCLK>; 5302941bc2SAlex Bee resets = <&cru SRST_CORE0>; 54c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 55724ba675SRob Herring #cooling-cells = <2>; /* min followed by max */ 56724ba675SRob Herring }; 57724ba675SRob Herring 58724ba675SRob Herring cpu1: cpu@f01 { 59724ba675SRob Herring device_type = "cpu"; 60724ba675SRob Herring compatible = "arm,cortex-a7"; 61724ba675SRob Herring reg = <0xf01>; 6202941bc2SAlex Bee resets = <&cru SRST_CORE1>; 63c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 64724ba675SRob Herring }; 65724ba675SRob Herring 66724ba675SRob Herring cpu2: cpu@f02 { 67724ba675SRob Herring device_type = "cpu"; 68724ba675SRob Herring compatible = "arm,cortex-a7"; 69724ba675SRob Herring reg = <0xf02>; 7002941bc2SAlex Bee resets = <&cru SRST_CORE2>; 71c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 72724ba675SRob Herring }; 73724ba675SRob Herring 74724ba675SRob Herring cpu3: cpu@f03 { 75724ba675SRob Herring device_type = "cpu"; 76724ba675SRob Herring compatible = "arm,cortex-a7"; 77724ba675SRob Herring reg = <0xf03>; 7802941bc2SAlex Bee resets = <&cru SRST_CORE3>; 79c96b13d7SAlex Bee operating-points-v2 = <&cpu_opp_table>; 80c96b13d7SAlex Bee }; 81c96b13d7SAlex Bee }; 82c96b13d7SAlex Bee 83c96b13d7SAlex Bee cpu_opp_table: opp-table-0 { 84c96b13d7SAlex Bee compatible = "operating-points-v2"; 85c96b13d7SAlex Bee opp-shared; 86c96b13d7SAlex Bee 87c96b13d7SAlex Bee opp-216000000 { 88c96b13d7SAlex Bee opp-hz = /bits/ 64 <216000000>; 89c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 90c96b13d7SAlex Bee }; 91c96b13d7SAlex Bee opp-408000000 { 92c96b13d7SAlex Bee opp-hz = /bits/ 64 <408000000>; 93c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 94c96b13d7SAlex Bee }; 95c96b13d7SAlex Bee opp-600000000 { 96c96b13d7SAlex Bee opp-hz = /bits/ 64 <600000000>; 97c96b13d7SAlex Bee opp-microvolt = <950000 950000 1325000>; 98c96b13d7SAlex Bee }; 99c96b13d7SAlex Bee opp-696000000 { 100c96b13d7SAlex Bee opp-hz = /bits/ 64 <696000000>; 101c96b13d7SAlex Bee opp-microvolt = <975000 975000 1325000>; 102c96b13d7SAlex Bee }; 103c96b13d7SAlex Bee opp-816000000 { 104c96b13d7SAlex Bee opp-hz = /bits/ 64 <816000000>; 105c96b13d7SAlex Bee opp-microvolt = <1075000 1075000 1325000>; 106c96b13d7SAlex Bee opp-suspend; 107c96b13d7SAlex Bee }; 108c96b13d7SAlex Bee opp-1008000000 { 109c96b13d7SAlex Bee opp-hz = /bits/ 64 <1008000000>; 110c96b13d7SAlex Bee opp-microvolt = <1200000 1200000 1325000>; 111c96b13d7SAlex Bee }; 112c96b13d7SAlex Bee opp-1200000000 { 113c96b13d7SAlex Bee opp-hz = /bits/ 64 <1200000000>; 114c96b13d7SAlex Bee opp-microvolt = <1325000 1325000 1325000>; 115724ba675SRob Herring }; 116724ba675SRob Herring }; 117724ba675SRob Herring 1189ca8b8f8SAlex Bee gpu_opp_table: opp-table-1 { 1199ca8b8f8SAlex Bee compatible = "operating-points-v2"; 1209ca8b8f8SAlex Bee 1219ca8b8f8SAlex Bee opp-200000000 { 1229ca8b8f8SAlex Bee opp-hz = /bits/ 64 <200000000>; 1239ca8b8f8SAlex Bee opp-microvolt = <975000 975000 1250000>; 1249ca8b8f8SAlex Bee }; 1259ca8b8f8SAlex Bee opp-300000000 { 1269ca8b8f8SAlex Bee opp-hz = /bits/ 64 <300000000>; 1279ca8b8f8SAlex Bee opp-microvolt = <1050000 1050000 1250000>; 1289ca8b8f8SAlex Bee }; 1299ca8b8f8SAlex Bee opp-400000000 { 1309ca8b8f8SAlex Bee opp-hz = /bits/ 64 <400000000>; 1319ca8b8f8SAlex Bee opp-microvolt = <1150000 1150000 1250000>; 1329ca8b8f8SAlex Bee }; 1339ca8b8f8SAlex Bee opp-480000000 { 1349ca8b8f8SAlex Bee opp-hz = /bits/ 64 <480000000>; 1359ca8b8f8SAlex Bee opp-microvolt = <1250000 1250000 1250000>; 1369ca8b8f8SAlex Bee }; 1379ca8b8f8SAlex Bee }; 1389ca8b8f8SAlex Bee 139724ba675SRob Herring timer { 140724ba675SRob Herring compatible = "arm,armv7-timer"; 141724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 142724ba675SRob Herring <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 1437e3be9eaSAlex Bee <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 1447e3be9eaSAlex Bee <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 145724ba675SRob Herring arm,cpu-registers-not-fw-configured; 146724ba675SRob Herring clock-frequency = <24000000>; 147724ba675SRob Herring }; 148724ba675SRob Herring 149724ba675SRob Herring xin24m: oscillator { 150724ba675SRob Herring compatible = "fixed-clock"; 151724ba675SRob Herring clock-frequency = <24000000>; 152724ba675SRob Herring clock-output-names = "xin24m"; 153724ba675SRob Herring #clock-cells = <0>; 154724ba675SRob Herring }; 155724ba675SRob Herring 1569107283bSAlex Bee imem: sram@10080000 { 1579107283bSAlex Bee compatible = "mmio-sram"; 1589107283bSAlex Bee reg = <0x10080000 0x2000>; 1599107283bSAlex Bee #address-cells = <1>; 1609107283bSAlex Bee #size-cells = <1>; 1619107283bSAlex Bee ranges = <0 0x10080000 0x2000>; 162da8b9739SAlex Bee 163da8b9739SAlex Bee smp-sram@0 { 164da8b9739SAlex Bee compatible = "rockchip,rk3066-smp-sram"; 165da8b9739SAlex Bee reg = <0x00 0x10>; 166da8b9739SAlex Bee }; 1679107283bSAlex Bee }; 1689107283bSAlex Bee 1699ca8b8f8SAlex Bee gpu: gpu@10090000 { 1709ca8b8f8SAlex Bee compatible = "rockchip,rk3128-mali", "arm,mali-400"; 1719ca8b8f8SAlex Bee reg = <0x10090000 0x10000>; 1729ca8b8f8SAlex Bee interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 1739ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 1749ca8b8f8SAlex Bee <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 1759ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 1769ca8b8f8SAlex Bee <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 1779ca8b8f8SAlex Bee <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1789ca8b8f8SAlex Bee interrupt-names = "gp", 1799ca8b8f8SAlex Bee "gpmmu", 1809ca8b8f8SAlex Bee "pp0", 1819ca8b8f8SAlex Bee "ppmmu0", 1829ca8b8f8SAlex Bee "pp1", 1839ca8b8f8SAlex Bee "ppmmu1"; 1849ca8b8f8SAlex Bee clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>; 1859ca8b8f8SAlex Bee clock-names = "bus", "core"; 1869ca8b8f8SAlex Bee operating-points-v2 = <&gpu_opp_table>; 1879ca8b8f8SAlex Bee resets = <&cru SRST_GPU>; 1889ca8b8f8SAlex Bee power-domains = <&power RK3128_PD_GPU>; 1899ca8b8f8SAlex Bee status = "disabled"; 1909ca8b8f8SAlex Bee }; 1919ca8b8f8SAlex Bee 192724ba675SRob Herring pmu: syscon@100a0000 { 193724ba675SRob Herring compatible = "rockchip,rk3128-pmu", "syscon", "simple-mfd"; 194724ba675SRob Herring reg = <0x100a0000 0x1000>; 195edc4802dSAlex Bee 196edc4802dSAlex Bee power: power-controller { 197edc4802dSAlex Bee compatible = "rockchip,rk3128-power-controller"; 198edc4802dSAlex Bee #power-domain-cells = <1>; 199edc4802dSAlex Bee #address-cells = <1>; 200edc4802dSAlex Bee #size-cells = <0>; 201edc4802dSAlex Bee 202edc4802dSAlex Bee power-domain@RK3128_PD_VIO { 203edc4802dSAlex Bee reg = <RK3128_PD_VIO>; 204edc4802dSAlex Bee clocks = <&cru ACLK_CIF>, 205edc4802dSAlex Bee <&cru HCLK_CIF>, 206edc4802dSAlex Bee <&cru DCLK_EBC>, 207edc4802dSAlex Bee <&cru HCLK_EBC>, 208edc4802dSAlex Bee <&cru ACLK_IEP>, 209edc4802dSAlex Bee <&cru HCLK_IEP>, 210edc4802dSAlex Bee <&cru ACLK_LCDC0>, 211edc4802dSAlex Bee <&cru HCLK_LCDC0>, 212edc4802dSAlex Bee <&cru PCLK_MIPI>, 213edc4802dSAlex Bee <&cru ACLK_RGA>, 214edc4802dSAlex Bee <&cru HCLK_RGA>, 215edc4802dSAlex Bee <&cru ACLK_VIO0>, 216edc4802dSAlex Bee <&cru ACLK_VIO1>, 217edc4802dSAlex Bee <&cru HCLK_VIO>, 218edc4802dSAlex Bee <&cru HCLK_VIO_H2P>, 219edc4802dSAlex Bee <&cru DCLK_VOP>, 220edc4802dSAlex Bee <&cru SCLK_VOP>; 221edc4802dSAlex Bee pm_qos = <&qos_ebc>, 222edc4802dSAlex Bee <&qos_iep>, 223edc4802dSAlex Bee <&qos_lcdc>, 224edc4802dSAlex Bee <&qos_rga>, 225edc4802dSAlex Bee <&qos_vip>; 226edc4802dSAlex Bee #power-domain-cells = <0>; 227edc4802dSAlex Bee }; 228edc4802dSAlex Bee 229edc4802dSAlex Bee power-domain@RK3128_PD_VIDEO { 230edc4802dSAlex Bee reg = <RK3128_PD_VIDEO>; 231edc4802dSAlex Bee clocks = <&cru ACLK_VDPU>, 232edc4802dSAlex Bee <&cru HCLK_VDPU>, 233edc4802dSAlex Bee <&cru ACLK_VEPU>, 234edc4802dSAlex Bee <&cru HCLK_VEPU>, 235edc4802dSAlex Bee <&cru SCLK_HEVC_CORE>; 236edc4802dSAlex Bee pm_qos = <&qos_vpu>; 237edc4802dSAlex Bee #power-domain-cells = <0>; 238edc4802dSAlex Bee }; 239edc4802dSAlex Bee 240edc4802dSAlex Bee power-domain@RK3128_PD_GPU { 241edc4802dSAlex Bee reg = <RK3128_PD_GPU>; 242edc4802dSAlex Bee clocks = <&cru ACLK_GPU>; 243edc4802dSAlex Bee pm_qos = <&qos_gpu>; 244edc4802dSAlex Bee #power-domain-cells = <0>; 245edc4802dSAlex Bee }; 246edc4802dSAlex Bee }; 247edc4802dSAlex Bee }; 248edc4802dSAlex Bee 249edc4802dSAlex Bee qos_gpu: qos@1012d000 { 250edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 251edc4802dSAlex Bee reg = <0x1012d000 0x20>; 252edc4802dSAlex Bee }; 253edc4802dSAlex Bee 254edc4802dSAlex Bee qos_vpu: qos@1012e000 { 255edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 256edc4802dSAlex Bee reg = <0x1012e000 0x20>; 257edc4802dSAlex Bee }; 258edc4802dSAlex Bee 259edc4802dSAlex Bee qos_rga: qos@1012f000 { 260edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 261edc4802dSAlex Bee reg = <0x1012f000 0x20>; 262edc4802dSAlex Bee }; 263edc4802dSAlex Bee 264edc4802dSAlex Bee qos_ebc: qos@1012f080 { 265edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 266edc4802dSAlex Bee reg = <0x1012f080 0x20>; 267edc4802dSAlex Bee }; 268edc4802dSAlex Bee 269edc4802dSAlex Bee qos_iep: qos@1012f100 { 270edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 271edc4802dSAlex Bee reg = <0x1012f100 0x20>; 272edc4802dSAlex Bee }; 273edc4802dSAlex Bee 274edc4802dSAlex Bee qos_lcdc: qos@1012f180 { 275edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 276edc4802dSAlex Bee reg = <0x1012f180 0x20>; 277edc4802dSAlex Bee }; 278edc4802dSAlex Bee 279edc4802dSAlex Bee qos_vip: qos@1012f200 { 280edc4802dSAlex Bee compatible = "rockchip,rk3128-qos", "syscon"; 281edc4802dSAlex Bee reg = <0x1012f200 0x20>; 282724ba675SRob Herring }; 283724ba675SRob Herring 284724ba675SRob Herring gic: interrupt-controller@10139000 { 285724ba675SRob Herring compatible = "arm,cortex-a7-gic"; 286724ba675SRob Herring reg = <0x10139000 0x1000>, 287724ba675SRob Herring <0x1013a000 0x1000>, 288724ba675SRob Herring <0x1013c000 0x2000>, 289724ba675SRob Herring <0x1013e000 0x2000>; 290724ba675SRob Herring interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 291724ba675SRob Herring interrupt-controller; 292724ba675SRob Herring #interrupt-cells = <3>; 293724ba675SRob Herring #address-cells = <0>; 294724ba675SRob Herring }; 295724ba675SRob Herring 296724ba675SRob Herring usb_otg: usb@10180000 { 297724ba675SRob Herring compatible = "rockchip,rk3128-usb", "rockchip,rk3066-usb", "snps,dwc2"; 298724ba675SRob Herring reg = <0x10180000 0x40000>; 299724ba675SRob Herring interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 300724ba675SRob Herring clocks = <&cru HCLK_OTG>; 301724ba675SRob Herring clock-names = "otg"; 302724ba675SRob Herring dr_mode = "otg"; 3034b12245eSAlex Bee g-np-tx-fifo-size = <16>; 3044b12245eSAlex Bee g-rx-fifo-size = <280>; 3054b12245eSAlex Bee g-tx-fifo-size = <256 128 128 64 32 16>; 306724ba675SRob Herring phys = <&usb2phy_otg>; 307724ba675SRob Herring phy-names = "usb2-phy"; 308724ba675SRob Herring status = "disabled"; 309724ba675SRob Herring }; 310724ba675SRob Herring 311724ba675SRob Herring usb_host_ehci: usb@101c0000 { 312724ba675SRob Herring compatible = "generic-ehci"; 313724ba675SRob Herring reg = <0x101c0000 0x20000>; 314724ba675SRob Herring interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 315759d6bd9SAlex Bee clocks = <&cru HCLK_HOST2>; 316724ba675SRob Herring phys = <&usb2phy_host>; 317724ba675SRob Herring phy-names = "usb"; 318724ba675SRob Herring status = "disabled"; 319724ba675SRob Herring }; 320724ba675SRob Herring 321724ba675SRob Herring usb_host_ohci: usb@101e0000 { 322724ba675SRob Herring compatible = "generic-ohci"; 323724ba675SRob Herring reg = <0x101e0000 0x20000>; 324724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 325759d6bd9SAlex Bee clocks = <&cru HCLK_HOST2>; 326724ba675SRob Herring phys = <&usb2phy_host>; 327724ba675SRob Herring phy-names = "usb"; 328724ba675SRob Herring status = "disabled"; 329724ba675SRob Herring }; 330724ba675SRob Herring 331724ba675SRob Herring sdmmc: mmc@10214000 { 332724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 333724ba675SRob Herring reg = <0x10214000 0x4000>; 334724ba675SRob Herring interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 335724ba675SRob Herring clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 336724ba675SRob Herring <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 337724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 338724ba675SRob Herring dmas = <&pdma 10>; 339724ba675SRob Herring dma-names = "rx-tx"; 340724ba675SRob Herring fifo-depth = <256>; 341724ba675SRob Herring max-frequency = <150000000>; 342724ba675SRob Herring resets = <&cru SRST_SDMMC>; 343724ba675SRob Herring reset-names = "reset"; 344724ba675SRob Herring status = "disabled"; 345724ba675SRob Herring }; 346724ba675SRob Herring 347724ba675SRob Herring sdio: mmc@10218000 { 348724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 349724ba675SRob Herring reg = <0x10218000 0x4000>; 350724ba675SRob Herring interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 351724ba675SRob Herring clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 352724ba675SRob Herring <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 353724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 354724ba675SRob Herring dmas = <&pdma 11>; 355724ba675SRob Herring dma-names = "rx-tx"; 356724ba675SRob Herring fifo-depth = <256>; 357724ba675SRob Herring max-frequency = <150000000>; 358724ba675SRob Herring resets = <&cru SRST_SDIO>; 359724ba675SRob Herring reset-names = "reset"; 360724ba675SRob Herring status = "disabled"; 361724ba675SRob Herring }; 362724ba675SRob Herring 363724ba675SRob Herring emmc: mmc@1021c000 { 364724ba675SRob Herring compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc"; 365724ba675SRob Herring reg = <0x1021c000 0x4000>; 366724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 367724ba675SRob Herring clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 368724ba675SRob Herring <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 369724ba675SRob Herring clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 370724ba675SRob Herring dmas = <&pdma 12>; 371724ba675SRob Herring dma-names = "rx-tx"; 372724ba675SRob Herring fifo-depth = <256>; 373724ba675SRob Herring max-frequency = <150000000>; 374724ba675SRob Herring resets = <&cru SRST_EMMC>; 375724ba675SRob Herring reset-names = "reset"; 376724ba675SRob Herring status = "disabled"; 377724ba675SRob Herring }; 378724ba675SRob Herring 379724ba675SRob Herring nfc: nand-controller@10500000 { 380724ba675SRob Herring compatible = "rockchip,rk3128-nfc", "rockchip,rk2928-nfc"; 381724ba675SRob Herring reg = <0x10500000 0x4000>; 382724ba675SRob Herring interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 383724ba675SRob Herring clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>; 384724ba675SRob Herring clock-names = "ahb", "nfc"; 385724ba675SRob Herring pinctrl-names = "default"; 386724ba675SRob Herring pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_cs0 387724ba675SRob Herring &flash_dqs &flash_rdn &flash_rdy &flash_wrn>; 388724ba675SRob Herring status = "disabled"; 389724ba675SRob Herring }; 390724ba675SRob Herring 391724ba675SRob Herring cru: clock-controller@20000000 { 392724ba675SRob Herring compatible = "rockchip,rk3128-cru"; 393724ba675SRob Herring reg = <0x20000000 0x1000>; 394724ba675SRob Herring clocks = <&xin24m>; 395724ba675SRob Herring clock-names = "xin24m"; 396724ba675SRob Herring rockchip,grf = <&grf>; 397724ba675SRob Herring #clock-cells = <1>; 398724ba675SRob Herring #reset-cells = <1>; 399724ba675SRob Herring assigned-clocks = <&cru PLL_GPLL>; 400724ba675SRob Herring assigned-clock-rates = <594000000>; 401724ba675SRob Herring }; 402724ba675SRob Herring 403724ba675SRob Herring grf: syscon@20008000 { 404724ba675SRob Herring compatible = "rockchip,rk3128-grf", "syscon", "simple-mfd"; 405724ba675SRob Herring reg = <0x20008000 0x1000>; 406724ba675SRob Herring #address-cells = <1>; 407724ba675SRob Herring #size-cells = <1>; 408724ba675SRob Herring 409724ba675SRob Herring usb2phy: usb2phy@17c { 410724ba675SRob Herring compatible = "rockchip,rk3128-usb2phy"; 411724ba675SRob Herring reg = <0x017c 0x0c>; 412724ba675SRob Herring clocks = <&cru SCLK_OTGPHY0>; 413724ba675SRob Herring clock-names = "phyclk"; 414724ba675SRob Herring clock-output-names = "usb480m_phy"; 415fd610e60SAlex Bee assigned-clocks = <&cru SCLK_USB480M>; 416fd610e60SAlex Bee assigned-clock-parents = <&usb2phy>; 417724ba675SRob Herring #clock-cells = <0>; 418724ba675SRob Herring status = "disabled"; 419724ba675SRob Herring 420724ba675SRob Herring usb2phy_host: host-port { 421724ba675SRob Herring interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 422724ba675SRob Herring interrupt-names = "linestate"; 423724ba675SRob Herring #phy-cells = <0>; 424724ba675SRob Herring status = "disabled"; 425724ba675SRob Herring }; 426724ba675SRob Herring 427724ba675SRob Herring usb2phy_otg: otg-port { 428724ba675SRob Herring interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 429724ba675SRob Herring <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 430724ba675SRob Herring <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 431724ba675SRob Herring interrupt-names = "otg-bvalid", "otg-id", 432724ba675SRob Herring "linestate"; 433724ba675SRob Herring #phy-cells = <0>; 434724ba675SRob Herring status = "disabled"; 435724ba675SRob Herring }; 436724ba675SRob Herring }; 437724ba675SRob Herring }; 438724ba675SRob Herring 439724ba675SRob Herring timer0: timer@20044000 { 440724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 441724ba675SRob Herring reg = <0x20044000 0x20>; 442724ba675SRob Herring interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 4432c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>; 444724ba675SRob Herring clock-names = "pclk", "timer"; 445724ba675SRob Herring }; 446724ba675SRob Herring 447724ba675SRob Herring timer1: timer@20044020 { 448724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 449724ba675SRob Herring reg = <0x20044020 0x20>; 450724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 4512c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER1>; 452724ba675SRob Herring clock-names = "pclk", "timer"; 453724ba675SRob Herring }; 454724ba675SRob Herring 455724ba675SRob Herring timer2: timer@20044040 { 456724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 457724ba675SRob Herring reg = <0x20044040 0x20>; 458724ba675SRob Herring interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 4592c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER2>; 460724ba675SRob Herring clock-names = "pclk", "timer"; 461724ba675SRob Herring }; 462724ba675SRob Herring 463724ba675SRob Herring timer3: timer@20044060 { 464724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 465724ba675SRob Herring reg = <0x20044060 0x20>; 466724ba675SRob Herring interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 4672c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER3>; 468724ba675SRob Herring clock-names = "pclk", "timer"; 469724ba675SRob Herring }; 470724ba675SRob Herring 471724ba675SRob Herring timer4: timer@20044080 { 472724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 473724ba675SRob Herring reg = <0x20044080 0x20>; 474724ba675SRob Herring interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 4752c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER4>; 476724ba675SRob Herring clock-names = "pclk", "timer"; 477724ba675SRob Herring }; 478724ba675SRob Herring 479724ba675SRob Herring timer5: timer@200440a0 { 480724ba675SRob Herring compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer"; 481724ba675SRob Herring reg = <0x200440a0 0x20>; 482724ba675SRob Herring interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 4832c68d26fSAlex Bee clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER5>; 484724ba675SRob Herring clock-names = "pclk", "timer"; 485724ba675SRob Herring }; 486724ba675SRob Herring 487724ba675SRob Herring watchdog: watchdog@2004c000 { 488724ba675SRob Herring compatible = "rockchip,rk3128-wdt", "snps,dw-wdt"; 489724ba675SRob Herring reg = <0x2004c000 0x100>; 490724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 491724ba675SRob Herring clocks = <&cru PCLK_WDT>; 492724ba675SRob Herring status = "disabled"; 493724ba675SRob Herring }; 494724ba675SRob Herring 495724ba675SRob Herring pwm0: pwm@20050000 { 496724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 497724ba675SRob Herring reg = <0x20050000 0x10>; 498724ba675SRob Herring clocks = <&cru PCLK_PWM>; 499724ba675SRob Herring pinctrl-names = "default"; 500724ba675SRob Herring pinctrl-0 = <&pwm0_pin>; 501724ba675SRob Herring #pwm-cells = <3>; 502724ba675SRob Herring status = "disabled"; 503724ba675SRob Herring }; 504724ba675SRob Herring 505724ba675SRob Herring pwm1: pwm@20050010 { 506724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 507724ba675SRob Herring reg = <0x20050010 0x10>; 508724ba675SRob Herring clocks = <&cru PCLK_PWM>; 509724ba675SRob Herring pinctrl-names = "default"; 510724ba675SRob Herring pinctrl-0 = <&pwm1_pin>; 511724ba675SRob Herring #pwm-cells = <3>; 512724ba675SRob Herring status = "disabled"; 513724ba675SRob Herring }; 514724ba675SRob Herring 515724ba675SRob Herring pwm2: pwm@20050020 { 516724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 517724ba675SRob Herring reg = <0x20050020 0x10>; 518724ba675SRob Herring clocks = <&cru PCLK_PWM>; 519724ba675SRob Herring pinctrl-names = "default"; 520724ba675SRob Herring pinctrl-0 = <&pwm2_pin>; 521724ba675SRob Herring #pwm-cells = <3>; 522724ba675SRob Herring status = "disabled"; 523724ba675SRob Herring }; 524724ba675SRob Herring 525724ba675SRob Herring pwm3: pwm@20050030 { 526724ba675SRob Herring compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm"; 527724ba675SRob Herring reg = <0x20050030 0x10>; 528724ba675SRob Herring clocks = <&cru PCLK_PWM>; 529724ba675SRob Herring pinctrl-names = "default"; 530724ba675SRob Herring pinctrl-0 = <&pwm3_pin>; 531724ba675SRob Herring #pwm-cells = <3>; 532724ba675SRob Herring status = "disabled"; 533724ba675SRob Herring }; 534724ba675SRob Herring 535724ba675SRob Herring i2c1: i2c@20056000 { 536724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 537724ba675SRob Herring reg = <0x20056000 0x1000>; 538724ba675SRob Herring interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 539724ba675SRob Herring clock-names = "i2c"; 540724ba675SRob Herring clocks = <&cru PCLK_I2C1>; 541724ba675SRob Herring pinctrl-names = "default"; 542724ba675SRob Herring pinctrl-0 = <&i2c1_xfer>; 543724ba675SRob Herring #address-cells = <1>; 544724ba675SRob Herring #size-cells = <0>; 545724ba675SRob Herring status = "disabled"; 546724ba675SRob Herring }; 547724ba675SRob Herring 548724ba675SRob Herring i2c2: i2c@2005a000 { 549724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 550724ba675SRob Herring reg = <0x2005a000 0x1000>; 551724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 552724ba675SRob Herring clock-names = "i2c"; 553724ba675SRob Herring clocks = <&cru PCLK_I2C2>; 554724ba675SRob Herring pinctrl-names = "default"; 555724ba675SRob Herring pinctrl-0 = <&i2c2_xfer>; 556724ba675SRob Herring #address-cells = <1>; 557724ba675SRob Herring #size-cells = <0>; 558724ba675SRob Herring status = "disabled"; 559724ba675SRob Herring }; 560724ba675SRob Herring 561724ba675SRob Herring i2c3: i2c@2005e000 { 562724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 563724ba675SRob Herring reg = <0x2005e000 0x1000>; 564724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 565724ba675SRob Herring clock-names = "i2c"; 566724ba675SRob Herring clocks = <&cru PCLK_I2C3>; 567724ba675SRob Herring pinctrl-names = "default"; 568724ba675SRob Herring pinctrl-0 = <&i2c3_xfer>; 569724ba675SRob Herring #address-cells = <1>; 570724ba675SRob Herring #size-cells = <0>; 571724ba675SRob Herring status = "disabled"; 572724ba675SRob Herring }; 573724ba675SRob Herring 574724ba675SRob Herring uart0: serial@20060000 { 575724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 576724ba675SRob Herring reg = <0x20060000 0x100>; 577724ba675SRob Herring interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 578724ba675SRob Herring clock-frequency = <24000000>; 579724ba675SRob Herring clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 580724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 581724ba675SRob Herring dmas = <&pdma 2>, <&pdma 3>; 582724ba675SRob Herring dma-names = "tx", "rx"; 583724ba675SRob Herring pinctrl-names = "default"; 584724ba675SRob Herring pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 585724ba675SRob Herring reg-io-width = <4>; 586724ba675SRob Herring reg-shift = <2>; 587724ba675SRob Herring status = "disabled"; 588724ba675SRob Herring }; 589724ba675SRob Herring 590724ba675SRob Herring uart1: serial@20064000 { 591724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 592724ba675SRob Herring reg = <0x20064000 0x100>; 593724ba675SRob Herring interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 594724ba675SRob Herring clock-frequency = <24000000>; 595724ba675SRob Herring clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 596724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 597724ba675SRob Herring dmas = <&pdma 4>, <&pdma 5>; 598724ba675SRob Herring dma-names = "tx", "rx"; 599724ba675SRob Herring pinctrl-names = "default"; 600724ba675SRob Herring pinctrl-0 = <&uart1_xfer>; 601724ba675SRob Herring reg-io-width = <4>; 602724ba675SRob Herring reg-shift = <2>; 603724ba675SRob Herring status = "disabled"; 604724ba675SRob Herring }; 605724ba675SRob Herring 606724ba675SRob Herring uart2: serial@20068000 { 607724ba675SRob Herring compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart"; 608724ba675SRob Herring reg = <0x20068000 0x100>; 609724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 610724ba675SRob Herring clock-frequency = <24000000>; 611724ba675SRob Herring clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 612724ba675SRob Herring clock-names = "baudclk", "apb_pclk"; 613724ba675SRob Herring dmas = <&pdma 6>, <&pdma 7>; 614724ba675SRob Herring dma-names = "tx", "rx"; 615724ba675SRob Herring pinctrl-names = "default"; 616724ba675SRob Herring pinctrl-0 = <&uart2_xfer>; 617724ba675SRob Herring reg-io-width = <4>; 618724ba675SRob Herring reg-shift = <2>; 619724ba675SRob Herring status = "disabled"; 620724ba675SRob Herring }; 621724ba675SRob Herring 622724ba675SRob Herring saradc: saradc@2006c000 { 623724ba675SRob Herring compatible = "rockchip,saradc"; 624724ba675SRob Herring reg = <0x2006c000 0x100>; 625724ba675SRob Herring interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 626724ba675SRob Herring clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 627724ba675SRob Herring clock-names = "saradc", "apb_pclk"; 628724ba675SRob Herring resets = <&cru SRST_SARADC>; 629724ba675SRob Herring reset-names = "saradc-apb"; 630724ba675SRob Herring #io-channel-cells = <1>; 631724ba675SRob Herring status = "disabled"; 632724ba675SRob Herring }; 633724ba675SRob Herring 634724ba675SRob Herring i2c0: i2c@20072000 { 635724ba675SRob Herring compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c"; 6362e9cbc41SAlex Bee reg = <0x20072000 0x1000>; 637724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 638724ba675SRob Herring clock-names = "i2c"; 639724ba675SRob Herring clocks = <&cru PCLK_I2C0>; 640724ba675SRob Herring pinctrl-names = "default"; 641724ba675SRob Herring pinctrl-0 = <&i2c0_xfer>; 642724ba675SRob Herring #address-cells = <1>; 643724ba675SRob Herring #size-cells = <0>; 644724ba675SRob Herring status = "disabled"; 645724ba675SRob Herring }; 646724ba675SRob Herring 647724ba675SRob Herring spi0: spi@20074000 { 648724ba675SRob Herring compatible = "rockchip,rk3128-spi", "rockchip,rk3066-spi"; 649724ba675SRob Herring reg = <0x20074000 0x1000>; 650724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 651724ba675SRob Herring clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>; 652724ba675SRob Herring clock-names = "spiclk", "apb_pclk"; 653724ba675SRob Herring dmas = <&pdma 8>, <&pdma 9>; 654724ba675SRob Herring dma-names = "tx", "rx"; 655724ba675SRob Herring pinctrl-names = "default"; 656724ba675SRob Herring pinctrl-0 = <&spi0_tx &spi0_rx &spi0_clk &spi0_cs0 &spi0_cs1>; 657724ba675SRob Herring #address-cells = <1>; 658724ba675SRob Herring #size-cells = <0>; 659724ba675SRob Herring status = "disabled"; 660724ba675SRob Herring }; 661724ba675SRob Herring 662724ba675SRob Herring pdma: dma-controller@20078000 { 663724ba675SRob Herring compatible = "arm,pl330", "arm,primecell"; 664724ba675SRob Herring reg = <0x20078000 0x4000>; 665724ba675SRob Herring interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 666724ba675SRob Herring <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 667724ba675SRob Herring arm,pl330-broken-no-flushp; 668b0b4e978SAlex Bee arm,pl330-periph-burst; 669724ba675SRob Herring clocks = <&cru ACLK_DMAC>; 670724ba675SRob Herring clock-names = "apb_pclk"; 671724ba675SRob Herring #dma-cells = <1>; 672724ba675SRob Herring }; 673724ba675SRob Herring 6743d880c31SAlex Bee gmac: ethernet@2008c000 { 6753d880c31SAlex Bee compatible = "rockchip,rk3128-gmac"; 6763d880c31SAlex Bee reg = <0x2008c000 0x4000>; 6773d880c31SAlex Bee interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 6783d880c31SAlex Bee <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 6793d880c31SAlex Bee interrupt-names = "macirq", "eth_wake_irq"; 6803d880c31SAlex Bee clocks = <&cru SCLK_MAC>, 6813d880c31SAlex Bee <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>, 6823d880c31SAlex Bee <&cru SCLK_MAC_REF>, <&cru SCLK_MAC_REFOUT>, 6833d880c31SAlex Bee <&cru ACLK_GMAC>, <&cru PCLK_GMAC>; 6843d880c31SAlex Bee clock-names = "stmmaceth", 6853d880c31SAlex Bee "mac_clk_rx", "mac_clk_tx", 6863d880c31SAlex Bee "clk_mac_ref", "clk_mac_refout", 6873d880c31SAlex Bee "aclk_mac", "pclk_mac"; 6883d880c31SAlex Bee resets = <&cru SRST_GMAC>; 6893d880c31SAlex Bee reset-names = "stmmaceth"; 6903d880c31SAlex Bee rockchip,grf = <&grf>; 6913d880c31SAlex Bee rx-fifo-depth = <4096>; 6923d880c31SAlex Bee tx-fifo-depth = <2048>; 6933d880c31SAlex Bee status = "disabled"; 6943d880c31SAlex Bee 6953d880c31SAlex Bee mdio: mdio { 6963d880c31SAlex Bee compatible = "snps,dwmac-mdio"; 6973d880c31SAlex Bee #address-cells = <0x1>; 6983d880c31SAlex Bee #size-cells = <0x0>; 6993d880c31SAlex Bee }; 7003d880c31SAlex Bee }; 7013d880c31SAlex Bee 702724ba675SRob Herring pinctrl: pinctrl { 703724ba675SRob Herring compatible = "rockchip,rk3128-pinctrl"; 704724ba675SRob Herring rockchip,grf = <&grf>; 705724ba675SRob Herring #address-cells = <1>; 706724ba675SRob Herring #size-cells = <1>; 707724ba675SRob Herring ranges; 708724ba675SRob Herring 709724ba675SRob Herring gpio0: gpio@2007c000 { 710724ba675SRob Herring compatible = "rockchip,gpio-bank"; 711724ba675SRob Herring reg = <0x2007c000 0x100>; 712724ba675SRob Herring interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 713724ba675SRob Herring clocks = <&cru PCLK_GPIO0>; 714724ba675SRob Herring gpio-controller; 715724ba675SRob Herring #gpio-cells = <2>; 716724ba675SRob Herring interrupt-controller; 717724ba675SRob Herring #interrupt-cells = <2>; 718724ba675SRob Herring }; 719724ba675SRob Herring 720724ba675SRob Herring gpio1: gpio@20080000 { 721724ba675SRob Herring compatible = "rockchip,gpio-bank"; 722724ba675SRob Herring reg = <0x20080000 0x100>; 723724ba675SRob Herring interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 724724ba675SRob Herring clocks = <&cru PCLK_GPIO1>; 725724ba675SRob Herring gpio-controller; 726724ba675SRob Herring #gpio-cells = <2>; 727724ba675SRob Herring interrupt-controller; 728724ba675SRob Herring #interrupt-cells = <2>; 729724ba675SRob Herring }; 730724ba675SRob Herring 731724ba675SRob Herring gpio2: gpio@20084000 { 732724ba675SRob Herring compatible = "rockchip,gpio-bank"; 733724ba675SRob Herring reg = <0x20084000 0x100>; 734724ba675SRob Herring interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 735724ba675SRob Herring clocks = <&cru PCLK_GPIO2>; 736724ba675SRob Herring gpio-controller; 737724ba675SRob Herring #gpio-cells = <2>; 738724ba675SRob Herring interrupt-controller; 739724ba675SRob Herring #interrupt-cells = <2>; 740724ba675SRob Herring }; 741724ba675SRob Herring 742724ba675SRob Herring gpio3: gpio@20088000 { 743724ba675SRob Herring compatible = "rockchip,gpio-bank"; 744724ba675SRob Herring reg = <0x20088000 0x100>; 745724ba675SRob Herring interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 746724ba675SRob Herring clocks = <&cru PCLK_GPIO3>; 747724ba675SRob Herring gpio-controller; 748724ba675SRob Herring #gpio-cells = <2>; 749724ba675SRob Herring interrupt-controller; 750724ba675SRob Herring #interrupt-cells = <2>; 751724ba675SRob Herring }; 752724ba675SRob Herring 753724ba675SRob Herring pcfg_pull_default: pcfg-pull-default { 754724ba675SRob Herring bias-pull-pin-default; 755724ba675SRob Herring }; 756724ba675SRob Herring 757724ba675SRob Herring pcfg_pull_none: pcfg-pull-none { 758724ba675SRob Herring bias-disable; 759724ba675SRob Herring }; 760724ba675SRob Herring 761724ba675SRob Herring emmc { 762724ba675SRob Herring emmc_clk: emmc-clk { 763724ba675SRob Herring rockchip,pins = <2 RK_PA7 2 &pcfg_pull_none>; 764724ba675SRob Herring }; 765724ba675SRob Herring 766724ba675SRob Herring emmc_cmd: emmc-cmd { 767724ba675SRob Herring rockchip,pins = <1 RK_PC6 2 &pcfg_pull_default>; 768724ba675SRob Herring }; 769724ba675SRob Herring 770724ba675SRob Herring emmc_cmd1: emmc-cmd1 { 771724ba675SRob Herring rockchip,pins = <2 RK_PA4 2 &pcfg_pull_default>; 772724ba675SRob Herring }; 773724ba675SRob Herring 774724ba675SRob Herring emmc_pwr: emmc-pwr { 775724ba675SRob Herring rockchip,pins = <2 RK_PA5 2 &pcfg_pull_default>; 776724ba675SRob Herring }; 777724ba675SRob Herring 778724ba675SRob Herring emmc_bus1: emmc-bus1 { 779724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>; 780724ba675SRob Herring }; 781724ba675SRob Herring 782724ba675SRob Herring emmc_bus4: emmc-bus4 { 783724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>, 784724ba675SRob Herring <1 RK_PD1 2 &pcfg_pull_default>, 785724ba675SRob Herring <1 RK_PD2 2 &pcfg_pull_default>, 786724ba675SRob Herring <1 RK_PD3 2 &pcfg_pull_default>; 787724ba675SRob Herring }; 788724ba675SRob Herring 789724ba675SRob Herring emmc_bus8: emmc-bus8 { 790724ba675SRob Herring rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>, 791724ba675SRob Herring <1 RK_PD1 2 &pcfg_pull_default>, 792724ba675SRob Herring <1 RK_PD2 2 &pcfg_pull_default>, 793724ba675SRob Herring <1 RK_PD3 2 &pcfg_pull_default>, 794724ba675SRob Herring <1 RK_PD4 2 &pcfg_pull_default>, 795724ba675SRob Herring <1 RK_PD5 2 &pcfg_pull_default>, 796724ba675SRob Herring <1 RK_PD6 2 &pcfg_pull_default>, 797724ba675SRob Herring <1 RK_PD7 2 &pcfg_pull_default>; 798724ba675SRob Herring }; 799724ba675SRob Herring }; 800724ba675SRob Herring 801724ba675SRob Herring gmac { 802724ba675SRob Herring rgmii_pins: rgmii-pins { 803724ba675SRob Herring rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>, 804724ba675SRob Herring <2 RK_PB1 3 &pcfg_pull_default>, 805724ba675SRob Herring <2 RK_PB3 3 &pcfg_pull_default>, 806724ba675SRob Herring <2 RK_PB4 3 &pcfg_pull_default>, 807724ba675SRob Herring <2 RK_PB5 3 &pcfg_pull_default>, 808724ba675SRob Herring <2 RK_PB6 3 &pcfg_pull_default>, 809724ba675SRob Herring <2 RK_PC0 3 &pcfg_pull_default>, 810724ba675SRob Herring <2 RK_PC1 3 &pcfg_pull_default>, 811724ba675SRob Herring <2 RK_PC2 3 &pcfg_pull_default>, 812724ba675SRob Herring <2 RK_PC3 3 &pcfg_pull_default>, 813724ba675SRob Herring <2 RK_PD1 3 &pcfg_pull_default>, 814724ba675SRob Herring <2 RK_PC4 4 &pcfg_pull_default>, 815724ba675SRob Herring <2 RK_PC5 4 &pcfg_pull_default>, 816724ba675SRob Herring <2 RK_PC6 4 &pcfg_pull_default>, 817724ba675SRob Herring <2 RK_PC7 4 &pcfg_pull_default>; 818724ba675SRob Herring }; 819724ba675SRob Herring 820724ba675SRob Herring rmii_pins: rmii-pins { 821724ba675SRob Herring rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>, 822724ba675SRob Herring <2 RK_PB4 3 &pcfg_pull_default>, 823724ba675SRob Herring <2 RK_PB5 3 &pcfg_pull_default>, 824724ba675SRob Herring <2 RK_PB6 3 &pcfg_pull_default>, 825724ba675SRob Herring <2 RK_PB7 3 &pcfg_pull_default>, 826724ba675SRob Herring <2 RK_PC0 3 &pcfg_pull_default>, 827724ba675SRob Herring <2 RK_PC1 3 &pcfg_pull_default>, 828724ba675SRob Herring <2 RK_PC2 3 &pcfg_pull_default>, 829724ba675SRob Herring <2 RK_PC3 3 &pcfg_pull_default>, 830724ba675SRob Herring <2 RK_PD1 3 &pcfg_pull_default>; 831724ba675SRob Herring }; 832724ba675SRob Herring }; 833724ba675SRob Herring 834724ba675SRob Herring hdmi { 835724ba675SRob Herring hdmii2c_xfer: hdmii2c-xfer { 836724ba675SRob Herring rockchip,pins = <0 RK_PA6 2 &pcfg_pull_none>, 837724ba675SRob Herring <0 RK_PA7 2 &pcfg_pull_none>; 838724ba675SRob Herring }; 839724ba675SRob Herring 840724ba675SRob Herring hdmi_hpd: hdmi-hpd { 841724ba675SRob Herring rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>; 842724ba675SRob Herring }; 843724ba675SRob Herring 844724ba675SRob Herring hdmi_cec: hdmi-cec { 845724ba675SRob Herring rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>; 846724ba675SRob Herring }; 847724ba675SRob Herring }; 848724ba675SRob Herring 849724ba675SRob Herring i2c0 { 850724ba675SRob Herring i2c0_xfer: i2c0-xfer { 851724ba675SRob Herring rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>, 852724ba675SRob Herring <0 RK_PA1 1 &pcfg_pull_none>; 853724ba675SRob Herring }; 854724ba675SRob Herring }; 855724ba675SRob Herring 856724ba675SRob Herring i2c1 { 857724ba675SRob Herring i2c1_xfer: i2c1-xfer { 858724ba675SRob Herring rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>, 859724ba675SRob Herring <0 RK_PA3 1 &pcfg_pull_none>; 860724ba675SRob Herring }; 861724ba675SRob Herring }; 862724ba675SRob Herring 863724ba675SRob Herring i2c2 { 864724ba675SRob Herring i2c2_xfer: i2c2-xfer { 865724ba675SRob Herring rockchip,pins = <2 RK_PC4 3 &pcfg_pull_none>, 866724ba675SRob Herring <2 RK_PC5 3 &pcfg_pull_none>; 867724ba675SRob Herring }; 868724ba675SRob Herring }; 869724ba675SRob Herring 870724ba675SRob Herring i2c3 { 871724ba675SRob Herring i2c3_xfer: i2c3-xfer { 872724ba675SRob Herring rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>, 873724ba675SRob Herring <0 RK_PA7 1 &pcfg_pull_none>; 874724ba675SRob Herring }; 875724ba675SRob Herring }; 876724ba675SRob Herring 877724ba675SRob Herring i2s { 878724ba675SRob Herring i2s_bus: i2s-bus { 879724ba675SRob Herring rockchip,pins = <0 RK_PB0 1 &pcfg_pull_none>, 880724ba675SRob Herring <0 RK_PB1 1 &pcfg_pull_none>, 881724ba675SRob Herring <0 RK_PB3 1 &pcfg_pull_none>, 882724ba675SRob Herring <0 RK_PB4 1 &pcfg_pull_none>, 883724ba675SRob Herring <0 RK_PB5 1 &pcfg_pull_none>, 884724ba675SRob Herring <0 RK_PB6 1 &pcfg_pull_none>; 885724ba675SRob Herring }; 886724ba675SRob Herring 887724ba675SRob Herring i2s1_bus: i2s1-bus { 888724ba675SRob Herring rockchip,pins = <1 RK_PA0 1 &pcfg_pull_none>, 889724ba675SRob Herring <1 RK_PA1 1 &pcfg_pull_none>, 890724ba675SRob Herring <1 RK_PA2 1 &pcfg_pull_none>, 891724ba675SRob Herring <1 RK_PA3 1 &pcfg_pull_none>, 892724ba675SRob Herring <1 RK_PA4 1 &pcfg_pull_none>, 893724ba675SRob Herring <1 RK_PA5 1 &pcfg_pull_none>; 894724ba675SRob Herring }; 895724ba675SRob Herring }; 896724ba675SRob Herring 897724ba675SRob Herring lcdc { 898724ba675SRob Herring lcdc_dclk: lcdc-dclk { 899724ba675SRob Herring rockchip,pins = <2 RK_PB0 1 &pcfg_pull_none>; 900724ba675SRob Herring }; 901724ba675SRob Herring 902724ba675SRob Herring lcdc_den: lcdc-den { 903724ba675SRob Herring rockchip,pins = <2 RK_PB3 1 &pcfg_pull_none>; 904724ba675SRob Herring }; 905724ba675SRob Herring 906724ba675SRob Herring lcdc_hsync: lcdc-hsync { 907724ba675SRob Herring rockchip,pins = <2 RK_PB1 1 &pcfg_pull_none>; 908724ba675SRob Herring }; 909724ba675SRob Herring 910724ba675SRob Herring lcdc_vsync: lcdc-vsync { 911724ba675SRob Herring rockchip,pins = <2 RK_PB2 1 &pcfg_pull_none>; 912724ba675SRob Herring }; 913724ba675SRob Herring 914724ba675SRob Herring lcdc_rgb24: lcdc-rgb24 { 915724ba675SRob Herring rockchip,pins = <2 RK_PB4 1 &pcfg_pull_none>, 916724ba675SRob Herring <2 RK_PB5 1 &pcfg_pull_none>, 917724ba675SRob Herring <2 RK_PB6 1 &pcfg_pull_none>, 918724ba675SRob Herring <2 RK_PB7 1 &pcfg_pull_none>, 919724ba675SRob Herring <2 RK_PC0 1 &pcfg_pull_none>, 920724ba675SRob Herring <2 RK_PC1 1 &pcfg_pull_none>, 921724ba675SRob Herring <2 RK_PC2 1 &pcfg_pull_none>, 922724ba675SRob Herring <2 RK_PC3 1 &pcfg_pull_none>, 923724ba675SRob Herring <2 RK_PC4 1 &pcfg_pull_none>, 924724ba675SRob Herring <2 RK_PC5 1 &pcfg_pull_none>, 925724ba675SRob Herring <2 RK_PC6 1 &pcfg_pull_none>, 926724ba675SRob Herring <2 RK_PC7 1 &pcfg_pull_none>, 927724ba675SRob Herring <2 RK_PD0 1 &pcfg_pull_none>, 928724ba675SRob Herring <2 RK_PD1 1 &pcfg_pull_none>; 929724ba675SRob Herring }; 930724ba675SRob Herring }; 931724ba675SRob Herring 932724ba675SRob Herring nfc { 933724ba675SRob Herring flash_ale: flash-ale { 934724ba675SRob Herring rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>; 935724ba675SRob Herring }; 936724ba675SRob Herring 937724ba675SRob Herring flash_cle: flash-cle { 938724ba675SRob Herring rockchip,pins = <2 RK_PA1 1 &pcfg_pull_none>; 939724ba675SRob Herring }; 940724ba675SRob Herring 941724ba675SRob Herring flash_wrn: flash-wrn { 942724ba675SRob Herring rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>; 943724ba675SRob Herring }; 944724ba675SRob Herring 945724ba675SRob Herring flash_rdn: flash-rdn { 946724ba675SRob Herring rockchip,pins = <2 RK_PA3 1 &pcfg_pull_none>; 947724ba675SRob Herring }; 948724ba675SRob Herring 949724ba675SRob Herring flash_rdy: flash-rdy { 950724ba675SRob Herring rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>; 951724ba675SRob Herring }; 952724ba675SRob Herring 953724ba675SRob Herring flash_cs0: flash-cs0 { 954724ba675SRob Herring rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>; 955724ba675SRob Herring }; 956724ba675SRob Herring 957724ba675SRob Herring flash_dqs: flash-dqs { 958724ba675SRob Herring rockchip,pins = <2 RK_PA7 1 &pcfg_pull_none>; 959724ba675SRob Herring }; 960724ba675SRob Herring 961724ba675SRob Herring flash_bus8: flash-bus8 { 962724ba675SRob Herring rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>, 963724ba675SRob Herring <1 RK_PD1 1 &pcfg_pull_none>, 964724ba675SRob Herring <1 RK_PD2 1 &pcfg_pull_none>, 965724ba675SRob Herring <1 RK_PD3 1 &pcfg_pull_none>, 966724ba675SRob Herring <1 RK_PD4 1 &pcfg_pull_none>, 967724ba675SRob Herring <1 RK_PD5 1 &pcfg_pull_none>, 968724ba675SRob Herring <1 RK_PD6 1 &pcfg_pull_none>, 969724ba675SRob Herring <1 RK_PD7 1 &pcfg_pull_none>; 970724ba675SRob Herring }; 971724ba675SRob Herring }; 972724ba675SRob Herring 973724ba675SRob Herring pwm0 { 974724ba675SRob Herring pwm0_pin: pwm0-pin { 975724ba675SRob Herring rockchip,pins = <0 RK_PD2 1 &pcfg_pull_none>; 976724ba675SRob Herring }; 977724ba675SRob Herring }; 978724ba675SRob Herring 979724ba675SRob Herring pwm1 { 980724ba675SRob Herring pwm1_pin: pwm1-pin { 981724ba675SRob Herring rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>; 982724ba675SRob Herring }; 983724ba675SRob Herring }; 984724ba675SRob Herring 985724ba675SRob Herring pwm2 { 986724ba675SRob Herring pwm2_pin: pwm2-pin { 987724ba675SRob Herring rockchip,pins = <0 RK_PD4 1 &pcfg_pull_none>; 988724ba675SRob Herring }; 989724ba675SRob Herring }; 990724ba675SRob Herring 991724ba675SRob Herring pwm3 { 992724ba675SRob Herring pwm3_pin: pwm3-pin { 993724ba675SRob Herring rockchip,pins = <3 RK_PD2 1 &pcfg_pull_none>; 994724ba675SRob Herring }; 995724ba675SRob Herring }; 996724ba675SRob Herring 997724ba675SRob Herring sdio { 998724ba675SRob Herring sdio_clk: sdio-clk { 999724ba675SRob Herring rockchip,pins = <1 RK_PA0 2 &pcfg_pull_none>; 1000724ba675SRob Herring }; 1001724ba675SRob Herring 1002724ba675SRob Herring sdio_cmd: sdio-cmd { 1003724ba675SRob Herring rockchip,pins = <0 RK_PA3 2 &pcfg_pull_default>; 1004724ba675SRob Herring }; 1005724ba675SRob Herring 1006724ba675SRob Herring sdio_pwren: sdio-pwren { 1007724ba675SRob Herring rockchip,pins = <0 RK_PD6 1 &pcfg_pull_default>; 1008724ba675SRob Herring }; 1009724ba675SRob Herring 1010724ba675SRob Herring sdio_bus4: sdio-bus4 { 1011724ba675SRob Herring rockchip,pins = <1 RK_PA1 2 &pcfg_pull_default>, 1012724ba675SRob Herring <1 RK_PA2 2 &pcfg_pull_default>, 1013724ba675SRob Herring <1 RK_PA4 2 &pcfg_pull_default>, 1014724ba675SRob Herring <1 RK_PA5 2 &pcfg_pull_default>; 1015724ba675SRob Herring }; 1016724ba675SRob Herring }; 1017724ba675SRob Herring 1018724ba675SRob Herring sdmmc { 1019724ba675SRob Herring sdmmc_clk: sdmmc-clk { 1020724ba675SRob Herring rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>; 1021724ba675SRob Herring }; 1022724ba675SRob Herring 1023724ba675SRob Herring sdmmc_cmd: sdmmc-cmd { 1024724ba675SRob Herring rockchip,pins = <1 RK_PB7 1 &pcfg_pull_default>; 1025724ba675SRob Herring }; 1026724ba675SRob Herring 1027cdc86eeeSAlex Bee sdmmc_det: sdmmc-det { 1028cdc86eeeSAlex Bee rockchip,pins = <1 RK_PC1 1 &pcfg_pull_default>; 1029cdc86eeeSAlex Bee }; 1030cdc86eeeSAlex Bee 1031724ba675SRob Herring sdmmc_wp: sdmmc-wp { 1032724ba675SRob Herring rockchip,pins = <1 RK_PA7 1 &pcfg_pull_default>; 1033724ba675SRob Herring }; 1034724ba675SRob Herring 1035724ba675SRob Herring sdmmc_pwren: sdmmc-pwren { 1036724ba675SRob Herring rockchip,pins = <1 RK_PB6 1 &pcfg_pull_default>; 1037724ba675SRob Herring }; 1038724ba675SRob Herring 1039724ba675SRob Herring sdmmc_bus4: sdmmc-bus4 { 1040724ba675SRob Herring rockchip,pins = <1 RK_PC2 1 &pcfg_pull_default>, 1041724ba675SRob Herring <1 RK_PC3 1 &pcfg_pull_default>, 1042724ba675SRob Herring <1 RK_PC4 1 &pcfg_pull_default>, 1043724ba675SRob Herring <1 RK_PC5 1 &pcfg_pull_default>; 1044724ba675SRob Herring }; 1045724ba675SRob Herring }; 1046724ba675SRob Herring 1047724ba675SRob Herring spdif { 1048724ba675SRob Herring spdif_tx: spdif-tx { 1049724ba675SRob Herring rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>; 1050724ba675SRob Herring }; 1051724ba675SRob Herring }; 1052724ba675SRob Herring 1053724ba675SRob Herring spi0 { 1054724ba675SRob Herring spi0_clk: spi0-clk { 1055724ba675SRob Herring rockchip,pins = <1 RK_PB0 1 &pcfg_pull_default>; 1056724ba675SRob Herring }; 1057724ba675SRob Herring 1058724ba675SRob Herring spi0_cs0: spi0-cs0 { 1059724ba675SRob Herring rockchip,pins = <1 RK_PB3 1 &pcfg_pull_default>; 1060724ba675SRob Herring }; 1061724ba675SRob Herring 1062724ba675SRob Herring spi0_tx: spi0-tx { 1063724ba675SRob Herring rockchip,pins = <1 RK_PB1 1 &pcfg_pull_default>; 1064724ba675SRob Herring }; 1065724ba675SRob Herring 1066724ba675SRob Herring spi0_rx: spi0-rx { 1067724ba675SRob Herring rockchip,pins = <1 RK_PB2 1 &pcfg_pull_default>; 1068724ba675SRob Herring }; 1069724ba675SRob Herring 1070724ba675SRob Herring spi0_cs1: spi0-cs1 { 1071724ba675SRob Herring rockchip,pins = <1 RK_PB4 1 &pcfg_pull_default>; 1072724ba675SRob Herring }; 1073724ba675SRob Herring 1074724ba675SRob Herring spi1_clk: spi1-clk { 1075724ba675SRob Herring rockchip,pins = <2 RK_PA0 2 &pcfg_pull_default>; 1076724ba675SRob Herring }; 1077724ba675SRob Herring 1078724ba675SRob Herring spi1_cs0: spi1-cs0 { 1079724ba675SRob Herring rockchip,pins = <1 RK_PD6 3 &pcfg_pull_default>; 1080724ba675SRob Herring }; 1081724ba675SRob Herring 1082724ba675SRob Herring spi1_tx: spi1-tx { 1083724ba675SRob Herring rockchip,pins = <1 RK_PD5 3 &pcfg_pull_default>; 1084724ba675SRob Herring }; 1085724ba675SRob Herring 1086724ba675SRob Herring spi1_rx: spi1-rx { 1087724ba675SRob Herring rockchip,pins = <1 RK_PD4 3 &pcfg_pull_default>; 1088724ba675SRob Herring }; 1089724ba675SRob Herring 1090724ba675SRob Herring spi1_cs1: spi1-cs1 { 1091724ba675SRob Herring rockchip,pins = <1 RK_PD7 3 &pcfg_pull_default>; 1092724ba675SRob Herring }; 1093724ba675SRob Herring 1094724ba675SRob Herring spi2_clk: spi2-clk { 1095724ba675SRob Herring rockchip,pins = <0 RK_PB1 2 &pcfg_pull_default>; 1096724ba675SRob Herring }; 1097724ba675SRob Herring 1098724ba675SRob Herring spi2_cs0: spi2-cs0 { 1099724ba675SRob Herring rockchip,pins = <0 RK_PB6 2 &pcfg_pull_default>; 1100724ba675SRob Herring }; 1101724ba675SRob Herring 1102724ba675SRob Herring spi2_tx: spi2-tx { 1103724ba675SRob Herring rockchip,pins = <0 RK_PB3 2 &pcfg_pull_default>; 1104724ba675SRob Herring }; 1105724ba675SRob Herring 1106724ba675SRob Herring spi2_rx: spi2-rx { 1107724ba675SRob Herring rockchip,pins = <0 RK_PB5 2 &pcfg_pull_default>; 1108724ba675SRob Herring }; 1109724ba675SRob Herring }; 1110724ba675SRob Herring 1111724ba675SRob Herring uart0 { 1112724ba675SRob Herring uart0_xfer: uart0-xfer { 1113724ba675SRob Herring rockchip,pins = <2 RK_PD2 2 &pcfg_pull_default>, 1114724ba675SRob Herring <2 RK_PD3 2 &pcfg_pull_none>; 1115724ba675SRob Herring }; 1116724ba675SRob Herring 1117724ba675SRob Herring uart0_cts: uart0-cts { 1118724ba675SRob Herring rockchip,pins = <2 RK_PD5 2 &pcfg_pull_none>; 1119724ba675SRob Herring }; 1120724ba675SRob Herring 1121724ba675SRob Herring uart0_rts: uart0-rts { 1122724ba675SRob Herring rockchip,pins = <0 RK_PC1 2 &pcfg_pull_none>; 1123724ba675SRob Herring }; 1124724ba675SRob Herring }; 1125724ba675SRob Herring 1126724ba675SRob Herring uart1 { 1127724ba675SRob Herring uart1_xfer: uart1-xfer { 1128724ba675SRob Herring rockchip,pins = <1 RK_PB1 2 &pcfg_pull_default>, 1129724ba675SRob Herring <1 RK_PB2 2 &pcfg_pull_default>; 1130724ba675SRob Herring }; 1131724ba675SRob Herring 1132724ba675SRob Herring uart1_cts: uart1-cts { 1133724ba675SRob Herring rockchip,pins = <1 RK_PB0 2 &pcfg_pull_none>; 1134724ba675SRob Herring }; 1135724ba675SRob Herring 1136724ba675SRob Herring uart1_rts: uart1-rts { 1137724ba675SRob Herring rockchip,pins = <1 RK_PB3 2 &pcfg_pull_none>; 1138724ba675SRob Herring }; 1139724ba675SRob Herring }; 1140724ba675SRob Herring 1141724ba675SRob Herring uart2 { 1142724ba675SRob Herring uart2_xfer: uart2-xfer { 1143724ba675SRob Herring rockchip,pins = <1 RK_PC2 2 &pcfg_pull_default>, 1144724ba675SRob Herring <1 RK_PC3 2 &pcfg_pull_none>; 1145724ba675SRob Herring }; 1146724ba675SRob Herring 1147724ba675SRob Herring uart2_cts: uart2-cts { 1148724ba675SRob Herring rockchip,pins = <0 RK_PD1 1 &pcfg_pull_none>; 1149724ba675SRob Herring }; 1150724ba675SRob Herring 1151724ba675SRob Herring uart2_rts: uart2-rts { 1152724ba675SRob Herring rockchip,pins = <0 RK_PD0 1 &pcfg_pull_none>; 1153724ba675SRob Herring }; 1154724ba675SRob Herring }; 1155724ba675SRob Herring }; 1156724ba675SRob Herring}; 1157