xref: /linux/arch/arm/boot/dts/nxp/imx/imx6ul-tx6ul.dtsi (revision 55a42f78ffd386e01a5404419f8c5ded7db70a21)
1// SPDX-License-Identifier: (GPL-2.0-only OR MIT)
2/*
3 * Copyright 2015 Lothar Waßmann <LW@KARO-electronics.de>
4 */
5
6#include <dt-bindings/gpio/gpio.h>
7#include <dt-bindings/interrupt-controller/irq.h>
8#include <dt-bindings/pwm/pwm.h>
9
10/ {
11	aliases {
12		can0 = &can2;
13		can1 = &can1;
14		display = &display;
15		i2c0 = &i2c2;
16		i2c1 = &i2c_gpio;
17		i2c2 = &i2c1;
18		i2c3 = &i2c3;
19		i2c4 = &i2c4;
20		lcdif-23bit-pins-a = &pinctrl_disp0_1;
21		lcdif-24bit-pins-a = &pinctrl_disp0_2;
22		pwm0 = &pwm5;
23		reg-can-xcvr = &reg_can_xcvr;
24		serial2 = &uart5;
25		serial4 = &uart3;
26		spi0 = &ecspi2;
27		spi1 = &spi_gpio;
28		stk5led = &user_led;
29		usbh1 = &usbotg2;
30		usbotg = &usbotg1;
31	};
32
33	chosen {
34		stdout-path = &uart1;
35	};
36
37	memory@80000000 {
38		device_type = "memory";
39		reg = <0x80000000 0>; /* will be filled by U-Boot */
40	};
41
42	clocks {
43		mclk: mclk {
44			compatible = "fixed-clock";
45			#clock-cells = <0>;
46			clock-frequency = <26000000>;
47		};
48	};
49
50	backlight: backlight {
51		compatible = "pwm-backlight";
52		pinctrl-names = "default";
53		pinctrl-0 = <&pinctrl_lcd_rst>;
54		enable-gpios = <&gpio3 4 GPIO_ACTIVE_HIGH>;
55		pwms = <&pwm5 0 500000 PWM_POLARITY_INVERTED>;
56		power-supply = <&reg_lcd_pwr>;
57		/*
58		 * a poor man's way to create a 1:1 relationship between
59		 * the PWM value and the actual duty cycle
60		 */
61		brightness-levels = < 0  1  2  3  4  5  6  7  8  9
62				     10 11 12 13 14 15 16 17 18 19
63				     20 21 22 23 24 25 26 27 28 29
64				     30 31 32 33 34 35 36 37 38 39
65				     40 41 42 43 44 45 46 47 48 49
66				     50 51 52 53 54 55 56 57 58 59
67				     60 61 62 63 64 65 66 67 68 69
68				     70 71 72 73 74 75 76 77 78 79
69				     80 81 82 83 84 85 86 87 88 89
70				     90 91 92 93 94 95 96 97 98 99
71				    100>;
72		default-brightness-level = <50>;
73	};
74
75	i2c_gpio: i2c {
76		compatible = "i2c-gpio";
77		#address-cells = <1>;
78		#size-cells = <0>;
79		pinctrl-names = "default";
80		pinctrl-0 = <&pinctrl_i2c_gpio>;
81		sda-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>;
82		scl-gpios = <&gpio5 0 GPIO_ACTIVE_HIGH>;
83		clock-frequency = <400000>;
84		status = "okay";
85
86		ds1339: rtc@68 {
87			compatible = "dallas,ds1339";
88			reg = <0x68>;
89			status = "disabled";
90		};
91	};
92
93	leds {
94		compatible = "gpio-leds";
95
96		user_led: led-user {
97			label = "Heartbeat";
98			pinctrl-names = "default";
99			pinctrl-0 = <&pinctrl_led>;
100			gpios = <&gpio5 9 GPIO_ACTIVE_HIGH>;
101			linux,default-trigger = "heartbeat";
102		};
103	};
104
105	reg_3v3_etn: regulator-3v3etn {
106		compatible = "regulator-fixed";
107		regulator-name = "3V3_ETN";
108		regulator-min-microvolt = <3300000>;
109		regulator-max-microvolt = <3300000>;
110		pinctrl-names = "default";
111		pinctrl-0 = <&pinctrl_etnphy_power>;
112		gpio = <&gpio5 7 GPIO_ACTIVE_HIGH>;
113		enable-active-high;
114	};
115
116	reg_2v5: regulator-2v5 {
117		compatible = "regulator-fixed";
118		regulator-name = "2V5";
119		regulator-min-microvolt = <2500000>;
120		regulator-max-microvolt = <2500000>;
121		regulator-always-on;
122	};
123
124	reg_3v3: regulator-3v3 {
125		compatible = "regulator-fixed";
126		regulator-name = "3V3";
127		regulator-min-microvolt = <3300000>;
128		regulator-max-microvolt = <3300000>;
129		regulator-always-on;
130	};
131
132	reg_can_xcvr: regulator-canxcvr {
133		compatible = "regulator-fixed";
134		regulator-name = "CAN XCVR";
135		regulator-min-microvolt = <3300000>;
136		regulator-max-microvolt = <3300000>;
137		pinctrl-names = "default";
138		pinctrl-0 = <&pinctrl_flexcan_xcvr>;
139		gpio = <&gpio3 5 GPIO_ACTIVE_LOW>;
140	};
141
142	reg_lcd_pwr: regulator-lcdpwr {
143		compatible = "regulator-fixed";
144		regulator-name = "LCD POWER";
145		regulator-min-microvolt = <3300000>;
146		regulator-max-microvolt = <3300000>;
147		pinctrl-names = "default";
148		pinctrl-0 = <&pinctrl_lcd_pwr>;
149		gpio = <&gpio5 4 GPIO_ACTIVE_HIGH>;
150		enable-active-high;
151		regulator-boot-on;
152		regulator-always-on;
153	};
154
155	reg_usbh1_vbus: regulator-usbh1vbus {
156		compatible = "regulator-fixed";
157		regulator-name = "usbh1_vbus";
158		regulator-min-microvolt = <5000000>;
159		regulator-max-microvolt = <5000000>;
160		pinctrl-names = "default";
161		pinctrl-0 = <&pinctrl_usbh1_vbus &pinctrl_usbh1_oc>;
162		gpio = <&gpio1 2 GPIO_ACTIVE_HIGH>;
163		enable-active-high;
164	};
165
166	reg_usbotg_vbus: regulator-usbotgvbus {
167		compatible = "regulator-fixed";
168		regulator-name = "usbotg_vbus";
169		regulator-min-microvolt = <5000000>;
170		regulator-max-microvolt = <5000000>;
171		pinctrl-names = "default";
172		pinctrl-0 = <&pinctrl_usbotg_vbus &pinctrl_usbotg_oc>;
173		gpio = <&gpio1 26 GPIO_ACTIVE_HIGH>;
174		enable-active-high;
175	};
176
177	spi_gpio: spi {
178		#address-cells = <1>;
179		#size-cells = <0>;
180		compatible = "spi-gpio";
181		pinctrl-names = "default";
182		pinctrl-0 = <&pinctrl_spi_gpio>;
183		mosi-gpios = <&gpio1 30 GPIO_ACTIVE_HIGH>;
184		miso-gpios = <&gpio1 31 GPIO_ACTIVE_HIGH>;
185		sck-gpios = <&gpio1 28 GPIO_ACTIVE_HIGH>;
186		num-chipselects = <2>;
187		cs-gpios = <
188			&gpio1 29 GPIO_ACTIVE_HIGH
189			&gpio1 10 GPIO_ACTIVE_HIGH
190		>;
191		status = "disabled";
192	};
193
194	sound {
195		compatible = "karo,imx6ul-tx6ul-sgtl5000",
196			     "simple-audio-card";
197		simple-audio-card,name = "imx6ul-tx6ul-sgtl5000-audio";
198		simple-audio-card,format = "i2s";
199		simple-audio-card,bitclock-master = <&codec_dai>;
200		simple-audio-card,frame-master = <&codec_dai>;
201		simple-audio-card,widgets =
202			"Microphone", "Mic Jack",
203			"Line", "Line In",
204			"Line", "Line Out",
205			"Headphone", "Headphone Jack";
206		simple-audio-card,routing =
207			"MIC_IN", "Mic Jack",
208			"Mic Jack", "Mic Bias",
209			"Headphone Jack", "HP_OUT";
210
211		cpu_dai: simple-audio-card,cpu {
212			sound-dai = <&sai2>;
213		};
214
215		codec_dai: simple-audio-card,codec {
216			sound-dai = <&sgtl5000>;
217		};
218	};
219};
220
221&can1 {
222	pinctrl-names = "default";
223	pinctrl-0 = <&pinctrl_flexcan1>;
224	xceiver-supply = <&reg_can_xcvr>;
225	status = "okay";
226};
227
228&can2 {
229	pinctrl-names = "default";
230	pinctrl-0 = <&pinctrl_flexcan2>;
231	xceiver-supply = <&reg_can_xcvr>;
232	status = "okay";
233};
234
235&ecspi2 {
236	pinctrl-names = "default";
237	pinctrl-0 = <&pinctrl_ecspi2>;
238	cs-gpios = <
239		&gpio1 29 GPIO_ACTIVE_HIGH
240		&gpio1 10 GPIO_ACTIVE_HIGH
241	>;
242	status = "disabled";
243};
244
245&fec1 {
246	pinctrl-names = "default";
247	pinctrl-0 = <&pinctrl_enet1 &pinctrl_enet1_mdio &pinctrl_etnphy0_rst>;
248	phy-mode = "rmii";
249	phy-supply = <&reg_3v3_etn>;
250	phy-handle = <&etnphy0>;
251	status = "okay";
252
253	mdio {
254		#address-cells = <1>;
255		#size-cells = <0>;
256
257		etnphy0: ethernet-phy@0 {
258			compatible = "ethernet-phy-ieee802.3-c22";
259			reg = <0>;
260			pinctrl-names = "default";
261			pinctrl-0 = <&pinctrl_etnphy0_int>;
262			interrupt-parent = <&gpio5>;
263			interrupts = <5 IRQ_TYPE_EDGE_FALLING>;
264			reset-gpios = <&gpio5 6 GPIO_ACTIVE_LOW>;
265			reset-assert-us = <100>;
266			reset-deassert-us = <25000>;
267			/* Energy detect sometimes causes link failures */
268			smsc,disable-energy-detect;
269			status = "okay";
270		};
271
272		etnphy1: ethernet-phy@2 {
273			compatible = "ethernet-phy-ieee802.3-c22";
274			reg = <2>;
275			pinctrl-names = "default";
276			pinctrl-0 = <&pinctrl_etnphy1_int>;
277			interrupt-parent = <&gpio4>;
278			interrupts = <27 IRQ_TYPE_EDGE_FALLING>;
279			reset-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
280			reset-assert-us = <100>;
281			reset-deassert-us = <25000>;
282			status = "okay";
283		};
284	};
285};
286
287&fec2 {
288	pinctrl-names = "default";
289	pinctrl-0 = <&pinctrl_enet2 &pinctrl_etnphy1_rst>;
290	phy-mode = "rmii";
291	phy-supply = <&reg_3v3_etn>;
292	phy-handle = <&etnphy1>;
293	status = "disabled";
294};
295
296&gpmi {
297	pinctrl-names = "default";
298	pinctrl-0 = <&pinctrl_gpmi_nand>;
299	nand-on-flash-bbt;
300	fsl,no-blockmark-swap;
301	status = "okay";
302};
303
304&i2c2 {
305	pinctrl-names = "default";
306	pinctrl-0 = <&pinctrl_i2c2>;
307	clock-frequency = <400000>;
308	status = "okay";
309
310	sgtl5000: codec@a {
311		compatible = "fsl,sgtl5000";
312		reg = <0x0a>;
313		#sound-dai-cells = <0>;
314		VDDA-supply = <&reg_2v5>;
315		VDDIO-supply = <&reg_3v3>;
316		clocks = <&mclk>;
317	};
318
319	polytouch: polytouch@38 {
320		compatible = "edt,edt-ft5x06";
321		reg = <0x38>;
322		pinctrl-names = "default";
323		pinctrl-0 = <&pinctrl_edt_ft5x06>;
324		interrupt-parent = <&gpio5>;
325		interrupts = <2 IRQ_TYPE_EDGE_FALLING>;
326		reset-gpios = <&gpio5 3 GPIO_ACTIVE_LOW>;
327		wake-gpios = <&gpio5 8 GPIO_ACTIVE_HIGH>;
328		wakeup-source;
329	};
330
331	touchscreen: touchscreen@48 {
332		compatible = "ti,tsc2007";
333		reg = <0x48>;
334		pinctrl-names = "default";
335		pinctrl-0 = <&pinctrl_tsc2007>;
336		interrupt-parent = <&gpio3>;
337		interrupts = <26 IRQ_TYPE_NONE>;
338		gpios = <&gpio3 26 GPIO_ACTIVE_LOW>;
339		ti,x-plate-ohms = <660>;
340		wakeup-source;
341	};
342};
343
344&kpp {
345	pinctrl-names = "default";
346	pinctrl-0 = <&pinctrl_kpp>;
347	/* sample keymap */
348	/* row/col 0..3 are mapped to KPP row/col 4..7 */
349	linux,keymap = <
350		MATRIX_KEY(4, 4, KEY_POWER)
351		MATRIX_KEY(4, 5, KEY_KP0)
352		MATRIX_KEY(4, 6, KEY_KP1)
353		MATRIX_KEY(4, 7, KEY_KP2)
354		MATRIX_KEY(5, 4, KEY_KP3)
355		MATRIX_KEY(5, 5, KEY_KP4)
356		MATRIX_KEY(5, 6, KEY_KP5)
357		MATRIX_KEY(5, 7, KEY_KP6)
358		MATRIX_KEY(6, 4, KEY_KP7)
359		MATRIX_KEY(6, 5, KEY_KP8)
360		MATRIX_KEY(6, 6, KEY_KP9)
361	>;
362	status = "okay";
363};
364
365&lcdif {
366	pinctrl-names = "default";
367	pinctrl-0 = <&pinctrl_disp0_1>;
368	lcd-supply = <&reg_lcd_pwr>;
369	display = <&display>;
370	status = "okay";
371
372	display: disp0 {
373		bits-per-pixel = <32>;
374		bus-width = <24>;
375		status = "okay";
376
377		display-timings {
378			timing-vga {
379				clock-frequency = <25200000>;
380				hactive = <640>;
381				vactive = <480>;
382				hback-porch = <48>;
383				hsync-len = <96>;
384				hfront-porch = <16>;
385				vback-porch = <31>;
386				vsync-len = <2>;
387				vfront-porch = <12>;
388				hsync-active = <0>;
389				vsync-active = <0>;
390				de-active = <1>;
391				pixelclk-active = <1>;
392			};
393
394			timing-etv570 {
395				clock-frequency = <25200000>;
396				hactive = <640>;
397				vactive = <480>;
398				hback-porch = <114>;
399				hsync-len = <30>;
400				hfront-porch = <16>;
401				vback-porch = <32>;
402				vsync-len = <3>;
403				vfront-porch = <10>;
404				hsync-active = <0>;
405				vsync-active = <0>;
406				de-active = <1>;
407				pixelclk-active = <1>;
408			};
409
410			timing-et0350 {
411				clock-frequency = <6413760>;
412				hactive = <320>;
413				vactive = <240>;
414				hback-porch = <34>;
415				hsync-len = <34>;
416				hfront-porch = <20>;
417				vback-porch = <15>;
418				vsync-len = <3>;
419				vfront-porch = <4>;
420				hsync-active = <0>;
421				vsync-active = <0>;
422				de-active = <1>;
423				pixelclk-active = <1>;
424			};
425
426			timing-et0430 {
427				clock-frequency = <9009000>;
428				hactive = <480>;
429				vactive = <272>;
430				hback-porch = <2>;
431				hsync-len = <41>;
432				hfront-porch = <2>;
433				vback-porch = <2>;
434				vsync-len = <10>;
435				vfront-porch = <2>;
436				hsync-active = <0>;
437				vsync-active = <0>;
438				de-active = <1>;
439				pixelclk-active = <0>;
440			};
441
442			timing-et0500 {
443				clock-frequency = <33264000>;
444				hactive = <800>;
445				vactive = <480>;
446				hback-porch = <88>;
447				hsync-len = <128>;
448				hfront-porch = <40>;
449				vback-porch = <33>;
450				vsync-len = <2>;
451				vfront-porch = <10>;
452				hsync-active = <0>;
453				vsync-active = <0>;
454				de-active = <1>;
455				pixelclk-active = <1>;
456			};
457
458			timing-et0700 { /* same as ET0500 */
459				clock-frequency = <33264000>;
460				hactive = <800>;
461				vactive = <480>;
462				hback-porch = <88>;
463				hsync-len = <128>;
464				hfront-porch = <40>;
465				vback-porch = <33>;
466				vsync-len = <2>;
467				vfront-porch = <10>;
468				hsync-active = <0>;
469				vsync-active = <0>;
470				de-active = <1>;
471				pixelclk-active = <1>;
472			};
473
474			timing-etq570 {
475				clock-frequency = <6596040>;
476				hactive = <320>;
477				vactive = <240>;
478				hback-porch = <38>;
479				hsync-len = <30>;
480				hfront-porch = <30>;
481				vback-porch = <16>;
482				vsync-len = <3>;
483				vfront-porch = <4>;
484				hsync-active = <0>;
485				vsync-active = <0>;
486				de-active = <1>;
487				pixelclk-active = <1>;
488			};
489		};
490	};
491};
492
493&pwm5 {
494	pinctrl-names = "default";
495	pinctrl-0 = <&pinctrl_pwm5>;
496	status = "okay";
497};
498
499&sai2 {
500	pinctrl-names = "default";
501	pinctrl-0 = <&pinctrl_sai2>;
502	status = "okay";
503};
504
505&uart1 {
506	pinctrl-names = "default";
507	pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_rtscts>;
508	uart-has-rtscts;
509	status = "okay";
510};
511
512&uart2 {
513	pinctrl-names = "default";
514	pinctrl-0 = <&pinctrl_uart2 &pinctrl_uart2_rtscts>;
515	uart-has-rtscts;
516	status = "okay";
517};
518
519&uart5 {
520	pinctrl-names = "default";
521	pinctrl-0 = <&pinctrl_uart5 &pinctrl_uart5_rtscts>;
522	uart-has-rtscts;
523	status = "okay";
524};
525
526&usbotg1 {
527	vbus-supply = <&reg_usbotg_vbus>;
528	dr_mode = "peripheral";
529	disable-over-current;
530	status = "okay";
531};
532
533&usbotg2 {
534	vbus-supply = <&reg_usbh1_vbus>;
535	dr_mode = "host";
536	disable-over-current;
537	status = "okay";
538};
539
540&usdhc1 {
541	pinctrl-names = "default";
542	pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_usdhc1_cd>;
543	bus-width = <4>;
544	no-1-8-v;
545	cd-gpios = <&gpio4 14 GPIO_ACTIVE_LOW>;
546	fsl,wp-controller;
547	status = "okay";
548};
549
550&iomuxc {
551	pinctrl_led: ledgrp {
552		fsl,pins = <
553			MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09	0x0b0b0 /* LED */
554		>;
555	};
556
557	pinctrl_disp0_1: disp0-1-grp {
558		fsl,pins = <
559			MX6UL_PAD_LCD_CLK__LCDIF_CLK		0x10 /* LSCLK */
560			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE	0x10 /* OE_ACD */
561			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC	0x10 /* HSYNC */
562			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC	0x10 /* VSYNC */
563			/* PAD DISP0_DAT0 is used for the Flexcan transceiver control on STK5-v5 */
564			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01	0x10
565			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02	0x10
566			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03	0x10
567			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04	0x10
568			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05	0x10
569			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06	0x10
570			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07	0x10
571			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08	0x10
572			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09	0x10
573			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10	0x10
574			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11	0x10
575			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12	0x10
576			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13	0x10
577			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14	0x10
578			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15	0x10
579			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16	0x10
580			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17	0x10
581			MX6UL_PAD_LCD_DATA18__LCDIF_DATA18	0x10
582			MX6UL_PAD_LCD_DATA19__LCDIF_DATA19	0x10
583			MX6UL_PAD_LCD_DATA20__LCDIF_DATA20	0x10
584			MX6UL_PAD_LCD_DATA21__LCDIF_DATA21	0x10
585			MX6UL_PAD_LCD_DATA22__LCDIF_DATA22	0x10
586			MX6UL_PAD_LCD_DATA23__LCDIF_DATA23	0x10
587		>;
588	};
589
590	pinctrl_disp0_2: disp0-2-grp {
591		fsl,pins = <
592			MX6UL_PAD_LCD_CLK__LCDIF_CLK		0x10 /* LSCLK */
593			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE	0x10 /* OE_ACD */
594			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC	0x10 /* HSYNC */
595			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC	0x10 /* VSYNC */
596			MX6UL_PAD_LCD_DATA00__LCDIF_DATA00	0x10
597			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01	0x10
598			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02	0x10
599			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03	0x10
600			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04	0x10
601			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05	0x10
602			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06	0x10
603			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07	0x10
604			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08	0x10
605			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09	0x10
606			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10	0x10
607			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11	0x10
608			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12	0x10
609			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13	0x10
610			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14	0x10
611			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15	0x10
612			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16	0x10
613			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17	0x10
614			MX6UL_PAD_LCD_DATA18__LCDIF_DATA18	0x10
615			MX6UL_PAD_LCD_DATA19__LCDIF_DATA19	0x10
616			MX6UL_PAD_LCD_DATA20__LCDIF_DATA20	0x10
617			MX6UL_PAD_LCD_DATA21__LCDIF_DATA21	0x10
618			MX6UL_PAD_LCD_DATA22__LCDIF_DATA22	0x10
619			MX6UL_PAD_LCD_DATA23__LCDIF_DATA23	0x10
620		>;
621	};
622
623	pinctrl_ecspi2: ecspi2grp {
624		fsl,pins = <
625			MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29	0x0b0b0 /* CSPI_SS */
626			MX6UL_PAD_JTAG_MOD__GPIO1_IO10		0x0b0b0 /* CSPI_SS */
627			MX6UL_PAD_UART5_TX_DATA__ECSPI2_MOSI	0x0b0b0 /* CSPI_MOSI */
628			MX6UL_PAD_UART5_RX_DATA__ECSPI2_MISO	0x0b0b0 /* CSPI_MISO */
629			MX6UL_PAD_UART4_TX_DATA__ECSPI2_SCLK	0x0b0b0 /* CSPI_SCLK */
630		>;
631	};
632
633	pinctrl_edt_ft5x06: edt-ft5x06grp {
634		fsl,pins = <
635			MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02	0x1b0b0 /* Interrupt */
636			MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03	0x1b0b0 /* Reset */
637			MX6UL_PAD_SNVS_TAMPER8__GPIO5_IO08	0x1b0b0 /* Wake */
638		>;
639	};
640
641	pinctrl_enet1: enet1grp {
642		fsl,pins = <
643			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00	0x000b0
644			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01	0x000b0
645			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN	0x000b0
646			MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER	0x000b0
647			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN	0x000b0
648			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00	0x000b0
649			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01	0x000b0
650			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1	0x400000b1
651		>;
652	};
653
654	pinctrl_enet2: enet2grp {
655		fsl,pins = <
656			MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00	0x000b0
657			MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01	0x000b0
658			MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN	0x000b0
659			MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER	0x000b0
660			MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN	0x000b0
661			MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00	0x000b0
662			MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01	0x000b0
663			MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2	0x400000b1
664		>;
665	};
666
667	pinctrl_enet1_mdio: enet1-mdiogrp {
668		fsl,pins = <
669			MX6UL_PAD_GPIO1_IO07__ENET1_MDC		0x0b0b0
670			MX6UL_PAD_GPIO1_IO06__ENET1_MDIO	0x1b0b0
671		>;
672	};
673
674	pinctrl_etnphy_power: etnphy-pwrgrp {
675		fsl,pins = <
676			MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07	0x0b0b0 /* ETN PHY POWER */
677		>;
678	};
679
680	pinctrl_etnphy0_int: etnphy-int-0-grp {
681		fsl,pins = <
682			MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05	0x0b0b0 /* ETN PHY INT */
683		>;
684	};
685
686	pinctrl_etnphy0_rst: etnphy-rst-0-grp {
687		fsl,pins = <
688			MX6UL_PAD_SNVS_TAMPER6__GPIO5_IO06	0x0b0b0 /* ETN PHY RESET */
689		>;
690	};
691
692	pinctrl_etnphy1_int: etnphy-int-1-grp {
693		fsl,pins = <
694			MX6UL_PAD_CSI_DATA06__GPIO4_IO27	0x0b0b0 /* ETN PHY INT */
695		>;
696	};
697
698	pinctrl_etnphy1_rst: etnphy-rst-1-grp {
699		fsl,pins = <
700			MX6UL_PAD_CSI_DATA07__GPIO4_IO28	0x0b0b0 /* ETN PHY RESET */
701		>;
702	};
703
704	pinctrl_flexcan1: flexcan1grp {
705		fsl,pins = <
706			MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX	0x0b0b0
707			MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX	0x0b0b0
708		>;
709	};
710
711	pinctrl_flexcan2: flexcan2grp {
712		fsl,pins = <
713			MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX	0x0b0b0
714			MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX	0x0b0b0
715		>;
716	};
717
718	pinctrl_flexcan_xcvr: flexcan-xcvrgrp {
719		fsl,pins = <
720			MX6UL_PAD_LCD_DATA00__GPIO3_IO05	0x0b0b0 /* Flexcan XCVR enable */
721		>;
722	};
723
724	pinctrl_gpmi_nand: gpminandgrp {
725		fsl,pins = <
726			MX6UL_PAD_NAND_CLE__RAWNAND_CLE		0x0b0b1
727			MX6UL_PAD_NAND_ALE__RAWNAND_ALE		0x0b0b1
728			MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B	0x0b0b1
729			MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B	0x0b000
730			MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B	0x0b0b1
731			MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B	0x0b0b1
732			MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B	0x0b0b1
733			MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00	0x0b0b1
734			MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01	0x0b0b1
735			MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02	0x0b0b1
736			MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03	0x0b0b1
737			MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04	0x0b0b1
738			MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05	0x0b0b1
739			MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06	0x0b0b1
740			MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07	0x0b0b1
741		>;
742	};
743
744	pinctrl_i2c_gpio: i2c-gpiogrp {
745		fsl,pins = <
746			MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00	0x4001b8b1 /* I2C SCL */
747			MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01	0x4001b8b1 /* I2C SDA */
748		>;
749	};
750
751	pinctrl_i2c2: i2c2grp {
752		fsl,pins = <
753			MX6UL_PAD_GPIO1_IO00__I2C2_SCL		0x4001b8b1
754			MX6UL_PAD_GPIO1_IO01__I2C2_SDA		0x4001b8b1
755		>;
756	};
757
758	pinctrl_kpp: kppgrp {
759		fsl,pins = <
760			MX6UL_PAD_ENET2_RX_DATA1__KPP_COL04	0x1b0b0
761			MX6UL_PAD_ENET2_TX_DATA0__KPP_COL05	0x1b0b0
762			MX6UL_PAD_ENET2_TX_EN__KPP_COL06	0x1b0b0
763			MX6UL_PAD_ENET2_RX_ER__KPP_COL07	0x1b0b0
764			MX6UL_PAD_ENET2_RX_DATA0__KPP_ROW04	0x1b0b0
765			MX6UL_PAD_ENET2_RX_EN__KPP_ROW05	0x1b0b0
766			MX6UL_PAD_ENET2_TX_DATA1__KPP_ROW06	0x1b0b0
767			MX6UL_PAD_ENET2_TX_CLK__KPP_ROW07	0x1b0b0
768		>;
769	};
770
771	pinctrl_lcd_pwr: lcd-pwrgrp {
772		fsl,pins = <
773			MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04	0x0b0b0 /* LCD Power Enable */
774		>;
775	};
776
777	pinctrl_lcd_rst: lcd-rstgrp {
778		fsl,pins = <
779			MX6UL_PAD_LCD_RESET__GPIO3_IO04	0x0b0b0 /* LCD Reset */
780		>;
781	};
782
783	pinctrl_pwm5: pwm5grp {
784		fsl,pins = <
785			MX6UL_PAD_NAND_DQS__PWM5_OUT		0x0b0b0
786		>;
787	};
788
789	pinctrl_sai2: sai2grp {
790		fsl,pins = <
791			MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA	0x0b0b0 /* SSI1_RXD */
792			MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA	0x0b0b0 /* SSI1_TXD */
793			MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK	0x0b0b0 /* SSI1_CLK */
794			MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC	0x0b0b0 /* SSI1_FS */
795		>;
796	};
797
798	pinctrl_spi_gpio: spi-gpiogrp {
799		fsl,pins = <
800			MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29	0x0b0b0 /* CSPI_SS */
801			MX6UL_PAD_JTAG_MOD__GPIO1_IO10		0x0b0b0 /* CSPI_SS */
802			MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30	0x0b0b0 /* CSPI_MOSI */
803			MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31	0x0b0b0 /* CSPI_MISO */
804			MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28	0x0b0b0 /* CSPI_SCLK */
805		>;
806	};
807
808	pinctrl_tsc2007: tsc2007grp {
809		fsl,pins = <
810			MX6UL_PAD_JTAG_TMS__GPIO1_IO11		0x1b0b0 /* Interrupt */
811		>;
812	};
813
814	pinctrl_uart1: uart1grp {
815		fsl,pins = <
816			MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX	0x0b0b0
817			MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX	0x0b0b0
818		>;
819	};
820
821	pinctrl_uart1_rtscts: uart1-rtsctsgrp {
822		fsl,pins = <
823			MX6UL_PAD_UART1_RTS_B__UART1_DCE_RTS	0x0b0b0
824			MX6UL_PAD_UART1_CTS_B__UART1_DCE_CTS	0x0b0b0
825		>;
826	};
827
828	pinctrl_uart2: uart2grp {
829		fsl,pins = <
830			MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX	0x0b0b0
831			MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX	0x0b0b0
832		>;
833	};
834
835	pinctrl_uart2_rtscts: uart2-rtsctsgrp {
836		fsl,pins = <
837			MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS	0x0b0b0
838			MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS	0x0b0b0
839		>;
840	};
841
842	pinctrl_uart5: uart5grp {
843		fsl,pins = <
844			MX6UL_PAD_GPIO1_IO04__UART5_DCE_TX	0x0b0b0
845			MX6UL_PAD_GPIO1_IO05__UART5_DCE_RX	0x0b0b0
846		>;
847	};
848
849	pinctrl_uart5_rtscts: uart5-rtsctsgrp {
850		fsl,pins = <
851			MX6UL_PAD_GPIO1_IO08__UART5_DCE_RTS	0x0b0b0
852			MX6UL_PAD_GPIO1_IO09__UART5_DCE_CTS	0x0b0b0
853		>;
854	};
855
856	pinctrl_usbh1_oc: usbh1-ocgrp {
857		fsl,pins = <
858			MX6UL_PAD_GPIO1_IO03__GPIO1_IO03	0x17059 /* USBH1_OC */
859		>;
860	};
861
862	pinctrl_usbh1_vbus: usbh1-vbusgrp {
863		fsl,pins = <
864			MX6UL_PAD_GPIO1_IO02__GPIO1_IO02	0x0b0b0 /* USBH1_VBUSEN */
865		>;
866	};
867
868	pinctrl_usbotg_oc: usbotg-ocgrp {
869		fsl,pins = <
870			MX6UL_PAD_UART3_RTS_B__GPIO1_IO27	0x17059 /* USBOTG_OC */
871		>;
872	};
873
874	pinctrl_usbotg_vbus: usbotg-vbusgrp {
875		fsl,pins = <
876			MX6UL_PAD_UART3_CTS_B__GPIO1_IO26	0x1b0b0 /* USBOTG_VBUSEN */
877		>;
878	};
879
880	pinctrl_usdhc1: usdhc1grp {
881		fsl,pins = <
882			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x070b1
883			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x07099
884			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x070b1
885			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x070b1
886			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x070b1
887			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x070b1
888		>;
889	};
890
891	pinctrl_usdhc1_cd: usdhc1cdgrp {
892		fsl,pins = <
893			MX6UL_PAD_NAND_CE1_B__GPIO4_IO14	0x170b0 /* SD1 CD */
894		>;
895	};
896
897	pinctrl_usdhc2: usdhc2grp {
898		fsl,pins = <
899			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x070b1
900			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x070b1
901			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x070b1
902			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x070b1
903			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x070b1
904			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x070b1
905			/* eMMC RESET */
906			MX6UL_PAD_NAND_ALE__USDHC2_RESET_B	0x170b0
907		>;
908	};
909};
910