1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright 2019 Gateworks Corporation 4*724ba675SRob Herring */ 5*724ba675SRob Herring 6*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 7*724ba675SRob Herring#include <dt-bindings/input/linux-event-codes.h> 8*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 9*724ba675SRob Herring 10*724ba675SRob Herring/ { 11*724ba675SRob Herring /* these are used by bootloader for disabling nodes */ 12*724ba675SRob Herring aliases { 13*724ba675SRob Herring led0 = &led0; 14*724ba675SRob Herring led1 = &led1; 15*724ba675SRob Herring nand = &gpmi; 16*724ba675SRob Herring usb0 = &usbh1; 17*724ba675SRob Herring usb1 = &usbotg; 18*724ba675SRob Herring }; 19*724ba675SRob Herring 20*724ba675SRob Herring chosen { 21*724ba675SRob Herring stdout-path = &uart2; 22*724ba675SRob Herring }; 23*724ba675SRob Herring 24*724ba675SRob Herring gpio-keys { 25*724ba675SRob Herring compatible = "gpio-keys"; 26*724ba675SRob Herring 27*724ba675SRob Herring user-pb { 28*724ba675SRob Herring label = "user_pb"; 29*724ba675SRob Herring gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 30*724ba675SRob Herring linux,code = <BTN_0>; 31*724ba675SRob Herring }; 32*724ba675SRob Herring 33*724ba675SRob Herring user-pb1x { 34*724ba675SRob Herring label = "user_pb1x"; 35*724ba675SRob Herring linux,code = <BTN_1>; 36*724ba675SRob Herring interrupt-parent = <&gsc>; 37*724ba675SRob Herring interrupts = <0>; 38*724ba675SRob Herring }; 39*724ba675SRob Herring 40*724ba675SRob Herring key-erased { 41*724ba675SRob Herring label = "key-erased"; 42*724ba675SRob Herring linux,code = <BTN_2>; 43*724ba675SRob Herring interrupt-parent = <&gsc>; 44*724ba675SRob Herring interrupts = <1>; 45*724ba675SRob Herring }; 46*724ba675SRob Herring 47*724ba675SRob Herring eeprom-wp { 48*724ba675SRob Herring label = "eeprom_wp"; 49*724ba675SRob Herring linux,code = <BTN_3>; 50*724ba675SRob Herring interrupt-parent = <&gsc>; 51*724ba675SRob Herring interrupts = <2>; 52*724ba675SRob Herring }; 53*724ba675SRob Herring 54*724ba675SRob Herring tamper { 55*724ba675SRob Herring label = "tamper"; 56*724ba675SRob Herring linux,code = <BTN_4>; 57*724ba675SRob Herring interrupt-parent = <&gsc>; 58*724ba675SRob Herring interrupts = <5>; 59*724ba675SRob Herring }; 60*724ba675SRob Herring 61*724ba675SRob Herring switch-hold { 62*724ba675SRob Herring label = "switch_hold"; 63*724ba675SRob Herring linux,code = <BTN_5>; 64*724ba675SRob Herring interrupt-parent = <&gsc>; 65*724ba675SRob Herring interrupts = <7>; 66*724ba675SRob Herring }; 67*724ba675SRob Herring }; 68*724ba675SRob Herring 69*724ba675SRob Herring leds { 70*724ba675SRob Herring compatible = "gpio-leds"; 71*724ba675SRob Herring pinctrl-names = "default"; 72*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpio_leds>; 73*724ba675SRob Herring 74*724ba675SRob Herring led0: led-user1 { 75*724ba675SRob Herring label = "user1"; 76*724ba675SRob Herring gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 77*724ba675SRob Herring default-state = "on"; 78*724ba675SRob Herring linux,default-trigger = "heartbeat"; 79*724ba675SRob Herring }; 80*724ba675SRob Herring 81*724ba675SRob Herring led1: led-user2 { 82*724ba675SRob Herring label = "user2"; 83*724ba675SRob Herring gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 84*724ba675SRob Herring default-state = "off"; 85*724ba675SRob Herring }; 86*724ba675SRob Herring }; 87*724ba675SRob Herring 88*724ba675SRob Herring memory@10000000 { 89*724ba675SRob Herring device_type = "memory"; 90*724ba675SRob Herring reg = <0x10000000 0x20000000>; 91*724ba675SRob Herring }; 92*724ba675SRob Herring 93*724ba675SRob Herring pps { 94*724ba675SRob Herring compatible = "pps-gpio"; 95*724ba675SRob Herring pinctrl-names = "default"; 96*724ba675SRob Herring pinctrl-0 = <&pinctrl_pps>; 97*724ba675SRob Herring gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>; 98*724ba675SRob Herring status = "okay"; 99*724ba675SRob Herring }; 100*724ba675SRob Herring 101*724ba675SRob Herring reg_3p3v: regulator-3p3v { 102*724ba675SRob Herring compatible = "regulator-fixed"; 103*724ba675SRob Herring regulator-name = "3P3V"; 104*724ba675SRob Herring regulator-min-microvolt = <3300000>; 105*724ba675SRob Herring regulator-max-microvolt = <3300000>; 106*724ba675SRob Herring regulator-always-on; 107*724ba675SRob Herring }; 108*724ba675SRob Herring 109*724ba675SRob Herring reg_5p0v: regulator-5p0v { 110*724ba675SRob Herring compatible = "regulator-fixed"; 111*724ba675SRob Herring regulator-name = "5P0V"; 112*724ba675SRob Herring regulator-min-microvolt = <5000000>; 113*724ba675SRob Herring regulator-max-microvolt = <5000000>; 114*724ba675SRob Herring regulator-always-on; 115*724ba675SRob Herring }; 116*724ba675SRob Herring 117*724ba675SRob Herring reg_usb_otg_vbus: regulator-usb-otg-vbus { 118*724ba675SRob Herring compatible = "regulator-fixed"; 119*724ba675SRob Herring regulator-name = "usb_otg_vbus"; 120*724ba675SRob Herring regulator-min-microvolt = <5000000>; 121*724ba675SRob Herring regulator-max-microvolt = <5000000>; 122*724ba675SRob Herring gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 123*724ba675SRob Herring enable-active-high; 124*724ba675SRob Herring }; 125*724ba675SRob Herring}; 126*724ba675SRob Herring 127*724ba675SRob Herring&fec { 128*724ba675SRob Herring pinctrl-names = "default"; 129*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet>; 130*724ba675SRob Herring phy-mode = "rgmii-id"; 131*724ba675SRob Herring phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 132*724ba675SRob Herring status = "okay"; 133*724ba675SRob Herring}; 134*724ba675SRob Herring 135*724ba675SRob Herring&gpmi { 136*724ba675SRob Herring pinctrl-names = "default"; 137*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpmi_nand>; 138*724ba675SRob Herring status = "okay"; 139*724ba675SRob Herring}; 140*724ba675SRob Herring 141*724ba675SRob Herring&hdmi { 142*724ba675SRob Herring ddc-i2c-bus = <&i2c3>; 143*724ba675SRob Herring status = "okay"; 144*724ba675SRob Herring}; 145*724ba675SRob Herring 146*724ba675SRob Herring&i2c1 { 147*724ba675SRob Herring clock-frequency = <100000>; 148*724ba675SRob Herring pinctrl-names = "default"; 149*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 150*724ba675SRob Herring status = "okay"; 151*724ba675SRob Herring 152*724ba675SRob Herring gsc: gsc@20 { 153*724ba675SRob Herring compatible = "gw,gsc"; 154*724ba675SRob Herring reg = <0x20>; 155*724ba675SRob Herring interrupt-parent = <&gpio1>; 156*724ba675SRob Herring interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 157*724ba675SRob Herring interrupt-controller; 158*724ba675SRob Herring #interrupt-cells = <1>; 159*724ba675SRob Herring #size-cells = <0>; 160*724ba675SRob Herring 161*724ba675SRob Herring adc { 162*724ba675SRob Herring compatible = "gw,gsc-adc"; 163*724ba675SRob Herring #address-cells = <1>; 164*724ba675SRob Herring #size-cells = <0>; 165*724ba675SRob Herring 166*724ba675SRob Herring channel@0 { 167*724ba675SRob Herring gw,mode = <0>; 168*724ba675SRob Herring reg = <0x00>; 169*724ba675SRob Herring label = "temp"; 170*724ba675SRob Herring }; 171*724ba675SRob Herring 172*724ba675SRob Herring channel@2 { 173*724ba675SRob Herring gw,mode = <1>; 174*724ba675SRob Herring reg = <0x02>; 175*724ba675SRob Herring label = "vdd_vin"; 176*724ba675SRob Herring }; 177*724ba675SRob Herring 178*724ba675SRob Herring channel@5 { 179*724ba675SRob Herring gw,mode = <1>; 180*724ba675SRob Herring reg = <0x05>; 181*724ba675SRob Herring label = "vdd_3p3"; 182*724ba675SRob Herring }; 183*724ba675SRob Herring 184*724ba675SRob Herring channel@8 { 185*724ba675SRob Herring gw,mode = <1>; 186*724ba675SRob Herring reg = <0x08>; 187*724ba675SRob Herring label = "vdd_bat"; 188*724ba675SRob Herring }; 189*724ba675SRob Herring 190*724ba675SRob Herring channel@b { 191*724ba675SRob Herring gw,mode = <1>; 192*724ba675SRob Herring reg = <0x0b>; 193*724ba675SRob Herring label = "vdd_5p0"; 194*724ba675SRob Herring }; 195*724ba675SRob Herring 196*724ba675SRob Herring channel@e { 197*724ba675SRob Herring gw,mode = <1>; 198*724ba675SRob Herring reg = <0xe>; 199*724ba675SRob Herring label = "vdd_arm"; 200*724ba675SRob Herring }; 201*724ba675SRob Herring 202*724ba675SRob Herring channel@11 { 203*724ba675SRob Herring gw,mode = <1>; 204*724ba675SRob Herring reg = <0x11>; 205*724ba675SRob Herring label = "vdd_soc"; 206*724ba675SRob Herring }; 207*724ba675SRob Herring 208*724ba675SRob Herring channel@14 { 209*724ba675SRob Herring gw,mode = <1>; 210*724ba675SRob Herring reg = <0x14>; 211*724ba675SRob Herring label = "vdd_3p0"; 212*724ba675SRob Herring }; 213*724ba675SRob Herring 214*724ba675SRob Herring channel@17 { 215*724ba675SRob Herring gw,mode = <1>; 216*724ba675SRob Herring reg = <0x17>; 217*724ba675SRob Herring label = "vdd_1p5"; 218*724ba675SRob Herring }; 219*724ba675SRob Herring 220*724ba675SRob Herring channel@1d { 221*724ba675SRob Herring gw,mode = <1>; 222*724ba675SRob Herring reg = <0x1d>; 223*724ba675SRob Herring label = "vdd_1p8"; 224*724ba675SRob Herring }; 225*724ba675SRob Herring 226*724ba675SRob Herring channel@20 { 227*724ba675SRob Herring gw,mode = <1>; 228*724ba675SRob Herring reg = <0x20>; 229*724ba675SRob Herring label = "vdd_an1"; 230*724ba675SRob Herring }; 231*724ba675SRob Herring 232*724ba675SRob Herring channel@23 { 233*724ba675SRob Herring gw,mode = <1>; 234*724ba675SRob Herring reg = <0x23>; 235*724ba675SRob Herring label = "vdd_2p5"; 236*724ba675SRob Herring }; 237*724ba675SRob Herring }; 238*724ba675SRob Herring }; 239*724ba675SRob Herring 240*724ba675SRob Herring gsc_gpio: gpio@23 { 241*724ba675SRob Herring compatible = "nxp,pca9555"; 242*724ba675SRob Herring reg = <0x23>; 243*724ba675SRob Herring gpio-controller; 244*724ba675SRob Herring #gpio-cells = <2>; 245*724ba675SRob Herring interrupt-parent = <&gsc>; 246*724ba675SRob Herring interrupts = <4>; 247*724ba675SRob Herring }; 248*724ba675SRob Herring 249*724ba675SRob Herring eeprom@50 { 250*724ba675SRob Herring compatible = "atmel,24c02"; 251*724ba675SRob Herring reg = <0x50>; 252*724ba675SRob Herring pagesize = <16>; 253*724ba675SRob Herring }; 254*724ba675SRob Herring 255*724ba675SRob Herring eeprom@51 { 256*724ba675SRob Herring compatible = "atmel,24c02"; 257*724ba675SRob Herring reg = <0x51>; 258*724ba675SRob Herring pagesize = <16>; 259*724ba675SRob Herring }; 260*724ba675SRob Herring 261*724ba675SRob Herring eeprom@52 { 262*724ba675SRob Herring compatible = "atmel,24c02"; 263*724ba675SRob Herring reg = <0x52>; 264*724ba675SRob Herring pagesize = <16>; 265*724ba675SRob Herring }; 266*724ba675SRob Herring 267*724ba675SRob Herring eeprom@53 { 268*724ba675SRob Herring compatible = "atmel,24c02"; 269*724ba675SRob Herring reg = <0x53>; 270*724ba675SRob Herring pagesize = <16>; 271*724ba675SRob Herring }; 272*724ba675SRob Herring 273*724ba675SRob Herring ds1672@68 { 274*724ba675SRob Herring compatible = "dallas,ds1672"; 275*724ba675SRob Herring reg = <0x68>; 276*724ba675SRob Herring }; 277*724ba675SRob Herring}; 278*724ba675SRob Herring 279*724ba675SRob Herring&i2c2 { 280*724ba675SRob Herring clock-frequency = <100000>; 281*724ba675SRob Herring pinctrl-names = "default"; 282*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 283*724ba675SRob Herring status = "okay"; 284*724ba675SRob Herring}; 285*724ba675SRob Herring 286*724ba675SRob Herring&i2c3 { 287*724ba675SRob Herring clock-frequency = <100000>; 288*724ba675SRob Herring pinctrl-names = "default"; 289*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 290*724ba675SRob Herring status = "okay"; 291*724ba675SRob Herring 292*724ba675SRob Herring gpio@20 { 293*724ba675SRob Herring compatible = "nxp,pca9555"; 294*724ba675SRob Herring reg = <0x20>; 295*724ba675SRob Herring gpio-controller; 296*724ba675SRob Herring #gpio-cells = <2>; 297*724ba675SRob Herring }; 298*724ba675SRob Herring 299*724ba675SRob Herring adc@48 { 300*724ba675SRob Herring compatible = "ti,ads1015"; 301*724ba675SRob Herring reg = <0x48>; 302*724ba675SRob Herring #address-cells = <1>; 303*724ba675SRob Herring #size-cells = <0>; 304*724ba675SRob Herring 305*724ba675SRob Herring channel@4 { 306*724ba675SRob Herring reg = <4>; 307*724ba675SRob Herring ti,gain = <0>; 308*724ba675SRob Herring ti,datarate = <5>; 309*724ba675SRob Herring }; 310*724ba675SRob Herring 311*724ba675SRob Herring channel@5 { 312*724ba675SRob Herring reg = <5>; 313*724ba675SRob Herring ti,gain = <0>; 314*724ba675SRob Herring ti,datarate = <5>; 315*724ba675SRob Herring }; 316*724ba675SRob Herring 317*724ba675SRob Herring channel@6 { 318*724ba675SRob Herring reg = <6>; 319*724ba675SRob Herring ti,gain = <0>; 320*724ba675SRob Herring ti,datarate = <5>; 321*724ba675SRob Herring }; 322*724ba675SRob Herring }; 323*724ba675SRob Herring}; 324*724ba675SRob Herring 325*724ba675SRob Herring&pcie { 326*724ba675SRob Herring pinctrl-names = "default"; 327*724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 328*724ba675SRob Herring reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>; 329*724ba675SRob Herring status = "okay"; 330*724ba675SRob Herring}; 331*724ba675SRob Herring 332*724ba675SRob Herring&pwm2 { 333*724ba675SRob Herring pinctrl-names = "default"; 334*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 335*724ba675SRob Herring status = "disabled"; 336*724ba675SRob Herring}; 337*724ba675SRob Herring 338*724ba675SRob Herring&pwm3 { 339*724ba675SRob Herring pinctrl-names = "default"; 340*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 341*724ba675SRob Herring status = "disabled"; 342*724ba675SRob Herring}; 343*724ba675SRob Herring 344*724ba675SRob Herring&pwm4 { 345*724ba675SRob Herring pinctrl-names = "default"; 346*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */ 347*724ba675SRob Herring status = "disabled"; 348*724ba675SRob Herring}; 349*724ba675SRob Herring 350*724ba675SRob Herring&uart1 { 351*724ba675SRob Herring pinctrl-names = "default"; 352*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 353*724ba675SRob Herring status = "okay"; 354*724ba675SRob Herring}; 355*724ba675SRob Herring 356*724ba675SRob Herring&uart2 { 357*724ba675SRob Herring pinctrl-names = "default"; 358*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 359*724ba675SRob Herring status = "okay"; 360*724ba675SRob Herring}; 361*724ba675SRob Herring 362*724ba675SRob Herring&uart3 { 363*724ba675SRob Herring pinctrl-names = "default"; 364*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 365*724ba675SRob Herring status = "okay"; 366*724ba675SRob Herring}; 367*724ba675SRob Herring 368*724ba675SRob Herring&uart5 { 369*724ba675SRob Herring pinctrl-names = "default"; 370*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 371*724ba675SRob Herring status = "okay"; 372*724ba675SRob Herring}; 373*724ba675SRob Herring 374*724ba675SRob Herring&usbotg { 375*724ba675SRob Herring vbus-supply = <®_usb_otg_vbus>; 376*724ba675SRob Herring pinctrl-names = "default"; 377*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 378*724ba675SRob Herring disable-over-current; 379*724ba675SRob Herring status = "okay"; 380*724ba675SRob Herring}; 381*724ba675SRob Herring 382*724ba675SRob Herring&usbh1 { 383*724ba675SRob Herring status = "okay"; 384*724ba675SRob Herring}; 385*724ba675SRob Herring 386*724ba675SRob Herring&wdog1 { 387*724ba675SRob Herring pinctrl-names = "default"; 388*724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog>; 389*724ba675SRob Herring fsl,ext-reset-output; 390*724ba675SRob Herring}; 391*724ba675SRob Herring 392*724ba675SRob Herring&iomuxc { 393*724ba675SRob Herring pinctrl_enet: enetgrp { 394*724ba675SRob Herring fsl,pins = < 395*724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 396*724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 397*724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 398*724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 399*724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 400*724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 401*724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 402*724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 403*724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 404*724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 405*724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 406*724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 407*724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 408*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 409*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 410*724ba675SRob Herring MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 411*724ba675SRob Herring MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0 412*724ba675SRob Herring >; 413*724ba675SRob Herring }; 414*724ba675SRob Herring 415*724ba675SRob Herring pinctrl_gpio_leds: gpioledsgrp { 416*724ba675SRob Herring fsl,pins = < 417*724ba675SRob Herring MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 418*724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 419*724ba675SRob Herring >; 420*724ba675SRob Herring }; 421*724ba675SRob Herring 422*724ba675SRob Herring pinctrl_gpmi_nand: gpminandgrp { 423*724ba675SRob Herring fsl,pins = < 424*724ba675SRob Herring MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 425*724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 426*724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 427*724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 428*724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 429*724ba675SRob Herring MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 430*724ba675SRob Herring MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 431*724ba675SRob Herring MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 432*724ba675SRob Herring MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 433*724ba675SRob Herring MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 434*724ba675SRob Herring MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 435*724ba675SRob Herring MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 436*724ba675SRob Herring MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 437*724ba675SRob Herring MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 438*724ba675SRob Herring MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 439*724ba675SRob Herring >; 440*724ba675SRob Herring }; 441*724ba675SRob Herring 442*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 443*724ba675SRob Herring fsl,pins = < 444*724ba675SRob Herring MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 445*724ba675SRob Herring MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 446*724ba675SRob Herring MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0 447*724ba675SRob Herring >; 448*724ba675SRob Herring }; 449*724ba675SRob Herring 450*724ba675SRob Herring pinctrl_i2c2: i2c2grp { 451*724ba675SRob Herring fsl,pins = < 452*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 453*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 454*724ba675SRob Herring >; 455*724ba675SRob Herring }; 456*724ba675SRob Herring 457*724ba675SRob Herring pinctrl_i2c3: i2c3grp { 458*724ba675SRob Herring fsl,pins = < 459*724ba675SRob Herring MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 460*724ba675SRob Herring MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 461*724ba675SRob Herring MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0 462*724ba675SRob Herring MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b0 463*724ba675SRob Herring >; 464*724ba675SRob Herring }; 465*724ba675SRob Herring 466*724ba675SRob Herring pinctrl_pcie: pciegrp { 467*724ba675SRob Herring fsl,pins = < 468*724ba675SRob Herring MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 469*724ba675SRob Herring >; 470*724ba675SRob Herring }; 471*724ba675SRob Herring 472*724ba675SRob Herring pinctrl_pps: ppsgrp { 473*724ba675SRob Herring fsl,pins = < 474*724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1 475*724ba675SRob Herring >; 476*724ba675SRob Herring }; 477*724ba675SRob Herring 478*724ba675SRob Herring pinctrl_pwm2: pwm2grp { 479*724ba675SRob Herring fsl,pins = < 480*724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 481*724ba675SRob Herring >; 482*724ba675SRob Herring }; 483*724ba675SRob Herring 484*724ba675SRob Herring pinctrl_pwm3: pwm3grp { 485*724ba675SRob Herring fsl,pins = < 486*724ba675SRob Herring MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1 487*724ba675SRob Herring >; 488*724ba675SRob Herring }; 489*724ba675SRob Herring 490*724ba675SRob Herring pinctrl_pwm4: pwm4grp { 491*724ba675SRob Herring fsl,pins = < 492*724ba675SRob Herring MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 493*724ba675SRob Herring >; 494*724ba675SRob Herring }; 495*724ba675SRob Herring 496*724ba675SRob Herring pinctrl_uart1: uart1grp { 497*724ba675SRob Herring fsl,pins = < 498*724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 499*724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 500*724ba675SRob Herring >; 501*724ba675SRob Herring }; 502*724ba675SRob Herring 503*724ba675SRob Herring pinctrl_uart2: uart2grp { 504*724ba675SRob Herring fsl,pins = < 505*724ba675SRob Herring MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 506*724ba675SRob Herring MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 507*724ba675SRob Herring >; 508*724ba675SRob Herring }; 509*724ba675SRob Herring 510*724ba675SRob Herring pinctrl_uart3: uart3grp { 511*724ba675SRob Herring fsl,pins = < 512*724ba675SRob Herring MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 513*724ba675SRob Herring MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 514*724ba675SRob Herring >; 515*724ba675SRob Herring }; 516*724ba675SRob Herring 517*724ba675SRob Herring pinctrl_uart5: uart5grp { 518*724ba675SRob Herring fsl,pins = < 519*724ba675SRob Herring MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 520*724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 521*724ba675SRob Herring >; 522*724ba675SRob Herring }; 523*724ba675SRob Herring 524*724ba675SRob Herring pinctrl_usbotg: usbotggrp { 525*724ba675SRob Herring fsl,pins = < 526*724ba675SRob Herring MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 527*724ba675SRob Herring MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 528*724ba675SRob Herring >; 529*724ba675SRob Herring }; 530*724ba675SRob Herring 531*724ba675SRob Herring pinctrl_wdog: wdoggrp { 532*724ba675SRob Herring fsl,pins = < 533*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 534*724ba675SRob Herring >; 535*724ba675SRob Herring }; 536*724ba675SRob Herring}; 537