xref: /linux/arch/arm/boot/dts/calxeda/ecx-2000.dts (revision cdd5b5a9761fd66d17586e4f4ba6588c70e640ea)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Copyright 2011-2012 Calxeda, Inc.
4*724ba675SRob Herring */
5*724ba675SRob Herring
6*724ba675SRob Herring/dts-v1/;
7*724ba675SRob Herring
8*724ba675SRob Herring/* First 4KB has pen for secondary cores. */
9*724ba675SRob Herring/memreserve/ 0x00000000 0x0001000;
10*724ba675SRob Herring
11*724ba675SRob Herring/ {
12*724ba675SRob Herring	model = "Calxeda ECX-2000";
13*724ba675SRob Herring	compatible = "calxeda,ecx-2000";
14*724ba675SRob Herring	#address-cells = <2>;
15*724ba675SRob Herring	#size-cells = <2>;
16*724ba675SRob Herring
17*724ba675SRob Herring	cpus {
18*724ba675SRob Herring		#address-cells = <1>;
19*724ba675SRob Herring		#size-cells = <0>;
20*724ba675SRob Herring
21*724ba675SRob Herring		cpu@0 {
22*724ba675SRob Herring			compatible = "arm,cortex-a15";
23*724ba675SRob Herring			device_type = "cpu";
24*724ba675SRob Herring			reg = <0>;
25*724ba675SRob Herring			clocks = <&a9pll>;
26*724ba675SRob Herring			clock-names = "cpu";
27*724ba675SRob Herring		};
28*724ba675SRob Herring
29*724ba675SRob Herring		cpu@1 {
30*724ba675SRob Herring			compatible = "arm,cortex-a15";
31*724ba675SRob Herring			device_type = "cpu";
32*724ba675SRob Herring			reg = <1>;
33*724ba675SRob Herring			clocks = <&a9pll>;
34*724ba675SRob Herring			clock-names = "cpu";
35*724ba675SRob Herring		};
36*724ba675SRob Herring
37*724ba675SRob Herring		cpu@2 {
38*724ba675SRob Herring			compatible = "arm,cortex-a15";
39*724ba675SRob Herring			device_type = "cpu";
40*724ba675SRob Herring			reg = <2>;
41*724ba675SRob Herring			clocks = <&a9pll>;
42*724ba675SRob Herring			clock-names = "cpu";
43*724ba675SRob Herring		};
44*724ba675SRob Herring
45*724ba675SRob Herring		cpu@3 {
46*724ba675SRob Herring			compatible = "arm,cortex-a15";
47*724ba675SRob Herring			device_type = "cpu";
48*724ba675SRob Herring			reg = <3>;
49*724ba675SRob Herring			clocks = <&a9pll>;
50*724ba675SRob Herring			clock-names = "cpu";
51*724ba675SRob Herring		};
52*724ba675SRob Herring	};
53*724ba675SRob Herring
54*724ba675SRob Herring	memory@0 {
55*724ba675SRob Herring		name = "memory";
56*724ba675SRob Herring		device_type = "memory";
57*724ba675SRob Herring		reg = <0x00000000 0x00000000 0x00000000 0xff800000>;
58*724ba675SRob Herring	};
59*724ba675SRob Herring
60*724ba675SRob Herring	memory@200000000 {
61*724ba675SRob Herring		name = "memory";
62*724ba675SRob Herring		device_type = "memory";
63*724ba675SRob Herring		reg = <0x00000002 0x00000000 0x00000003 0x00000000>;
64*724ba675SRob Herring	};
65*724ba675SRob Herring
66*724ba675SRob Herring	soc {
67*724ba675SRob Herring		ranges = <0x00000000 0x00000000 0x00000000 0xffffffff>;
68*724ba675SRob Herring
69*724ba675SRob Herring		timer {
70*724ba675SRob Herring			compatible = "arm,cortex-a15-timer", "arm,armv7-timer"; 			interrupts = <1 13 0xf08>,
71*724ba675SRob Herring				<1 14 0xf08>,
72*724ba675SRob Herring				<1 11 0xf08>,
73*724ba675SRob Herring				<1 10 0xf08>;
74*724ba675SRob Herring		};
75*724ba675SRob Herring
76*724ba675SRob Herring		memory-controller@fff00000 {
77*724ba675SRob Herring			compatible = "calxeda,ecx-2000-ddr-ctrl";
78*724ba675SRob Herring			reg = <0xfff00000 0x1000>;
79*724ba675SRob Herring			interrupts = <0 91 4>;
80*724ba675SRob Herring		};
81*724ba675SRob Herring
82*724ba675SRob Herring		intc: interrupt-controller@fff11000 {
83*724ba675SRob Herring			compatible = "arm,cortex-a15-gic";
84*724ba675SRob Herring			#interrupt-cells = <3>;
85*724ba675SRob Herring			#address-cells = <0>;
86*724ba675SRob Herring			interrupt-controller;
87*724ba675SRob Herring			interrupts = <1 9 0xf04>;
88*724ba675SRob Herring			reg = <0xfff11000 0x1000>,
89*724ba675SRob Herring			      <0xfff12000 0x2000>,
90*724ba675SRob Herring			      <0xfff14000 0x2000>,
91*724ba675SRob Herring			      <0xfff16000 0x2000>;
92*724ba675SRob Herring		};
93*724ba675SRob Herring
94*724ba675SRob Herring		pmu {
95*724ba675SRob Herring			compatible = "arm,cortex-a9-pmu";
96*724ba675SRob Herring			interrupts = <0 76 4>, <0 75 4>, <0 74 4>, <0 73 4>;
97*724ba675SRob Herring		};
98*724ba675SRob Herring	};
99*724ba675SRob Herring};
100*724ba675SRob Herring
101*724ba675SRob Herring/include/ "ecx-common.dtsi"
102