1/* 2 * ARC CPU startup Code 3 * 4 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) 5 * 6 * This program is free software; you can redistribute it and/or modify 7 * it under the terms of the GNU General Public License version 2 as 8 * published by the Free Software Foundation. 9 * 10 * Vineetg: Dec 2007 11 * -Check if we are running on Simulator or on real hardware 12 * to skip certain things during boot on simulator 13 */ 14 15#include <linux/linkage.h> 16#include <asm/asm-offsets.h> 17#include <asm/entry.h> 18#include <asm/arcregs.h> 19#include <asm/cache.h> 20 21.macro CPU_EARLY_SETUP 22 23 ; Setting up Vectror Table (in case exception happens in early boot 24 sr @_int_vec_base_lds, [AUX_INTR_VEC_BASE] 25 26 ; Disable I-cache/D-cache if kernel so configured 27 lr r5, [ARC_REG_IC_BCR] 28 breq r5, 0, 1f ; I$ doesn't exist 29 lr r5, [ARC_REG_IC_CTRL] 30#ifdef CONFIG_ARC_HAS_ICACHE 31 bclr r5, r5, 0 ; 0 - Enable, 1 is Disable 32#else 33 bset r5, r5, 0 ; I$ exists, but is not used 34#endif 35 sr r5, [ARC_REG_IC_CTRL] 36 371: 38 lr r5, [ARC_REG_DC_BCR] 39 breq r5, 0, 1f ; D$ doesn't exist 40 lr r5, [ARC_REG_DC_CTRL] 41 bclr r5, r5, 6 ; Invalidate (discard w/o wback) 42#ifdef CONFIG_ARC_HAS_DCACHE 43 bclr r5, r5, 0 ; Enable (+Inv) 44#else 45 bset r5, r5, 0 ; Disable (+Inv) 46#endif 47 sr r5, [ARC_REG_DC_CTRL] 48 491: 50.endm 51 52 .section .init.text, "ax",@progbits 53 .type stext, @function 54 .globl stext 55stext: 56 ;------------------------------------------------------------------- 57 ; Don't clobber r0-r2 yet. It might have bootloader provided info 58 ;------------------------------------------------------------------- 59 60 CPU_EARLY_SETUP 61 62#ifdef CONFIG_SMP 63 ; Ensure Boot (Master) proceeds. Others wait in platform dependent way 64 ; IDENTITY Reg [ 3 2 1 0 ] 65 ; (cpu-id) ^^^ => Zero for UP ARC700 66 ; => #Core-ID if SMP (Master 0) 67 ; Note that non-boot CPUs might not land here if halt-on-reset and 68 ; instead breath life from @first_lines_of_secondary, but we still 69 ; need to make sure only boot cpu takes this path. 70 GET_CPU_ID r5 71 cmp r5, 0 72 mov.ne r0, r5 73 jne arc_platform_smp_wait_to_boot 74#endif 75 ; Clear BSS before updating any globals 76 ; XXX: use ZOL here 77 mov r5, __bss_start 78 sub r6, __bss_stop, r5 79 lsr.f lp_count, r6, 2 80 lpnz 1f 81 st.ab 0, [r5, 4] 821: 83 84#ifdef CONFIG_ARC_UBOOT_SUPPORT 85 ; Uboot - kernel ABI 86 ; r0 = [0] No uboot interaction, [1] cmdline in r2, [2] DTB in r2 87 ; r1 = magic number (board identity, unused as of now 88 ; r2 = pointer to uboot provided cmdline or external DTB in mem 89 ; These are handled later in setup_arch() 90 st r0, [@uboot_tag] 91 st r2, [@uboot_arg] 92#endif 93 94 ; setup "current" tsk and optionally cache it in dedicated r25 95 mov r9, @init_task 96 SET_CURR_TASK_ON_CPU r9, r0 ; r9 = tsk, r0 = scratch 97 98 ; setup stack (fp, sp) 99 mov fp, 0 100 101 ; tsk->thread_info is really a PAGE, whose bottom hoists stack 102 GET_TSK_STACK_BASE r9, sp ; r9 = tsk, sp = stack base(output) 103 104 j start_kernel ; "C" entry point 105 106#ifdef CONFIG_SMP 107;---------------------------------------------------------------- 108; First lines of code run by secondary before jumping to 'C' 109;---------------------------------------------------------------- 110 .section .text, "ax",@progbits 111 .type first_lines_of_secondary, @function 112 .globl first_lines_of_secondary 113 114first_lines_of_secondary: 115 116 CPU_EARLY_SETUP 117 118 ; setup per-cpu idle task as "current" on this CPU 119 ld r0, [@secondary_idle_tsk] 120 SET_CURR_TASK_ON_CPU r0, r1 121 122 ; setup stack (fp, sp) 123 mov fp, 0 124 125 ; set it's stack base to tsk->thread_info bottom 126 GET_TSK_STACK_BASE r0, sp 127 128 j start_kernel_secondary 129 130#endif 131