xref: /linux/arch/alpha/kernel/sys_rx164.c (revision 44377f622ee4f23ea0afc9b83dba5d3ec2d560cd)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	linux/arch/alpha/kernel/sys_rx164.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  *	Copyright (C) 1995 David A Rusling
51da177e4SLinus Torvalds  *	Copyright (C) 1996 Jay A Estabrook
61da177e4SLinus Torvalds  *	Copyright (C) 1998, 1999 Richard Henderson
71da177e4SLinus Torvalds  *
81da177e4SLinus Torvalds  * Code supporting the RX164 (PCA56+POLARIS).
91da177e4SLinus Torvalds  */
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds #include <linux/kernel.h>
121da177e4SLinus Torvalds #include <linux/types.h>
131da177e4SLinus Torvalds #include <linux/mm.h>
141da177e4SLinus Torvalds #include <linux/sched.h>
151da177e4SLinus Torvalds #include <linux/pci.h>
161da177e4SLinus Torvalds #include <linux/init.h>
171da177e4SLinus Torvalds #include <linux/bitops.h>
181da177e4SLinus Torvalds 
191da177e4SLinus Torvalds #include <asm/ptrace.h>
201da177e4SLinus Torvalds #include <asm/system.h>
211da177e4SLinus Torvalds #include <asm/dma.h>
221da177e4SLinus Torvalds #include <asm/irq.h>
231da177e4SLinus Torvalds #include <asm/mmu_context.h>
241da177e4SLinus Torvalds #include <asm/io.h>
251da177e4SLinus Torvalds #include <asm/pgtable.h>
261da177e4SLinus Torvalds #include <asm/core_polaris.h>
271da177e4SLinus Torvalds #include <asm/tlbflush.h>
281da177e4SLinus Torvalds 
291da177e4SLinus Torvalds #include "proto.h"
301da177e4SLinus Torvalds #include "irq_impl.h"
311da177e4SLinus Torvalds #include "pci_impl.h"
321da177e4SLinus Torvalds #include "machvec_impl.h"
331da177e4SLinus Torvalds 
341da177e4SLinus Torvalds 
351da177e4SLinus Torvalds /* Note mask bit is true for ENABLED irqs.  */
361da177e4SLinus Torvalds static unsigned long cached_irq_mask;
371da177e4SLinus Torvalds 
381da177e4SLinus Torvalds static inline void
391da177e4SLinus Torvalds rx164_update_irq_hw(unsigned long mask)
401da177e4SLinus Torvalds {
411da177e4SLinus Torvalds 	volatile unsigned int *irq_mask;
421da177e4SLinus Torvalds 
431da177e4SLinus Torvalds 	irq_mask = (void *)(POLARIS_DENSE_CONFIG_BASE + 0x74);
441da177e4SLinus Torvalds 	*irq_mask = mask;
451da177e4SLinus Torvalds 	mb();
461da177e4SLinus Torvalds 	*irq_mask;
471da177e4SLinus Torvalds }
481da177e4SLinus Torvalds 
491da177e4SLinus Torvalds static inline void
501da177e4SLinus Torvalds rx164_enable_irq(unsigned int irq)
511da177e4SLinus Torvalds {
521da177e4SLinus Torvalds 	rx164_update_irq_hw(cached_irq_mask |= 1UL << (irq - 16));
531da177e4SLinus Torvalds }
541da177e4SLinus Torvalds 
551da177e4SLinus Torvalds static void
561da177e4SLinus Torvalds rx164_disable_irq(unsigned int irq)
571da177e4SLinus Torvalds {
581da177e4SLinus Torvalds 	rx164_update_irq_hw(cached_irq_mask &= ~(1UL << (irq - 16)));
591da177e4SLinus Torvalds }
601da177e4SLinus Torvalds 
611da177e4SLinus Torvalds static unsigned int
621da177e4SLinus Torvalds rx164_startup_irq(unsigned int irq)
631da177e4SLinus Torvalds {
641da177e4SLinus Torvalds 	rx164_enable_irq(irq);
651da177e4SLinus Torvalds 	return 0;
661da177e4SLinus Torvalds }
671da177e4SLinus Torvalds 
681da177e4SLinus Torvalds static void
691da177e4SLinus Torvalds rx164_end_irq(unsigned int irq)
701da177e4SLinus Torvalds {
711da177e4SLinus Torvalds 	if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
721da177e4SLinus Torvalds 		rx164_enable_irq(irq);
731da177e4SLinus Torvalds }
741da177e4SLinus Torvalds 
75*44377f62SThomas Gleixner static struct irq_chip rx164_irq_type = {
761da177e4SLinus Torvalds 	.typename	= "RX164",
771da177e4SLinus Torvalds 	.startup	= rx164_startup_irq,
781da177e4SLinus Torvalds 	.shutdown	= rx164_disable_irq,
791da177e4SLinus Torvalds 	.enable		= rx164_enable_irq,
801da177e4SLinus Torvalds 	.disable	= rx164_disable_irq,
811da177e4SLinus Torvalds 	.ack		= rx164_disable_irq,
821da177e4SLinus Torvalds 	.end		= rx164_end_irq,
831da177e4SLinus Torvalds };
841da177e4SLinus Torvalds 
851da177e4SLinus Torvalds static void
867ca56053SAl Viro rx164_device_interrupt(unsigned long vector)
871da177e4SLinus Torvalds {
881da177e4SLinus Torvalds 	unsigned long pld;
891da177e4SLinus Torvalds 	volatile unsigned int *dirr;
901da177e4SLinus Torvalds 	long i;
911da177e4SLinus Torvalds 
921da177e4SLinus Torvalds 	/* Read the interrupt summary register.  On Polaris, this is
931da177e4SLinus Torvalds 	   the DIRR register in PCI config space (offset 0x84).  */
941da177e4SLinus Torvalds 	dirr = (void *)(POLARIS_DENSE_CONFIG_BASE + 0x84);
951da177e4SLinus Torvalds 	pld = *dirr;
961da177e4SLinus Torvalds 
971da177e4SLinus Torvalds 	/*
981da177e4SLinus Torvalds 	 * Now for every possible bit set, work through them and call
991da177e4SLinus Torvalds 	 * the appropriate interrupt handler.
1001da177e4SLinus Torvalds 	 */
1011da177e4SLinus Torvalds 	while (pld) {
1021da177e4SLinus Torvalds 		i = ffz(~pld);
1031da177e4SLinus Torvalds 		pld &= pld - 1; /* clear least bit set */
1041da177e4SLinus Torvalds 		if (i == 20) {
1053dbb8c62SAl Viro 			isa_no_iack_sc_device_interrupt(vector);
1061da177e4SLinus Torvalds 		} else {
1073dbb8c62SAl Viro 			handle_irq(16+i);
1081da177e4SLinus Torvalds 		}
1091da177e4SLinus Torvalds 	}
1101da177e4SLinus Torvalds }
1111da177e4SLinus Torvalds 
1121da177e4SLinus Torvalds static void __init
1131da177e4SLinus Torvalds rx164_init_irq(void)
1141da177e4SLinus Torvalds {
1151da177e4SLinus Torvalds 	long i;
1161da177e4SLinus Torvalds 
1171da177e4SLinus Torvalds 	rx164_update_irq_hw(0);
1181da177e4SLinus Torvalds 	for (i = 16; i < 40; ++i) {
1191da177e4SLinus Torvalds 		irq_desc[i].status = IRQ_DISABLED | IRQ_LEVEL;
120d1bef4edSIngo Molnar 		irq_desc[i].chip = &rx164_irq_type;
1211da177e4SLinus Torvalds 	}
1221da177e4SLinus Torvalds 
1231da177e4SLinus Torvalds 	init_i8259a_irqs();
1241da177e4SLinus Torvalds 	common_init_isa_dma();
1251da177e4SLinus Torvalds 
1261da177e4SLinus Torvalds 	setup_irq(16+20, &isa_cascade_irqaction);
1271da177e4SLinus Torvalds }
1281da177e4SLinus Torvalds 
1291da177e4SLinus Torvalds 
1301da177e4SLinus Torvalds /*
1311da177e4SLinus Torvalds  * The RX164 changed its interrupt routing between pass1 and pass2...
1321da177e4SLinus Torvalds  *
1331da177e4SLinus Torvalds  * PASS1:
1341da177e4SLinus Torvalds  *
1351da177e4SLinus Torvalds  *      Slot    IDSEL   INTA    INTB    INTC    INTD
1361da177e4SLinus Torvalds  *      0       6       5       10      15      20
1371da177e4SLinus Torvalds  *      1       7       4       9       14      19
1381da177e4SLinus Torvalds  *      2       5       3       8       13      18
1391da177e4SLinus Torvalds  *      3       9       2       7       12      17
1401da177e4SLinus Torvalds  *      4       10      1       6       11      16
1411da177e4SLinus Torvalds  *
1421da177e4SLinus Torvalds  * PASS2:
1431da177e4SLinus Torvalds  *      Slot    IDSEL   INTA    INTB    INTC    INTD
1441da177e4SLinus Torvalds  *      0       5       1       7       12      17
1451da177e4SLinus Torvalds  *      1       6       2       8       13      18
1461da177e4SLinus Torvalds  *      2       8       3       9       14      19
1471da177e4SLinus Torvalds  *      3       9       4       10      15      20
1481da177e4SLinus Torvalds  *      4       10      5       11      16      6
1491da177e4SLinus Torvalds  *
1501da177e4SLinus Torvalds  */
1511da177e4SLinus Torvalds 
1521da177e4SLinus Torvalds /*
1531da177e4SLinus Torvalds  * IdSel
1541da177e4SLinus Torvalds  *   5  32 bit PCI option slot 0
1551da177e4SLinus Torvalds  *   6  64 bit PCI option slot 1
1561da177e4SLinus Torvalds  *   7  PCI-ISA bridge
1571da177e4SLinus Torvalds  *   7  64 bit PCI option slot 2
1581da177e4SLinus Torvalds  *   9  32 bit PCI option slot 3
1591da177e4SLinus Torvalds  *  10  PCI-PCI bridge
1601da177e4SLinus Torvalds  *
1611da177e4SLinus Torvalds  */
1621da177e4SLinus Torvalds 
1631da177e4SLinus Torvalds static int __init
1641da177e4SLinus Torvalds rx164_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
1651da177e4SLinus Torvalds {
1661da177e4SLinus Torvalds #if 0
1671da177e4SLinus Torvalds 	static char irq_tab_pass1[6][5] __initdata = {
1681da177e4SLinus Torvalds 	  /*INT   INTA  INTB  INTC   INTD */
1691da177e4SLinus Torvalds 	  { 16+3, 16+3, 16+8, 16+13, 16+18},      /* IdSel 5,  slot 2 */
1701da177e4SLinus Torvalds 	  { 16+5, 16+5, 16+10, 16+15, 16+20},     /* IdSel 6,  slot 0 */
1711da177e4SLinus Torvalds 	  { 16+4, 16+4, 16+9, 16+14, 16+19},      /* IdSel 7,  slot 1 */
1721da177e4SLinus Torvalds 	  { -1,     -1,    -1,    -1,   -1},      /* IdSel 8, PCI/ISA bridge */
1731da177e4SLinus Torvalds 	  { 16+2, 16+2, 16+7, 16+12, 16+17},      /* IdSel 9,  slot 3 */
1741da177e4SLinus Torvalds 	  { 16+1, 16+1, 16+6, 16+11, 16+16},      /* IdSel 10, slot 4 */
1751da177e4SLinus Torvalds 	};
1761da177e4SLinus Torvalds #else
1771da177e4SLinus Torvalds 	static char irq_tab[6][5] __initdata = {
1781da177e4SLinus Torvalds 	  /*INT   INTA  INTB  INTC   INTD */
1791da177e4SLinus Torvalds 	  { 16+0, 16+0, 16+6, 16+11, 16+16},      /* IdSel 5,  slot 0 */
1801da177e4SLinus Torvalds 	  { 16+1, 16+1, 16+7, 16+12, 16+17},      /* IdSel 6,  slot 1 */
1811da177e4SLinus Torvalds 	  { -1,     -1,    -1,    -1,   -1},      /* IdSel 7, PCI/ISA bridge */
1821da177e4SLinus Torvalds 	  { 16+2, 16+2, 16+8, 16+13, 16+18},      /* IdSel 8,  slot 2 */
1831da177e4SLinus Torvalds 	  { 16+3, 16+3, 16+9, 16+14, 16+19},      /* IdSel 9,  slot 3 */
1841da177e4SLinus Torvalds 	  { 16+4, 16+4, 16+10, 16+15, 16+5},      /* IdSel 10, PCI-PCI */
1851da177e4SLinus Torvalds 	};
1861da177e4SLinus Torvalds #endif
1871da177e4SLinus Torvalds 	const long min_idsel = 5, max_idsel = 10, irqs_per_slot = 5;
1881da177e4SLinus Torvalds 
1891da177e4SLinus Torvalds 	/* JRP - Need to figure out how to distinguish pass1 from pass2,
1901da177e4SLinus Torvalds 	   and use the correct table.  */
1911da177e4SLinus Torvalds 	return COMMON_TABLE_LOOKUP;
1921da177e4SLinus Torvalds }
1931da177e4SLinus Torvalds 
1941da177e4SLinus Torvalds 
1951da177e4SLinus Torvalds /*
1961da177e4SLinus Torvalds  * The System Vector
1971da177e4SLinus Torvalds  */
1981da177e4SLinus Torvalds 
1991da177e4SLinus Torvalds struct alpha_machine_vector rx164_mv __initmv = {
2001da177e4SLinus Torvalds 	.vector_name		= "RX164",
2011da177e4SLinus Torvalds 	DO_EV5_MMU,
2021da177e4SLinus Torvalds 	DO_DEFAULT_RTC,
2031da177e4SLinus Torvalds 	DO_POLARIS_IO,
2041da177e4SLinus Torvalds 	.machine_check		= polaris_machine_check,
2051da177e4SLinus Torvalds 	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
2061da177e4SLinus Torvalds 	.min_io_address		= DEFAULT_IO_BASE,
2071da177e4SLinus Torvalds 	.min_mem_address	= DEFAULT_MEM_BASE,
2081da177e4SLinus Torvalds 
2091da177e4SLinus Torvalds 	.nr_irqs		= 40,
2101da177e4SLinus Torvalds 	.device_interrupt	= rx164_device_interrupt,
2111da177e4SLinus Torvalds 
2121da177e4SLinus Torvalds 	.init_arch		= polaris_init_arch,
2131da177e4SLinus Torvalds 	.init_irq		= rx164_init_irq,
2141da177e4SLinus Torvalds 	.init_rtc		= common_init_rtc,
2151da177e4SLinus Torvalds 	.init_pci		= common_init_pci,
2161da177e4SLinus Torvalds 	.kill_arch		= NULL,
2171da177e4SLinus Torvalds 	.pci_map_irq		= rx164_map_irq,
2181da177e4SLinus Torvalds 	.pci_swizzle		= common_swizzle,
2191da177e4SLinus Torvalds };
2201da177e4SLinus Torvalds ALIAS_MV(rx164)
221