1*e89768f6SDmitry Baryshkov# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*e89768f6SDmitry Baryshkov%YAML 1.2 3*e89768f6SDmitry Baryshkov--- 4*e89768f6SDmitry Baryshkov$id: http://devicetree.org/schemas/pinctrl/qcom,sar2130p-tlmm.yaml# 5*e89768f6SDmitry Baryshkov$schema: http://devicetree.org/meta-schemas/core.yaml# 6*e89768f6SDmitry Baryshkov 7*e89768f6SDmitry Baryshkovtitle: Qualcomm Technologies, Inc. SAR2130P TLMM block 8*e89768f6SDmitry Baryshkov 9*e89768f6SDmitry Baryshkovmaintainers: 10*e89768f6SDmitry Baryshkov - Dmitry Baryshkov <dmitry.baryshkov@linaro.org> 11*e89768f6SDmitry Baryshkov 12*e89768f6SDmitry Baryshkovdescription: 13*e89768f6SDmitry Baryshkov Top Level Mode Multiplexer pin controller in Qualcomm SAR2130P SoC. 14*e89768f6SDmitry Baryshkov 15*e89768f6SDmitry BaryshkovallOf: 16*e89768f6SDmitry Baryshkov - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# 17*e89768f6SDmitry Baryshkov 18*e89768f6SDmitry Baryshkovproperties: 19*e89768f6SDmitry Baryshkov compatible: 20*e89768f6SDmitry Baryshkov const: qcom,sar2130p-tlmm 21*e89768f6SDmitry Baryshkov 22*e89768f6SDmitry Baryshkov reg: 23*e89768f6SDmitry Baryshkov maxItems: 1 24*e89768f6SDmitry Baryshkov 25*e89768f6SDmitry Baryshkov interrupts: 26*e89768f6SDmitry Baryshkov maxItems: 1 27*e89768f6SDmitry Baryshkov 28*e89768f6SDmitry Baryshkov gpio-reserved-ranges: 29*e89768f6SDmitry Baryshkov minItems: 1 30*e89768f6SDmitry Baryshkov maxItems: 78 31*e89768f6SDmitry Baryshkov 32*e89768f6SDmitry Baryshkov gpio-line-names: 33*e89768f6SDmitry Baryshkov maxItems: 156 34*e89768f6SDmitry Baryshkov 35*e89768f6SDmitry BaryshkovpatternProperties: 36*e89768f6SDmitry Baryshkov "-state$": 37*e89768f6SDmitry Baryshkov oneOf: 38*e89768f6SDmitry Baryshkov - $ref: "#/$defs/qcom-sar2130p-tlmm-state" 39*e89768f6SDmitry Baryshkov - patternProperties: 40*e89768f6SDmitry Baryshkov "-pins$": 41*e89768f6SDmitry Baryshkov $ref: "#/$defs/qcom-sar2130p-tlmm-state" 42*e89768f6SDmitry Baryshkov additionalProperties: false 43*e89768f6SDmitry Baryshkov 44*e89768f6SDmitry Baryshkov$defs: 45*e89768f6SDmitry Baryshkov qcom-sar2130p-tlmm-state: 46*e89768f6SDmitry Baryshkov type: object 47*e89768f6SDmitry Baryshkov description: 48*e89768f6SDmitry Baryshkov Pinctrl node's client devices use subnodes for desired pin configuration. 49*e89768f6SDmitry Baryshkov Client device subnodes use below standard properties. 50*e89768f6SDmitry Baryshkov $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state 51*e89768f6SDmitry Baryshkov unevaluatedProperties: false 52*e89768f6SDmitry Baryshkov 53*e89768f6SDmitry Baryshkov properties: 54*e89768f6SDmitry Baryshkov pins: 55*e89768f6SDmitry Baryshkov description: 56*e89768f6SDmitry Baryshkov List of gpio pins affected by the properties specified in this 57*e89768f6SDmitry Baryshkov subnode. 58*e89768f6SDmitry Baryshkov items: 59*e89768f6SDmitry Baryshkov oneOf: 60*e89768f6SDmitry Baryshkov - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-4][0-9]|15[0-5])$" 61*e89768f6SDmitry Baryshkov - enum: [ sdc1_clk, sdc1_cmd, sdc1_data, sdc1_rclk ] 62*e89768f6SDmitry Baryshkov minItems: 1 63*e89768f6SDmitry Baryshkov maxItems: 36 64*e89768f6SDmitry Baryshkov 65*e89768f6SDmitry Baryshkov function: 66*e89768f6SDmitry Baryshkov description: 67*e89768f6SDmitry Baryshkov Specify the alternative function to be configured for the specified 68*e89768f6SDmitry Baryshkov pins. 69*e89768f6SDmitry Baryshkov enum: [ aoss_cti, atest_char, atest_char0, atest_char1, atest_char2, 70*e89768f6SDmitry Baryshkov atest_char3, atest_usb0, atest_usb00, atest_usb01, atest_usb02, 71*e89768f6SDmitry Baryshkov atest_usb03, audio_ref, cam_mclk, cci_async, cci_i2c, 72*e89768f6SDmitry Baryshkov cci_timer0, cci_timer1, cci_timer2, cci_timer3, cci_timer4, 73*e89768f6SDmitry Baryshkov cri_trng, cri_trng0, cri_trng1, dbg_out, ddr_bist, ddr_pxi0, 74*e89768f6SDmitry Baryshkov ddr_pxi1, ddr_pxi2, ddr_pxi3, dp0_hot, ext_mclk0, ext_mclk1, 75*e89768f6SDmitry Baryshkov gcc_gp1, gcc_gp2, gcc_gp3, gpio, host2wlan_sol, i2s0_data0, 76*e89768f6SDmitry Baryshkov i2s0_data1, i2s0_sck, i2s0_ws, ibi_i3c, jitter_bist, mdp_vsync, 77*e89768f6SDmitry Baryshkov mdp_vsync0, mdp_vsync1, mdp_vsync2, mdp_vsync3, pcie0_clkreqn, 78*e89768f6SDmitry Baryshkov pcie1_clkreqn, phase_flag0, phase_flag1, phase_flag10, 79*e89768f6SDmitry Baryshkov phase_flag11, phase_flag12, phase_flag13, phase_flag14, 80*e89768f6SDmitry Baryshkov phase_flag15, phase_flag16, phase_flag17, phase_flag18, 81*e89768f6SDmitry Baryshkov phase_flag19, phase_flag2, phase_flag20, phase_flag21, 82*e89768f6SDmitry Baryshkov phase_flag22, phase_flag23, phase_flag24, phase_flag25, 83*e89768f6SDmitry Baryshkov phase_flag26, phase_flag27, phase_flag28, phase_flag29, 84*e89768f6SDmitry Baryshkov phase_flag3, phase_flag30, phase_flag31, phase_flag4, 85*e89768f6SDmitry Baryshkov phase_flag5, phase_flag6, phase_flag7, phase_flag8, 86*e89768f6SDmitry Baryshkov phase_flag9, pll_bist, pll_clk, prng_rosc0, prng_rosc1, 87*e89768f6SDmitry Baryshkov prng_rosc2, prng_rosc3, qdss_cti, qdss_gpio, qdss_gpio0, 88*e89768f6SDmitry Baryshkov qdss_gpio1, qdss_gpio10, qdss_gpio11, qdss_gpio12, qdss_gpio13, 89*e89768f6SDmitry Baryshkov qdss_gpio14, qdss_gpio15, qdss_gpio2, qdss_gpio3, qdss_gpio4, 90*e89768f6SDmitry Baryshkov qdss_gpio5, qdss_gpio6, qdss_gpio7, qdss_gpio8, qdss_gpio9, 91*e89768f6SDmitry Baryshkov qspi0, qspi1, qspi2, qspi3, qspi_clk, qspi_cs0, qspi_cs1, qup0, 92*e89768f6SDmitry Baryshkov qup1, qup2, qup3, qup4, qup5, qup6, qup7, qup8, qup9, qup10, 93*e89768f6SDmitry Baryshkov qup11, tb_trig, tgu_ch0, tgu_ch1, tgu_ch2, tgu_ch3, 94*e89768f6SDmitry Baryshkov tmess_prng0, tmess_prng1, tmess_prng2, tmess_prng3, 95*e89768f6SDmitry Baryshkov tsense_pwm1, tsense_pwm2, usb0_phy, vsense_trigger ] 96*e89768f6SDmitry Baryshkov 97*e89768f6SDmitry Baryshkov required: 98*e89768f6SDmitry Baryshkov - pins 99*e89768f6SDmitry Baryshkov 100*e89768f6SDmitry Baryshkovrequired: 101*e89768f6SDmitry Baryshkov - compatible 102*e89768f6SDmitry Baryshkov - reg 103*e89768f6SDmitry Baryshkov 104*e89768f6SDmitry BaryshkovunevaluatedProperties: false 105*e89768f6SDmitry Baryshkov 106*e89768f6SDmitry Baryshkovexamples: 107*e89768f6SDmitry Baryshkov - | 108*e89768f6SDmitry Baryshkov #include <dt-bindings/interrupt-controller/arm-gic.h> 109*e89768f6SDmitry Baryshkov pinctrl@f100000 { 110*e89768f6SDmitry Baryshkov compatible = "qcom,sar2130p-tlmm"; 111*e89768f6SDmitry Baryshkov reg = <0x0f100000 0x300000>; 112*e89768f6SDmitry Baryshkov gpio-controller; 113*e89768f6SDmitry Baryshkov #gpio-cells = <2>; 114*e89768f6SDmitry Baryshkov gpio-ranges = <&tlmm 0 0 156>; 115*e89768f6SDmitry Baryshkov interrupt-controller; 116*e89768f6SDmitry Baryshkov #interrupt-cells = <2>; 117*e89768f6SDmitry Baryshkov interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 118*e89768f6SDmitry Baryshkov 119*e89768f6SDmitry Baryshkov gpio-wo-state { 120*e89768f6SDmitry Baryshkov pins = "gpio1"; 121*e89768f6SDmitry Baryshkov function = "gpio"; 122*e89768f6SDmitry Baryshkov }; 123*e89768f6SDmitry Baryshkov 124*e89768f6SDmitry Baryshkov uart-w-state { 125*e89768f6SDmitry Baryshkov rx-pins { 126*e89768f6SDmitry Baryshkov pins = "gpio26"; 127*e89768f6SDmitry Baryshkov function = "qup7"; 128*e89768f6SDmitry Baryshkov bias-pull-up; 129*e89768f6SDmitry Baryshkov }; 130*e89768f6SDmitry Baryshkov 131*e89768f6SDmitry Baryshkov tx-pins { 132*e89768f6SDmitry Baryshkov pins = "gpio27"; 133*e89768f6SDmitry Baryshkov function = "qup7"; 134*e89768f6SDmitry Baryshkov bias-disable; 135*e89768f6SDmitry Baryshkov }; 136*e89768f6SDmitry Baryshkov }; 137*e89768f6SDmitry Baryshkov }; 138*e89768f6SDmitry Baryshkov... 139