xref: /linux/Documentation/devicetree/bindings/net/fsl-tsec-phy.txt (revision e58f6f4fb4eada7867014bfaec898f03afbce5c2)
1d524dac9SGrant Likely* MDIO IO device
2d524dac9SGrant Likely
3d524dac9SGrant LikelyThe MDIO is a bus to which the PHY devices are connected.  For each
4d524dac9SGrant Likelydevice that exists on this bus, a child node should be created.  See
5d524dac9SGrant Likelythe definition of the PHY node in booting-without-of.txt for an example
6d524dac9SGrant Likelyof how to define a PHY.
7d524dac9SGrant Likely
8d524dac9SGrant LikelyRequired properties:
9d524dac9SGrant Likely  - reg : Offset and length of the register set for the device
10d524dac9SGrant Likely  - compatible : Should define the compatible device type for the
11d524dac9SGrant Likely    mdio.  Currently, this is most likely to be "fsl,gianfar-mdio"
12d524dac9SGrant Likely
13d524dac9SGrant LikelyExample:
14d524dac9SGrant Likely
15d524dac9SGrant Likely	mdio@24520 {
16d524dac9SGrant Likely		reg = <24520 20>;
17d524dac9SGrant Likely		compatible = "fsl,gianfar-mdio";
18d524dac9SGrant Likely
19d524dac9SGrant Likely		ethernet-phy@0 {
20d524dac9SGrant Likely			......
21d524dac9SGrant Likely		};
22d524dac9SGrant Likely	};
23d524dac9SGrant Likely
24d524dac9SGrant Likely* TBI Internal MDIO bus
25d524dac9SGrant Likely
26d524dac9SGrant LikelyAs of this writing, every tsec is associated with an internal TBI PHY.
27d524dac9SGrant LikelyThis PHY is accessed through the local MDIO bus.  These buses are defined
28d524dac9SGrant Likelysimilarly to the mdio buses, except they are compatible with "fsl,gianfar-tbi".
29d524dac9SGrant LikelyThe TBI PHYs underneath them are similar to normal PHYs, but the reg property
30d524dac9SGrant Likelyis considered instructive, rather than descriptive.  The reg property should
31d524dac9SGrant Likelybe chosen so it doesn't interfere with other PHYs on the bus.
32d524dac9SGrant Likely
33d524dac9SGrant Likely* Gianfar-compatible ethernet nodes
34d524dac9SGrant Likely
35d524dac9SGrant LikelyProperties:
36d524dac9SGrant Likely
37d524dac9SGrant Likely  - device_type : Should be "network"
38d524dac9SGrant Likely  - model : Model of the device.  Can be "TSEC", "eTSEC", or "FEC"
39d524dac9SGrant Likely  - compatible : Should be "gianfar"
40d524dac9SGrant Likely  - reg : Offset and length of the register set for the device
41d524dac9SGrant Likely  - local-mac-address : List of bytes representing the ethernet address of
42d524dac9SGrant Likely    this controller
43d524dac9SGrant Likely  - interrupts : For FEC devices, the first interrupt is the device's
44d524dac9SGrant Likely    interrupt.  For TSEC and eTSEC devices, the first interrupt is
45d524dac9SGrant Likely    transmit, the second is receive, and the third is error.
46d524dac9SGrant Likely  - phy-handle : The phandle for the PHY connected to this ethernet
47d524dac9SGrant Likely    controller.
48d524dac9SGrant Likely  - fixed-link : <a b c d e> where a is emulated phy id - choose any,
49d524dac9SGrant Likely    but unique to the all specified fixed-links, b is duplex - 0 half,
50d524dac9SGrant Likely    1 full, c is link speed - d#10/d#100/d#1000, d is pause - 0 no
51d524dac9SGrant Likely    pause, 1 pause, e is asym_pause - 0 no asym_pause, 1 asym_pause.
52d524dac9SGrant Likely  - phy-connection-type : a string naming the controller/PHY interface type,
53d524dac9SGrant Likely    i.e., "mii" (default), "rmii", "gmii", "rgmii", "rgmii-id", "sgmii",
54d524dac9SGrant Likely    "tbi", or "rtbi".  This property is only really needed if the connection
55d524dac9SGrant Likely    is of type "rgmii-id", as all other connection types are detected by
56d524dac9SGrant Likely    hardware.
57d524dac9SGrant Likely  - fsl,magic-packet : If present, indicates that the hardware supports
58d524dac9SGrant Likely    waking up via magic packet.
59d524dac9SGrant Likely  - bd-stash : If present, indicates that the hardware supports stashing
60d524dac9SGrant Likely    buffer descriptors in the L2.
61d524dac9SGrant Likely  - rx-stash-len : Denotes the number of bytes of a received buffer to stash
62d524dac9SGrant Likely    in the L2.
63d524dac9SGrant Likely  - rx-stash-idx : Denotes the index of the first byte from the received
64d524dac9SGrant Likely    buffer to stash in the L2.
65d524dac9SGrant Likely
66d524dac9SGrant LikelyExample:
67d524dac9SGrant Likely	ethernet@24000 {
68d524dac9SGrant Likely		device_type = "network";
69d524dac9SGrant Likely		model = "TSEC";
70d524dac9SGrant Likely		compatible = "gianfar";
71d524dac9SGrant Likely		reg = <0x24000 0x1000>;
72d524dac9SGrant Likely		local-mac-address = [ 00 E0 0C 00 73 00 ];
73d524dac9SGrant Likely		interrupts = <29 2 30 2 34 2>;
74d524dac9SGrant Likely		interrupt-parent = <&mpic>;
75d524dac9SGrant Likely		phy-handle = <&phy0>
76d524dac9SGrant Likely	};
77c78275f3SRichard Cochran
78c78275f3SRichard Cochran* Gianfar PTP clock nodes
79c78275f3SRichard Cochran
80c78275f3SRichard CochranGeneral Properties:
81c78275f3SRichard Cochran
82c78275f3SRichard Cochran  - compatible   Should be "fsl,etsec-ptp"
83c78275f3SRichard Cochran  - reg          Offset and length of the register set for the device
84c78275f3SRichard Cochran  - interrupts   There should be at least two interrupts. Some devices
85c78275f3SRichard Cochran                 have as many as four PTP related interrupts.
86c78275f3SRichard Cochran
87c78275f3SRichard CochranClock Properties:
88c78275f3SRichard Cochran
89*e58f6f4fSAida Mynzhasova  - fsl,cksel        Timer reference clock source.
90c78275f3SRichard Cochran  - fsl,tclk-period  Timer reference clock period in nanoseconds.
91c78275f3SRichard Cochran  - fsl,tmr-prsc     Prescaler, divides the output clock.
92c78275f3SRichard Cochran  - fsl,tmr-add      Frequency compensation value.
93c78275f3SRichard Cochran  - fsl,tmr-fiper1   Fixed interval period pulse generator.
94c78275f3SRichard Cochran  - fsl,tmr-fiper2   Fixed interval period pulse generator.
95c78275f3SRichard Cochran  - fsl,max-adj      Maximum frequency adjustment in parts per billion.
96c78275f3SRichard Cochran
97c78275f3SRichard Cochran  These properties set the operational parameters for the PTP
98c78275f3SRichard Cochran  clock. You must choose these carefully for the clock to work right.
99c78275f3SRichard Cochran  Here is how to figure good values:
100c78275f3SRichard Cochran
101*e58f6f4fSAida Mynzhasova  TimerOsc     = selected reference clock   MHz
102c78275f3SRichard Cochran  tclk_period  = desired clock period       nanoseconds
103c78275f3SRichard Cochran  NominalFreq  = 1000 / tclk_period         MHz
104c78275f3SRichard Cochran  FreqDivRatio = TimerOsc / NominalFreq     (must be greater that 1.0)
105c78275f3SRichard Cochran  tmr_add      = ceil(2^32 / FreqDivRatio)
106c78275f3SRichard Cochran  OutputClock  = NominalFreq / tmr_prsc     MHz
107c78275f3SRichard Cochran  PulseWidth   = 1 / OutputClock            microseconds
108c78275f3SRichard Cochran  FiperFreq1   = desired frequency in Hz
109c78275f3SRichard Cochran  FiperDiv1    = 1000000 * OutputClock / FiperFreq1
110c78275f3SRichard Cochran  tmr_fiper1   = tmr_prsc * tclk_period * FiperDiv1 - tclk_period
111c78275f3SRichard Cochran  max_adj      = 1000000000 * (FreqDivRatio - 1.0) - 1
112c78275f3SRichard Cochran
113c78275f3SRichard Cochran  The calculation for tmr_fiper2 is the same as for tmr_fiper1. The
114c78275f3SRichard Cochran  driver expects that tmr_fiper1 will be correctly set to produce a 1
115c78275f3SRichard Cochran  Pulse Per Second (PPS) signal, since this will be offered to the PPS
116c78275f3SRichard Cochran  subsystem to synchronize the Linux clock.
117c78275f3SRichard Cochran
118*e58f6f4fSAida Mynzhasova  Reference clock source is determined by the value, which is holded
119*e58f6f4fSAida Mynzhasova  in CKSEL bits in TMR_CTRL register. "fsl,cksel" property keeps the
120*e58f6f4fSAida Mynzhasova  value, which will be directly written in those bits, that is why,
121*e58f6f4fSAida Mynzhasova  according to reference manual, the next clock sources can be used:
122*e58f6f4fSAida Mynzhasova
123*e58f6f4fSAida Mynzhasova  <0> - external high precision timer reference clock (TSEC_TMR_CLK
124*e58f6f4fSAida Mynzhasova        input is used for this purpose);
125*e58f6f4fSAida Mynzhasova  <1> - eTSEC system clock;
126*e58f6f4fSAida Mynzhasova  <2> - eTSEC1 transmit clock;
127*e58f6f4fSAida Mynzhasova  <3> - RTC clock input.
128*e58f6f4fSAida Mynzhasova
129*e58f6f4fSAida Mynzhasova  When this attribute is not used, eTSEC system clock will serve as
130*e58f6f4fSAida Mynzhasova  IEEE 1588 timer reference clock.
131*e58f6f4fSAida Mynzhasova
132c78275f3SRichard CochranExample:
133c78275f3SRichard Cochran
134c78275f3SRichard Cochran	ptp_clock@24E00 {
135c78275f3SRichard Cochran		compatible = "fsl,etsec-ptp";
136c78275f3SRichard Cochran		reg = <0x24E00 0xB0>;
137c78275f3SRichard Cochran		interrupts = <12 0x8 13 0x8>;
138c78275f3SRichard Cochran		interrupt-parent = < &ipic >;
139*e58f6f4fSAida Mynzhasova		fsl,cksel       = <1>;
140c78275f3SRichard Cochran		fsl,tclk-period = <10>;
141c78275f3SRichard Cochran		fsl,tmr-prsc    = <100>;
142c78275f3SRichard Cochran		fsl,tmr-add     = <0x999999A4>;
143c78275f3SRichard Cochran		fsl,tmr-fiper1  = <0x3B9AC9F6>;
144c78275f3SRichard Cochran		fsl,tmr-fiper2  = <0x00018696>;
145c78275f3SRichard Cochran		fsl,max-adj     = <659999998>;
146c78275f3SRichard Cochran	};
147