xref: /linux/Documentation/devicetree/bindings/display/tegra/nvidia,tegra114-mipi.yaml (revision 2f24482304ebd32c5aa374f31465b9941a860b92)
1fe8b45aaSThierry Reding# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2fe8b45aaSThierry Reding%YAML 1.2
3fe8b45aaSThierry Reding---
4fe8b45aaSThierry Reding$id: http://devicetree.org/schemas/display/tegra/nvidia,tegra114-mipi.yaml#
5fe8b45aaSThierry Reding$schema: http://devicetree.org/meta-schemas/core.yaml#
6fe8b45aaSThierry Reding
7fe8b45aaSThierry Redingtitle: NVIDIA Tegra MIPI pad calibration controller
8fe8b45aaSThierry Reding
9fe8b45aaSThierry Redingmaintainers:
10fe8b45aaSThierry Reding  - Thierry Reding <thierry.reding@gmail.com>
11fe8b45aaSThierry Reding  - Jon Hunter <jonathanh@nvidia.com>
12fe8b45aaSThierry Reding
13fe8b45aaSThierry Redingproperties:
14fe8b45aaSThierry Reding  $nodename:
15fe8b45aaSThierry Reding    pattern: "^mipi@[0-9a-f]+$"
16fe8b45aaSThierry Reding
17fe8b45aaSThierry Reding  compatible:
18fe8b45aaSThierry Reding    enum:
19fe8b45aaSThierry Reding      - nvidia,tegra114-mipi
20*5a3d45a1SThierry Reding      - nvidia,tegra124-mipi
21fe8b45aaSThierry Reding      - nvidia,tegra210-mipi
22fe8b45aaSThierry Reding      - nvidia,tegra186-mipi
23fe8b45aaSThierry Reding
24fe8b45aaSThierry Reding  reg:
25fe8b45aaSThierry Reding    maxItems: 1
26fe8b45aaSThierry Reding
27fe8b45aaSThierry Reding  clocks:
28fe8b45aaSThierry Reding    items:
29fe8b45aaSThierry Reding      - description: module clock
30fe8b45aaSThierry Reding
31fe8b45aaSThierry Reding  clock-names:
32fe8b45aaSThierry Reding    items:
33fe8b45aaSThierry Reding      - const: mipi-cal
34fe8b45aaSThierry Reding
35fe8b45aaSThierry Reding  power-domains:
36fe8b45aaSThierry Reding    maxItems: 1
37fe8b45aaSThierry Reding
38fe8b45aaSThierry Reding  "#nvidia,mipi-calibrate-cells":
39fe8b45aaSThierry Reding    description: The number of cells in a MIPI calibration specifier.
40fe8b45aaSThierry Reding      Should be 1. The single cell specifies a bitmask of the pads that
41fe8b45aaSThierry Reding      need to be calibrated for a given device.
424334aec0SRob Herring    $ref: /schemas/types.yaml#/definitions/uint32
43fe8b45aaSThierry Reding    const: 1
44fe8b45aaSThierry Reding
45fe8b45aaSThierry RedingadditionalProperties: false
46fe8b45aaSThierry Reding
47fe8b45aaSThierry Redingrequired:
48fe8b45aaSThierry Reding  - compatible
49fe8b45aaSThierry Reding  - reg
50fe8b45aaSThierry Reding  - clocks
51fe8b45aaSThierry Reding  - "#nvidia,mipi-calibrate-cells"
52fe8b45aaSThierry Reding
53fe8b45aaSThierry Redingexamples:
54fe8b45aaSThierry Reding  - |
55fe8b45aaSThierry Reding    #include <dt-bindings/clock/tegra114-car.h>
56fe8b45aaSThierry Reding
57fe8b45aaSThierry Reding    mipi@700e3000 {
58fe8b45aaSThierry Reding        compatible = "nvidia,tegra114-mipi";
59fe8b45aaSThierry Reding        reg = <0x700e3000 0x100>;
60fe8b45aaSThierry Reding        clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
61fe8b45aaSThierry Reding        clock-names = "mipi-cal";
62fe8b45aaSThierry Reding        #nvidia,mipi-calibrate-cells = <1>;
63fe8b45aaSThierry Reding    };
64fe8b45aaSThierry Reding
65fe8b45aaSThierry Reding    dsia: dsi@54300000 {
66fe8b45aaSThierry Reding        compatible = "nvidia,tegra114-dsi";
67fe8b45aaSThierry Reding        reg = <0x54300000 0x00040000>;
68fe8b45aaSThierry Reding        clocks = <&tegra_car TEGRA114_CLK_DSIA>,
69fe8b45aaSThierry Reding                 <&tegra_car TEGRA114_CLK_DSIALP>,
70fe8b45aaSThierry Reding                 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
71fe8b45aaSThierry Reding        clock-names = "dsi", "lp", "parent";
72fe8b45aaSThierry Reding        resets = <&tegra_car 48>;
73fe8b45aaSThierry Reding        reset-names = "dsi";
74fe8b45aaSThierry Reding        nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
75fe8b45aaSThierry Reding    };
76