xref: /freebsd/sys/powerpc/include/spr.h (revision 3c5ba95ad12285ad37c182a4bfc1b240ec6d18a7)
1 /*-
2  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3  *
4  * Copyright (c) 2001 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26  * POSSIBILITY OF SUCH DAMAGE.
27  *
28  * $NetBSD: spr.h,v 1.25 2002/08/14 15:38:40 matt Exp $
29  * $FreeBSD$
30  */
31 #ifndef _POWERPC_SPR_H_
32 #define	_POWERPC_SPR_H_
33 
34 #ifndef _LOCORE
35 #define	mtspr(reg, val)							\
36 	__asm __volatile("mtspr %0,%1" : : "K"(reg), "r"(val))
37 #define	mfspr(reg)							\
38 	( { register_t val;						\
39 	  __asm __volatile("mfspr %0,%1" : "=r"(val) : "K"(reg));	\
40 	  val; } )
41 
42 
43 #ifndef __powerpc64__
44 
45 /* The following routines allow manipulation of the full 64-bit width
46  * of SPRs on 64 bit CPUs in bridge mode */
47 
48 #define mtspr64(reg,valhi,vallo,scratch)				\
49 	__asm __volatile("						\
50 		mfmsr %0; 						\
51 		insrdi %0,%5,1,0; 					\
52 		mtmsrd %0; 						\
53 		isync; 							\
54 									\
55 		sld %1,%1,%4;						\
56 		or %1,%1,%2;						\
57 		mtspr %3,%1;						\
58 		srd %1,%1,%4;						\
59 									\
60 		clrldi %0,%0,1; 					\
61 		mtmsrd %0; 						\
62 		isync;"							\
63 	: "=r"(scratch), "=r"(valhi) : "r"(vallo), "K"(reg), "r"(32), "r"(1))
64 
65 #define mfspr64upper(reg,scratch)					\
66 	( { register_t val;						\
67 	    __asm __volatile("						\
68 		mfmsr %0; 						\
69 		insrdi %0,%4,1,0; 					\
70 		mtmsrd %0; 						\
71 		isync; 							\
72 									\
73 		mfspr %1,%2;						\
74 		srd %1,%1,%3;						\
75 									\
76 		clrldi %0,%0,1; 					\
77 		mtmsrd %0; 						\
78 		isync;" 						\
79 	    : "=r"(scratch), "=r"(val) : "K"(reg), "r"(32), "r"(1));	\
80 	    val; } )
81 
82 #endif
83 
84 #endif /* _LOCORE */
85 
86 /*
87  * Special Purpose Register declarations.
88  *
89  * The first column in the comments indicates which PowerPC
90  * architectures the SPR is valid on - 4 for 4xx series,
91  * 6 for 6xx/7xx series and 8 for 8xx and 8xxx series.
92  */
93 
94 #define	SPR_MQ			0x000	/* .6. 601 MQ register */
95 #define	SPR_XER			0x001	/* 468 Fixed Point Exception Register */
96 #define	SPR_RTCU_R		0x004	/* .6. 601 RTC Upper - Read */
97 #define	SPR_RTCL_R		0x005	/* .6. 601 RTC Lower - Read */
98 #define	SPR_LR			0x008	/* 468 Link Register */
99 #define	SPR_CTR			0x009	/* 468 Count Register */
100 #define	SPR_DSCR		0x011   /* Data Stream Control Register */
101 #define	SPR_DSISR		0x012	/* .68 DSI exception source */
102 #define	  DSISR_DIRECT		  0x80000000 /* Direct-store error exception */
103 #define	  DSISR_NOTFOUND	  0x40000000 /* Translation not found */
104 #define	  DSISR_PROTECT		  0x08000000 /* Memory access not permitted */
105 #define	  DSISR_INVRX		  0x04000000 /* Reserve-indexed insn direct-store access */
106 #define	  DSISR_STORE		  0x02000000 /* Store operation */
107 #define	  DSISR_DABR		  0x00400000 /* DABR match */
108 #define	  DSISR_SEGMENT		  0x00200000 /* XXX; not in 6xx PEM */
109 #define	  DSISR_EAR		  0x00100000 /* eciwx/ecowx && EAR[E] == 0 */
110 #define	SPR_DAR			0x013	/* .68 Data Address Register */
111 #define	SPR_RTCU_W		0x014	/* .6. 601 RTC Upper - Write */
112 #define	SPR_RTCL_W		0x015	/* .6. 601 RTC Lower - Write */
113 #define	SPR_DEC			0x016	/* .68 DECrementer register */
114 #define	SPR_SDR1		0x019	/* .68 Page table base address register */
115 #define	SPR_SRR0		0x01a	/* 468 Save/Restore Register 0 */
116 #define	SPR_SRR1		0x01b	/* 468 Save/Restore Register 1 */
117 #define	  SRR1_ISI_PFAULT	0x40000000 /* ISI page not found */
118 #define	  SRR1_ISI_NOEXECUTE	0x10000000 /* Memory marked no-execute */
119 #define	  SRR1_ISI_PP		0x08000000 /* PP bits forbid access */
120 #define	SPR_DECAR		0x036	/* ..8 Decrementer auto reload */
121 #define	SPR_EIE			0x050	/* ..8 Exception Interrupt ??? */
122 #define	SPR_EID			0x051	/* ..8 Exception Interrupt ??? */
123 #define	SPR_NRI			0x052	/* ..8 Exception Interrupt ??? */
124 #define	SPR_FSCR		0x099	/* Facility Status and Control Register */
125 #define FSCR_IC_MASK		  0xFF00000000000000ULL	/* FSCR[0:7] is Interrupt Cause */
126 #define FSCR_IC_FP		  0x0000000000000000ULL	/* FP unavailable */
127 #define FSCR_IC_VSX		  0x0100000000000000ULL	/* VSX unavailable */
128 #define FSCR_IC_DSCR		  0x0200000000000000ULL	/* Access to the DSCR at SPRs 3 or 17 */
129 #define FSCR_IC_PM		  0x0300000000000000ULL	/* Read or write access of a Performance Monitor SPR in group A */
130 #define FSCR_IC_BHRB		  0x0400000000000000ULL	/* Execution of a BHRB Instruction */
131 #define FSCR_IC_HTM		  0x0500000000000000ULL	/* Access to a Transactional Memory */
132 /* Reserved 0x0600000000000000ULL */
133 #define FSCR_IC_EBB		  0x0700000000000000ULL	/* Access to Event-Based Branch */
134 #define FSCR_IC_TAR		  0x0800000000000000ULL	/* Access to Target Address Register */
135 #define FSCR_IC_STOP		  0x0900000000000000ULL	/* Access to the 'stop' instruction in privileged non-hypervisor state */
136 #define FSCR_IC_MSG		  0x0A00000000000000ULL	/* Access to 'msgsndp' or 'msgclrp' instructions */
137 #define FSCR_IC_SCV		  0x0C00000000000000ULL	/* Execution of a 'scv' instruction */
138 #define	SPR_USPRG0		0x100	/* 4.. User SPR General 0 */
139 #define	SPR_VRSAVE		0x100	/* .6. AltiVec VRSAVE */
140 #define	SPR_SPRG0		0x110	/* 468 SPR General 0 */
141 #define	SPR_SPRG1		0x111	/* 468 SPR General 1 */
142 #define	SPR_SPRG2		0x112	/* 468 SPR General 2 */
143 #define	SPR_SPRG3		0x113	/* 468 SPR General 3 */
144 #define	SPR_SPRG4		0x114	/* 4.. SPR General 4 */
145 #define	SPR_SPRG5		0x115	/* 4.. SPR General 5 */
146 #define	SPR_SPRG6		0x116	/* 4.. SPR General 6 */
147 #define	SPR_SPRG7		0x117	/* 4.. SPR General 7 */
148 #define	SPR_SCOMC		0x114	/* ... SCOM Address Register (970) */
149 #define	SPR_SCOMD		0x115	/* ... SCOM Data Register (970) */
150 #define	SPR_ASR			0x118	/* ... Address Space Register (PPC64) */
151 #define	SPR_EAR			0x11a	/* .68 External Access Register */
152 #define	SPR_PVR			0x11f	/* 468 Processor Version Register */
153 #define	  MPC601		  0x0001
154 #define	  MPC603		  0x0003
155 #define	  MPC604		  0x0004
156 #define	  MPC602		  0x0005
157 #define	  MPC603e		  0x0006
158 #define	  MPC603ev		  0x0007
159 #define	  MPC750		  0x0008
160 #define	  MPC750CL		  0x7000	/* Nintendo Wii's Broadway */
161 #define	  MPC604ev		  0x0009
162 #define	  MPC7400		  0x000c
163 #define	  MPC620		  0x0014
164 #define	  IBM403		  0x0020
165 #define	  IBM401A1		  0x0021
166 #define	  IBM401B2		  0x0022
167 #define	  IBM401C2		  0x0023
168 #define	  IBM401D2		  0x0024
169 #define	  IBM401E2		  0x0025
170 #define	  IBM401F2		  0x0026
171 #define	  IBM401G2		  0x0027
172 #define	  IBMRS64II		  0x0033
173 #define	  IBMRS64III		  0x0034
174 #define	  IBMPOWER4		  0x0035
175 #define	  IBMRS64III_2		  0x0036
176 #define	  IBMRS64IV		  0x0037
177 #define	  IBMPOWER4PLUS		  0x0038
178 #define	  IBM970		  0x0039
179 #define	  IBMPOWER5		  0x003a
180 #define	  IBMPOWER5PLUS		  0x003b
181 #define	  IBM970FX		  0x003c
182 #define	  IBMPOWER6		  0x003e
183 #define	  IBMPOWER7		  0x003f
184 #define	  IBMPOWER3		  0x0040
185 #define	  IBMPOWER3PLUS		  0x0041
186 #define	  IBM970MP		  0x0044
187 #define	  IBM970GX		  0x0045
188 #define	  IBMPOWERPCA2		  0x0049
189 #define	  IBMPOWER7PLUS		  0x004a
190 #define	  IBMPOWER8E		  0x004b
191 #define	  IBMPOWER8		  0x004d
192 #define	  IBMPOWER9		  0x004e
193 #define	  MPC860		  0x0050
194 #define	  IBMCELLBE		  0x0070
195 #define	  MPC8240		  0x0081
196 #define	  PA6T			  0x0090
197 #define	  IBM405GP		  0x4011
198 #define	  IBM405L		  0x4161
199 #define	  IBM750FX		  0x7000
200 #define	MPC745X_P(v)	((v & 0xFFF8) == 0x8000)
201 #define	  MPC7450		  0x8000
202 #define	  MPC7455		  0x8001
203 #define	  MPC7457		  0x8002
204 #define	  MPC7447A		  0x8003
205 #define	  MPC7448		  0x8004
206 #define	  MPC7410		  0x800c
207 #define	  MPC8245		  0x8081
208 #define	  FSL_E500v1		  0x8020
209 #define	  FSL_E500v2		  0x8021
210 #define	  FSL_E500mc		  0x8023
211 #define	  FSL_E5500		  0x8024
212 #define	  FSL_E6500		  0x8040
213 #define	  FSL_E300C1		  0x8083
214 #define	  FSL_E300C2		  0x8084
215 #define	  FSL_E300C3		  0x8085
216 #define	  FSL_E300C4		  0x8086
217 
218 #define   LPCR_PECE_WAKESET     (LPCR_PECE_EXT | LPCR_PECE_DECR | LPCR_PECE_ME)
219 
220 #define	SPR_EPCR		0x133
221 #define	  EPCR_EXTGS		  0x80000000
222 #define	  EPCR_DTLBGS		  0x40000000
223 #define	  EPCR_ITLBGS		  0x20000000
224 #define	  EPCR_DSIGS		  0x10000000
225 #define	  EPCR_ISIGS		  0x08000000
226 #define	  EPCR_DUVGS		  0x04000000
227 #define	  EPCR_ICM		  0x02000000
228 #define	  EPCR_GICMGS		  0x01000000
229 #define	  EPCR_DGTMI		  0x00800000
230 #define	  EPCR_DMIUH		  0x00400000
231 #define	  EPCR_PMGS		  0x00200000
232 #define	SPR_SPEFSCR		0x200	/* ..8 Signal Processing Engine FSCR. */
233 
234 #define	SPR_HSRR0		0x13a
235 #define	SPR_HSRR1		0x13b
236 #define	SPR_LPCR		0x13e	/* Logical Partitioning Control */
237 #define	  LPCR_LPES		  0x008	/* Bit 60 */
238 #define	  LPCR_HVICE		  0x002	/* Hypervisor Virtualization Interrupt (Arch 3.0) */
239 #define	  LPCR_PECE_DRBL          (1ULL << 16) /* Directed Privileged Doorbell */
240 #define	  LPCR_PECE_HDRBL         (1ULL << 15) /* Directed Hypervisor Doorbell */
241 #define	  LPCR_PECE_EXT           (1ULL << 14) /* External exceptions */
242 #define	  LPCR_PECE_DECR          (1ULL << 13) /* Decrementer exceptions */
243 #define	  LPCR_PECE_ME            (1ULL << 12) /* Machine Check and Hypervisor */
244                                                /* Maintenance exceptions */
245 #define	SPR_LPID		0x13f	/* Logical Partitioning Control */
246 
247 #define	SPR_PTCR		0x1d0	/* Partition Table Control Register */
248 #define	SPR_IBAT0U		0x210	/* .68 Instruction BAT Reg 0 Upper */
249 #define	SPR_IBAT0U		0x210	/* .6. Instruction BAT Reg 0 Upper */
250 #define	SPR_IBAT0L		0x211	/* .6. Instruction BAT Reg 0 Lower */
251 #define	SPR_IBAT1U		0x212	/* .6. Instruction BAT Reg 1 Upper */
252 #define	SPR_IBAT1L		0x213	/* .6. Instruction BAT Reg 1 Lower */
253 #define	SPR_IBAT2U		0x214	/* .6. Instruction BAT Reg 2 Upper */
254 #define	SPR_IBAT2L		0x215	/* .6. Instruction BAT Reg 2 Lower */
255 #define	SPR_IBAT3U		0x216	/* .6. Instruction BAT Reg 3 Upper */
256 #define	SPR_IBAT3L		0x217	/* .6. Instruction BAT Reg 3 Lower */
257 #define	SPR_DBAT0U		0x218	/* .6. Data BAT Reg 0 Upper */
258 #define	SPR_DBAT0L		0x219	/* .6. Data BAT Reg 0 Lower */
259 #define	SPR_DBAT1U		0x21a	/* .6. Data BAT Reg 1 Upper */
260 #define	SPR_DBAT1L		0x21b	/* .6. Data BAT Reg 1 Lower */
261 #define	SPR_DBAT2U		0x21c	/* .6. Data BAT Reg 2 Upper */
262 #define	SPR_DBAT2L		0x21d	/* .6. Data BAT Reg 2 Lower */
263 #define	SPR_DBAT3U		0x21e	/* .6. Data BAT Reg 3 Upper */
264 #define	SPR_DBAT3L		0x21f	/* .6. Data BAT Reg 3 Lower */
265 #define	SPR_IC_CST		0x230	/* ..8 Instruction Cache CSR */
266 #define	  IC_CST_IEN		0x80000000 /* I cache is ENabled   (RO) */
267 #define	  IC_CST_CMD_INVALL	0x0c000000 /* I cache invalidate all */
268 #define	  IC_CST_CMD_UNLOCKALL	0x0a000000 /* I cache unlock all */
269 #define	  IC_CST_CMD_UNLOCK	0x08000000 /* I cache unlock block */
270 #define	  IC_CST_CMD_LOADLOCK	0x06000000 /* I cache load & lock block */
271 #define	  IC_CST_CMD_DISABLE	0x04000000 /* I cache disable */
272 #define	  IC_CST_CMD_ENABLE	0x02000000 /* I cache enable */
273 #define	  IC_CST_CCER1		0x00200000 /* I cache error type 1 (RO) */
274 #define	  IC_CST_CCER2		0x00100000 /* I cache error type 2 (RO) */
275 #define	  IC_CST_CCER3		0x00080000 /* I cache error type 3 (RO) */
276 #define	SPR_IBAT4U		0x230	/* .6. Instruction BAT Reg 4 Upper */
277 #define	SPR_IC_ADR		0x231	/* ..8 Instruction Cache Address */
278 #define	SPR_IBAT4L		0x231	/* .6. Instruction BAT Reg 4 Lower */
279 #define	SPR_IC_DAT		0x232	/* ..8 Instruction Cache Data */
280 #define	SPR_IBAT5U		0x232	/* .6. Instruction BAT Reg 5 Upper */
281 #define	SPR_IBAT5L		0x233	/* .6. Instruction BAT Reg 5 Lower */
282 #define	SPR_IBAT6U		0x234	/* .6. Instruction BAT Reg 6 Upper */
283 #define	SPR_IBAT6L		0x235	/* .6. Instruction BAT Reg 6 Lower */
284 #define	SPR_IBAT7U		0x236	/* .6. Instruction BAT Reg 7 Upper */
285 #define	SPR_IBAT7L		0x237	/* .6. Instruction BAT Reg 7 Lower */
286 #define	SPR_DC_CST		0x230	/* ..8 Data Cache CSR */
287 #define	  DC_CST_DEN		0x80000000 /* D cache ENabled (RO) */
288 #define	  DC_CST_DFWT		0x40000000 /* D cache Force Write-Thru (RO) */
289 #define	  DC_CST_LES		0x20000000 /* D cache Little Endian Swap (RO) */
290 #define	  DC_CST_CMD_FLUSH	0x0e000000 /* D cache invalidate all */
291 #define	  DC_CST_CMD_INVALL	0x0c000000 /* D cache invalidate all */
292 #define	  DC_CST_CMD_UNLOCKALL	0x0a000000 /* D cache unlock all */
293 #define	  DC_CST_CMD_UNLOCK	0x08000000 /* D cache unlock block */
294 #define	  DC_CST_CMD_CLRLESWAP	0x07000000 /* D cache clr little-endian swap */
295 #define	  DC_CST_CMD_LOADLOCK	0x06000000 /* D cache load & lock block */
296 #define	  DC_CST_CMD_SETLESWAP	0x05000000 /* D cache set little-endian swap */
297 #define	  DC_CST_CMD_DISABLE	0x04000000 /* D cache disable */
298 #define	  DC_CST_CMD_CLRFWT	0x03000000 /* D cache clear forced write-thru */
299 #define	  DC_CST_CMD_ENABLE	0x02000000 /* D cache enable */
300 #define	  DC_CST_CMD_SETFWT	0x01000000 /* D cache set forced write-thru */
301 #define	  DC_CST_CCER1		0x00200000 /* D cache error type 1 (RO) */
302 #define	  DC_CST_CCER2		0x00100000 /* D cache error type 2 (RO) */
303 #define	  DC_CST_CCER3		0x00080000 /* D cache error type 3 (RO) */
304 #define	SPR_DBAT4U		0x238	/* .6. Data BAT Reg 4 Upper */
305 #define	SPR_DC_ADR		0x231	/* ..8 Data Cache Address */
306 #define	SPR_DBAT4L		0x239	/* .6. Data BAT Reg 4 Lower */
307 #define	SPR_DC_DAT		0x232	/* ..8 Data Cache Data */
308 #define	SPR_DBAT5U		0x23a	/* .6. Data BAT Reg 5 Upper */
309 #define	SPR_DBAT5L		0x23b	/* .6. Data BAT Reg 5 Lower */
310 #define	SPR_DBAT6U		0x23c	/* .6. Data BAT Reg 6 Upper */
311 #define	SPR_DBAT6L		0x23d	/* .6. Data BAT Reg 6 Lower */
312 #define	SPR_DBAT7U		0x23e	/* .6. Data BAT Reg 7 Upper */
313 #define	SPR_DBAT7L		0x23f	/* .6. Data BAT Reg 7 Lower */
314 #define	SPR_SPRG8		0x25c	/* ..8 SPR General 8 */
315 #define	SPR_MI_CTR		0x310	/* ..8 IMMU control */
316 #define	  Mx_CTR_GPM		0x80000000 /* Group Protection Mode */
317 #define	  Mx_CTR_PPM		0x40000000 /* Page Protection Mode */
318 #define	  Mx_CTR_CIDEF		0x20000000 /* Cache-Inhibit DEFault */
319 #define	  MD_CTR_WTDEF		0x20000000 /* Write-Through DEFault */
320 #define	  Mx_CTR_RSV4		0x08000000 /* Reserve 4 TLB entries */
321 #define	  MD_CTR_TWAM		0x04000000 /* TableWalk Assist Mode */
322 #define	  Mx_CTR_PPCS		0x02000000 /* Priv/user state compare mode */
323 #define	  Mx_CTR_TLB_INDX	0x000001f0 /* TLB index mask */
324 #define	  Mx_CTR_TLB_INDX_BITPOS	8	  /* TLB index shift */
325 #define	SPR_MI_AP		0x312	/* ..8 IMMU access protection */
326 #define	  Mx_GP_SUPER(n)	(0 << (2*(15-(n)))) /* access is supervisor */
327 #define	  Mx_GP_PAGE		(1 << (2*(15-(n)))) /* access is page protect */
328 #define	  Mx_GP_SWAPPED		(2 << (2*(15-(n)))) /* access is swapped */
329 #define	  Mx_GP_USER		(3 << (2*(15-(n)))) /* access is user */
330 #define	SPR_MI_EPN		0x313	/* ..8 IMMU effective number */
331 #define	  Mx_EPN_EPN		0xfffff000 /* Effective Page Number mask */
332 #define	  Mx_EPN_EV		0x00000020 /* Entry Valid */
333 #define	  Mx_EPN_ASID		0x0000000f /* Address Space ID */
334 #define	SPR_MI_TWC		0x315	/* ..8 IMMU tablewalk control */
335 #define	  MD_TWC_L2TB		0xfffff000 /* Level-2 Tablewalk Base */
336 #define	  Mx_TWC_APG		0x000001e0 /* Access Protection Group */
337 #define	  Mx_TWC_G		0x00000010 /* Guarded memory */
338 #define	  Mx_TWC_PS		0x0000000c /* Page Size (L1) */
339 #define	  MD_TWC_WT		0x00000002 /* Write-Through */
340 #define	  Mx_TWC_V		0x00000001 /* Entry Valid */
341 #define	SPR_MI_RPN		0x316	/* ..8 IMMU real (phys) page number */
342 #define	  Mx_RPN_RPN		0xfffff000 /* Real Page Number */
343 #define	  Mx_RPN_PP		0x00000ff0 /* Page Protection */
344 #define	  Mx_RPN_SPS		0x00000008 /* Small Page Size */
345 #define	  Mx_RPN_SH		0x00000004 /* SHared page */
346 #define	  Mx_RPN_CI		0x00000002 /* Cache Inhibit */
347 #define	  Mx_RPN_V		0x00000001 /* Valid */
348 #define	SPR_MD_CTR		0x318	/* ..8 DMMU control */
349 #define	SPR_M_CASID		0x319	/* ..8 CASID */
350 #define	  M_CASID		0x0000000f /* Current AS Id */
351 #define	SPR_MD_AP		0x31a	/* ..8 DMMU access protection */
352 #define	SPR_MD_EPN		0x31b	/* ..8 DMMU effective number */
353 
354 #define	SPR_970MMCR0		0x31b	/* ... Monitor Mode Control Register 0 (PPC 970) */
355 #define	  SPR_970MMCR0_PMC1SEL(x) ((x) << 8) /* PMC1 selector (970) */
356 #define	  SPR_970MMCR0_PMC2SEL(x) ((x) << 1) /* PMC2 selector (970) */
357 #define	SPR_970MMCR1		0x31e	/* ... Monitor Mode Control Register 1 (PPC 970) */
358 #define	  SPR_970MMCR1_PMC3SEL(x)	  (((x) & 0x1f) << 27) /* PMC 3 selector */
359 #define	  SPR_970MMCR1_PMC4SEL(x)	  (((x) & 0x1f) << 22) /* PMC 4 selector */
360 #define	  SPR_970MMCR1_PMC5SEL(x)	  (((x) & 0x1f) << 17) /* PMC 5 selector */
361 #define	  SPR_970MMCR1_PMC6SEL(x)	  (((x) & 0x1f) << 12) /* PMC 6 selector */
362 #define	  SPR_970MMCR1_PMC7SEL(x)	  (((x) & 0x1f) << 7) /* PMC 7 selector */
363 #define	  SPR_970MMCR1_PMC8SEL(x)	  (((x) & 0x1f) << 2) /* PMC 8 selector */
364 #define	SPR_970MMCRA		0x312	/* ... Monitor Mode Control Register 2 (PPC 970) */
365 #define	SPR_970PMC1		0x313	/* ... PMC 1 */
366 #define	SPR_970PMC2		0x314	/* ... PMC 2 */
367 #define	SPR_970PMC3		0x315	/* ... PMC 3 */
368 #define	SPR_970PMC4		0x316	/* ... PMC 4 */
369 #define	SPR_970PMC5		0x317	/* ... PMC 5 */
370 #define	SPR_970PMC6		0x318	/* ... PMC 6 */
371 #define	SPR_970PMC7		0x319	/* ... PMC 7 */
372 #define	SPR_970PMC8		0x31a	/* ... PMC 8 */
373 
374 #define	SPR_M_TWB		0x31c	/* ..8 MMU tablewalk base */
375 #define	  M_TWB_L1TB		0xfffff000 /* level-1 translation base */
376 #define	  M_TWB_L1INDX		0x00000ffc /* level-1 index */
377 #define	SPR_MD_TWC		0x31d	/* ..8 DMMU tablewalk control */
378 #define	SPR_MD_RPN		0x31e	/* ..8 DMMU real (phys) page number */
379 #define	SPR_MD_TW		0x31f	/* ..8 MMU tablewalk scratch */
380 #define	SPR_MI_CAM		0x330	/* ..8 IMMU CAM entry read */
381 #define	SPR_MI_RAM0		0x331	/* ..8 IMMU RAM entry read reg 0 */
382 #define	SPR_MI_RAM1		0x332	/* ..8 IMMU RAM entry read reg 1 */
383 #define	SPR_MD_CAM		0x338	/* ..8 IMMU CAM entry read */
384 #define	SPR_MD_RAM0		0x339	/* ..8 IMMU RAM entry read reg 0 */
385 #define	SPR_MD_RAM1		0x33a	/* ..8 IMMU RAM entry read reg 1 */
386 #define	SPR_PSSCR		0x357	/* Processor Stop Status and Control Register (ISA 3.0) */
387 #define	SPR_PMCR                0x374   /* Processor Management Control Register */
388 #define	SPR_UMMCR2		0x3a0	/* .6. User Monitor Mode Control Register 2 */
389 #define	SPR_UMMCR0		0x3a8	/* .6. User Monitor Mode Control Register 0 */
390 #define	SPR_USIA		0x3ab	/* .6. User Sampled Instruction Address */
391 #define	SPR_UMMCR1		0x3ac	/* .6. User Monitor Mode Control Register 1 */
392 #define	SPR_ZPR			0x3b0	/* 4.. Zone Protection Register */
393 #define	SPR_MMCR2		0x3b0	/* .6. Monitor Mode Control Register 2 */
394 #define	  SPR_MMCR2_THRESHMULT_32	  0x80000000 /* Multiply MMCR0 threshold by 32 */
395 #define	  SPR_MMCR2_THRESHMULT_2	  0x00000000 /* Multiply MMCR0 threshold by 2 */
396 #define	SPR_PID			0x3b1	/* 4.. Process ID */
397 #define	SPR_PMC5		0x3b1	/* .6. Performance Counter Register 5 */
398 #define	SPR_PMC6		0x3b2	/* .6. Performance Counter Register 6 */
399 #define	SPR_CCR0		0x3b3	/* 4.. Core Configuration Register 0 */
400 #define	SPR_IAC3		0x3b4	/* 4.. Instruction Address Compare 3 */
401 #define	SPR_IAC4		0x3b5	/* 4.. Instruction Address Compare 4 */
402 #define	SPR_DVC1		0x3b6	/* 4.. Data Value Compare 1 */
403 #define	SPR_DVC2		0x3b7	/* 4.. Data Value Compare 2 */
404 #define	SPR_MMCR0		0x3b8	/* .6. Monitor Mode Control Register 0 */
405 #define	  SPR_MMCR0_FC		  0x80000000 /* Freeze counters */
406 #define	  SPR_MMCR0_FCS		  0x40000000 /* Freeze counters in supervisor mode */
407 #define	  SPR_MMCR0_FCP		  0x20000000 /* Freeze counters in user mode */
408 #define	  SPR_MMCR0_FCM1	  0x10000000 /* Freeze counters when mark=1 */
409 #define	  SPR_MMCR0_FCM0	  0x08000000 /* Freeze counters when mark=0 */
410 #define	  SPR_MMCR0_PMXE	  0x04000000 /* Enable PM interrupt */
411 #define	  SPR_MMCR0_FCECE	  0x02000000 /* Freeze counters after event */
412 #define	  SPR_MMCR0_TBSEL_15	  0x01800000 /* Count bit 15 of TBL */
413 #define	  SPR_MMCR0_TBSEL_19	  0x01000000 /* Count bit 19 of TBL */
414 #define	  SPR_MMCR0_TBSEL_23	  0x00800000 /* Count bit 23 of TBL */
415 #define	  SPR_MMCR0_TBSEL_31	  0x00000000 /* Count bit 31 of TBL */
416 #define	  SPR_MMCR0_TBEE	  0x00400000 /* Time-base event enable */
417 #define	  SPR_MMCRO_THRESHOLD(x)  ((x) << 16) /* Threshold value */
418 #define	  SPR_MMCR0_PMC1CE	  0x00008000 /* PMC1 condition enable */
419 #define	  SPR_MMCR0_PMCNCE	  0x00004000 /* PMCn condition enable */
420 #define	  SPR_MMCR0_TRIGGER	  0x00002000 /* Trigger */
421 #define	  SPR_MMCR0_PMC1SEL(x)	  (((x) & 0x3f) << 6) /* PMC1 selector */
422 #define	  SPR_MMCR0_PMC2SEL(x)	  (((x) & 0x3f) << 0) /* PMC2 selector */
423 #define	SPR_SGR			0x3b9	/* 4.. Storage Guarded Register */
424 #define	SPR_PMC1		0x3b9	/* .6. Performance Counter Register 1 */
425 #define	SPR_DCWR		0x3ba	/* 4.. Data Cache Write-through Register */
426 #define	SPR_PMC2		0x3ba	/* .6. Performance Counter Register 2 */
427 #define	SPR_SLER		0x3bb	/* 4.. Storage Little Endian Register */
428 #define	SPR_SIA			0x3bb	/* .6. Sampled Instruction Address */
429 #define	SPR_MMCR1		0x3bc	/* .6. Monitor Mode Control Register 2 */
430 #define	  SPR_MMCR1_PMC3SEL(x)	  (((x) & 0x1f) << 27) /* PMC 3 selector */
431 #define	  SPR_MMCR1_PMC4SEL(x)	  (((x) & 0x1f) << 22) /* PMC 4 selector */
432 #define	  SPR_MMCR1_PMC5SEL(x)	  (((x) & 0x1f) << 17) /* PMC 5 selector */
433 #define	  SPR_MMCR1_PMC6SEL(x)	  (((x) & 0x3f) << 11) /* PMC 6 selector */
434 
435 #define	SPR_SU0R		0x3bc	/* 4.. Storage User-defined 0 Register */
436 #define	SPR_PMC3		0x3bd	/* .6. Performance Counter Register 3 */
437 #define	SPR_PMC4		0x3be	/* .6. Performance Counter Register 4 */
438 #define	SPR_DMISS		0x3d0	/* .68 Data TLB Miss Address Register */
439 #define	SPR_DCMP		0x3d1	/* .68 Data TLB Compare Register */
440 #define	SPR_HASH1		0x3d2	/* .68 Primary Hash Address Register */
441 #define	SPR_ICDBDR		0x3d3	/* 4.. Instruction Cache Debug Data Register */
442 #define	SPR_HASH2		0x3d3	/* .68 Secondary Hash Address Register */
443 #define	SPR_IMISS		0x3d4	/* .68 Instruction TLB Miss Address Register */
444 #define	SPR_TLBMISS		0x3d4	/* .6. TLB Miss Address Register */
445 #define	SPR_DEAR		0x3d5	/* 4.. Data Error Address Register */
446 #define	SPR_ICMP		0x3d5	/* .68 Instruction TLB Compare Register */
447 #define	SPR_PTEHI		0x3d5	/* .6. Instruction TLB Compare Register */
448 #define	SPR_EVPR		0x3d6	/* 4.. Exception Vector Prefix Register */
449 #define	SPR_RPA			0x3d6	/* .68 Required Physical Address Register */
450 #define	SPR_PTELO		0x3d6	/* .6. Required Physical Address Register */
451 
452 #define	SPR_TSR			0x150	/* ..8 Timer Status Register */
453 #define	SPR_TCR			0x154	/* ..8 Timer Control Register */
454 
455 #define	  TSR_ENW		  0x80000000 /* Enable Next Watchdog */
456 #define	  TSR_WIS		  0x40000000 /* Watchdog Interrupt Status */
457 #define	  TSR_WRS_MASK		  0x30000000 /* Watchdog Reset Status */
458 #define	  TSR_WRS_NONE		  0x00000000 /* No watchdog reset has occurred */
459 #define	  TSR_WRS_CORE		  0x10000000 /* Core reset was forced by the watchdog */
460 #define	  TSR_WRS_CHIP		  0x20000000 /* Chip reset was forced by the watchdog */
461 #define	  TSR_WRS_SYSTEM	  0x30000000 /* System reset was forced by the watchdog */
462 #define	  TSR_PIS		  0x08000000 /* PIT Interrupt Status */
463 #define	  TSR_DIS		  0x08000000 /* Decrementer Interrupt Status */
464 #define	  TSR_FIS		  0x04000000 /* FIT Interrupt Status */
465 
466 #define	  TCR_WP_MASK		  0xc0000000 /* Watchdog Period mask */
467 #define	  TCR_WP_2_17		  0x00000000 /* 2**17 clocks */
468 #define	  TCR_WP_2_21		  0x40000000 /* 2**21 clocks */
469 #define	  TCR_WP_2_25		  0x80000000 /* 2**25 clocks */
470 #define	  TCR_WP_2_29		  0xc0000000 /* 2**29 clocks */
471 #define	  TCR_WRC_MASK		  0x30000000 /* Watchdog Reset Control mask */
472 #define	  TCR_WRC_NONE		  0x00000000 /* No watchdog reset */
473 #define	  TCR_WRC_CORE		  0x10000000 /* Core reset */
474 #define	  TCR_WRC_CHIP		  0x20000000 /* Chip reset */
475 #define	  TCR_WRC_SYSTEM	  0x30000000 /* System reset */
476 #define	  TCR_WIE		  0x08000000 /* Watchdog Interrupt Enable */
477 #define	  TCR_PIE		  0x04000000 /* PIT Interrupt Enable */
478 #define	  TCR_DIE		  0x04000000 /* Pecrementer Interrupt Enable */
479 #define	  TCR_FP_MASK		  0x03000000 /* FIT Period */
480 #define	  TCR_FP_2_9		  0x00000000 /* 2**9 clocks */
481 #define	  TCR_FP_2_13		  0x01000000 /* 2**13 clocks */
482 #define	  TCR_FP_2_17		  0x02000000 /* 2**17 clocks */
483 #define	  TCR_FP_2_21		  0x03000000 /* 2**21 clocks */
484 #define	  TCR_FIE		  0x00800000 /* FIT Interrupt Enable */
485 #define	  TCR_ARE		  0x00400000 /* Auto Reload Enable */
486 
487 #define	SPR_PIT			0x3db	/* 4.. Programmable Interval Timer */
488 #define	SPR_SRR2		0x3de	/* 4.. Save/Restore Register 2 */
489 #define	SPR_SRR3		0x3df	/* 4.. Save/Restore Register 3 */
490 #define	SPR_HID0		0x3f0	/* ..8 Hardware Implementation Register 0 */
491 #define	SPR_HID1		0x3f1	/* ..8 Hardware Implementation Register 1 */
492 #define	SPR_HID2		0x3f3	/* ..8 Hardware Implementation Register 2 */
493 #define	SPR_HID4		0x3f4	/* ..8 Hardware Implementation Register 4 */
494 #define	SPR_HID5		0x3f6	/* ..8 Hardware Implementation Register 5 */
495 #define	SPR_HID6		0x3f9	/* ..8 Hardware Implementation Register 6 */
496 
497 #define	SPR_CELL_TSRL		0x380	/* ... Cell BE Thread Status Register */
498 #define	SPR_CELL_TSCR		0x399	/* ... Cell BE Thread Switch Register */
499 
500 #if defined(AIM)
501 #define	SPR_DBSR		0x3f0	/* 4.. Debug Status Register */
502 #define	  DBSR_IC		  0x80000000 /* Instruction completion debug event */
503 #define	  DBSR_BT		  0x40000000 /* Branch Taken debug event */
504 #define	  DBSR_EDE		  0x20000000 /* Exception debug event */
505 #define	  DBSR_TIE		  0x10000000 /* Trap Instruction debug event */
506 #define	  DBSR_UDE		  0x08000000 /* Unconditional debug event */
507 #define	  DBSR_IA1		  0x04000000 /* IAC1 debug event */
508 #define	  DBSR_IA2		  0x02000000 /* IAC2 debug event */
509 #define	  DBSR_DR1		  0x01000000 /* DAC1 Read debug event */
510 #define	  DBSR_DW1		  0x00800000 /* DAC1 Write debug event */
511 #define	  DBSR_DR2		  0x00400000 /* DAC2 Read debug event */
512 #define	  DBSR_DW2		  0x00200000 /* DAC2 Write debug event */
513 #define	  DBSR_IDE		  0x00100000 /* Imprecise debug event */
514 #define	  DBSR_IA3		  0x00080000 /* IAC3 debug event */
515 #define	  DBSR_IA4		  0x00040000 /* IAC4 debug event */
516 #define	  DBSR_MRR		  0x00000300 /* Most recent reset */
517 #define	SPR_DBCR0		0x3f2	/* 4.. Debug Control Register 0 */
518 #define	SPR_DBCR1		0x3bd	/* 4.. Debug Control Register 1 */
519 #define	SPR_IAC1		0x3f4	/* 4.. Instruction Address Compare 1 */
520 #define	SPR_IAC2		0x3f5	/* 4.. Instruction Address Compare 2 */
521 #define	SPR_DAC1		0x3f6	/* 4.. Data Address Compare 1 */
522 #define	SPR_DAC2		0x3f7	/* 4.. Data Address Compare 2 */
523 #define	SPR_PIR			0x3ff	/* .6. Processor Identification Register */
524 #elif defined(BOOKE)
525 #define	SPR_PIR			0x11e	/* ..8 Processor Identification Register */
526 #define	SPR_DBSR		0x130	/* ..8 Debug Status Register */
527 #define	  DBSR_IDE		  0x80000000 /* Imprecise debug event. */
528 #define	  DBSR_UDE		  0x40000000 /* Unconditional debug event. */
529 #define	  DBSR_MRR		  0x30000000 /* Most recent Reset (mask). */
530 #define	  DBSR_ICMP		  0x08000000 /* Instr. complete debug event. */
531 #define	  DBSR_BRT		  0x04000000 /* Branch taken debug event. */
532 #define	  DBSR_IRPT		  0x02000000 /* Interrupt taken debug event. */
533 #define	  DBSR_TRAP		  0x01000000 /* Trap instr. debug event. */
534 #define	  DBSR_IAC1		  0x00800000 /* Instr. address compare #1. */
535 #define	  DBSR_IAC2		  0x00400000 /* Instr. address compare #2. */
536 #define	  DBSR_IAC3		  0x00200000 /* Instr. address compare #3. */
537 #define	  DBSR_IAC4		  0x00100000 /* Instr. address compare #4. */
538 #define	  DBSR_DAC1R		  0x00080000 /* Data addr. read compare #1. */
539 #define	  DBSR_DAC1W		  0x00040000 /* Data addr. write compare #1. */
540 #define	  DBSR_DAC2R		  0x00020000 /* Data addr. read compare #2. */
541 #define	  DBSR_DAC2W		  0x00010000 /* Data addr. write compare #2. */
542 #define	  DBSR_RET		  0x00008000 /* Return debug event. */
543 #define	SPR_DBCR0		0x134	/* ..8 Debug Control Register 0 */
544 #define	SPR_DBCR1		0x135	/* ..8 Debug Control Register 1 */
545 #define	SPR_IAC1		0x138	/* ..8 Instruction Address Compare 1 */
546 #define	SPR_IAC2		0x139	/* ..8 Instruction Address Compare 2 */
547 #define	SPR_DAC1		0x13c	/* ..8 Data Address Compare 1 */
548 #define	SPR_DAC2		0x13d	/* ..8 Data Address Compare 2 */
549 #endif
550 
551 #define	  DBCR0_EDM		  0x80000000 /* External Debug Mode */
552 #define	  DBCR0_IDM		  0x40000000 /* Internal Debug Mode */
553 #define	  DBCR0_RST_MASK	  0x30000000 /* ReSeT */
554 #define	  DBCR0_RST_NONE	  0x00000000 /*   No action */
555 #define	  DBCR0_RST_CORE	  0x10000000 /*   Core reset */
556 #define	  DBCR0_RST_CHIP	  0x20000000 /*   Chip reset */
557 #define	  DBCR0_RST_SYSTEM	  0x30000000 /*   System reset */
558 #define	  DBCR0_IC		  0x08000000 /* Instruction Completion debug event */
559 #define	  DBCR0_BT		  0x04000000 /* Branch Taken debug event */
560 #define	  DBCR0_EDE		  0x02000000 /* Exception Debug Event */
561 #define	  DBCR0_TDE		  0x01000000 /* Trap Debug Event */
562 #define	  DBCR0_IA1		  0x00800000 /* IAC (Instruction Address Compare) 1 debug event */
563 #define	  DBCR0_IA2		  0x00400000 /* IAC 2 debug event */
564 #define	  DBCR0_IA12		  0x00200000 /* Instruction Address Range Compare 1-2 */
565 #define	  DBCR0_IA12X		  0x00100000 /* IA12 eXclusive */
566 #define	  DBCR0_IA3		  0x00080000 /* IAC 3 debug event */
567 #define	  DBCR0_IA4		  0x00040000 /* IAC 4 debug event */
568 #define	  DBCR0_IA34		  0x00020000 /* Instruction Address Range Compare 3-4 */
569 #define	  DBCR0_IA34X		  0x00010000 /* IA34 eXclusive */
570 #define	  DBCR0_IA12T		  0x00008000 /* Instruction Address Range Compare 1-2 range Toggle */
571 #define	  DBCR0_IA34T		  0x00004000 /* Instruction Address Range Compare 3-4 range Toggle */
572 #define	  DBCR0_FT		  0x00000001 /* Freeze Timers on debug event */
573 
574 #define	SPR_IABR		0x3f2	/* ..8 Instruction Address Breakpoint Register 0 */
575 #define	SPR_DABR		0x3f5	/* .6. Data Address Breakpoint Register */
576 #define	SPR_MSSCR0		0x3f6	/* .6. Memory SubSystem Control Register */
577 #define	  MSSCR0_SHDEN		  0x80000000 /* 0: Shared-state enable */
578 #define	  MSSCR0_SHDPEN3	  0x40000000 /* 1: ~SHD[01] signal enable in MEI mode */
579 #define	  MSSCR0_L1INTVEN	  0x38000000 /* 2-4: L1 data cache ~HIT intervention enable */
580 #define	  MSSCR0_L2INTVEN	  0x07000000 /* 5-7: L2 data cache ~HIT intervention enable*/
581 #define	  MSSCR0_DL1HWF		  0x00800000 /* 8: L1 data cache hardware flush */
582 #define	  MSSCR0_MBO		  0x00400000 /* 9: must be one */
583 #define	  MSSCR0_EMODE		  0x00200000 /* 10: MPX bus mode (read-only) */
584 #define	  MSSCR0_ABD		  0x00100000 /* 11: address bus driven (read-only) */
585 #define	  MSSCR0_MBZ		  0x000fffff /* 12-31: must be zero */
586 #define	  MSSCR0_L2PFE		  0x00000003 /* 30-31: L2 prefetch enable */
587 #define	SPR_MSSSR0		0x3f7	/* .6. Memory Subsystem Status Register (MPC745x) */
588 #define	  MSSSR0_L2TAG		  0x00040000 /* 13: L2 tag parity error */
589 #define	  MSSSR0_L2DAT		  0x00020000 /* 14: L2 data parity error */
590 #define	  MSSSR0_L3TAG		  0x00010000 /* 15: L3 tag parity error */
591 #define	  MSSSR0_L3DAT		  0x00008000 /* 16: L3 data parity error */
592 #define	  MSSSR0_APE		  0x00004000 /* 17: Address parity error */
593 #define	  MSSSR0_DPE		  0x00002000 /* 18: Data parity error */
594 #define	  MSSSR0_TEA		  0x00001000 /* 19: Bus transfer error acknowledge */
595 #define	SPR_LDSTCR		0x3f8	/* .6. Load/Store Control Register */
596 #define	SPR_L2PM		0x3f8	/* .6. L2 Private Memory Control Register */
597 #define	SPR_L2CR		0x3f9	/* .6. L2 Control Register */
598 #define	  L2CR_L2E		  0x80000000 /* 0: L2 enable */
599 #define	  L2CR_L2PE		  0x40000000 /* 1: L2 data parity enable */
600 #define	  L2CR_L2SIZ		  0x30000000 /* 2-3: L2 size */
601 #define	   L2SIZ_2M		  0x00000000
602 #define	   L2SIZ_256K		  0x10000000
603 #define	   L2SIZ_512K		  0x20000000
604 #define	   L2SIZ_1M		  0x30000000
605 #define	  L2CR_L2CLK		  0x0e000000 /* 4-6: L2 clock ratio */
606 #define	   L2CLK_DIS		  0x00000000 /* disable L2 clock */
607 #define	   L2CLK_10		  0x02000000 /* core clock / 1   */
608 #define	   L2CLK_15		  0x04000000 /*            / 1.5 */
609 #define	   L2CLK_20		  0x08000000 /*            / 2   */
610 #define	   L2CLK_25		  0x0a000000 /*            / 2.5 */
611 #define	   L2CLK_30		  0x0c000000 /*            / 3   */
612 #define	  L2CR_L2RAM		  0x01800000 /* 7-8: L2 RAM type */
613 #define	   L2RAM_FLOWTHRU_BURST	  0x00000000
614 #define	   L2RAM_PIPELINE_BURST	  0x01000000
615 #define	   L2RAM_PIPELINE_LATE	  0x01800000
616 #define	  L2CR_L2DO		  0x00400000 /* 9: L2 data-only.
617 				      Setting this bit disables instruction
618 				      caching. */
619 #define	  L2CR_L2I		  0x00200000 /* 10: L2 global invalidate. */
620 #define	  L2CR_L2IO_7450	  0x00010000 /* 11: L2 instruction-only (MPC745x). */
621 #define	  L2CR_L2CTL		  0x00100000 /* 11: L2 RAM control (ZZ enable).
622 				      Enables automatic operation of the
623 				      L2ZZ (low-power mode) signal. */
624 #define	  L2CR_L2WT		  0x00080000 /* 12: L2 write-through. */
625 #define	  L2CR_L2TS		  0x00040000 /* 13: L2 test support. */
626 #define	  L2CR_L2OH		  0x00030000 /* 14-15: L2 output hold. */
627 #define	  L2CR_L2DO_7450	  0x00010000 /* 15: L2 data-only (MPC745x). */
628 #define	  L2CR_L2SL		  0x00008000 /* 16: L2 DLL slow. */
629 #define	  L2CR_L2DF		  0x00004000 /* 17: L2 differential clock. */
630 #define	  L2CR_L2BYP		  0x00002000 /* 18: L2 DLL bypass. */
631 #define	  L2CR_L2FA		  0x00001000 /* 19: L2 flush assist (for software flush). */
632 #define	  L2CR_L2HWF		  0x00000800 /* 20: L2 hardware flush. */
633 #define	  L2CR_L2IO		  0x00000400 /* 21: L2 instruction-only. */
634 #define	  L2CR_L2CLKSTP		  0x00000200 /* 22: L2 clock stop. */
635 #define	  L2CR_L2DRO		  0x00000100 /* 23: L2DLL rollover checkstop enable. */
636 #define	  L2CR_L2IP		  0x00000001 /* 31: L2 global invalidate in */
637 					     /*     progress (read only). */
638 #define	SPR_L3CR		0x3fa	/* .6. L3 Control Register */
639 #define	  L3CR_L3E		  0x80000000 /* 0: L3 enable */
640 #define	  L3CR_L3PE		  0x40000000 /* 1: L3 data parity enable */
641 #define	  L3CR_L3APE		  0x20000000
642 #define	  L3CR_L3SIZ		  0x10000000 /* 3: L3 size (0=1MB, 1=2MB) */
643 #define	  L3CR_L3CLKEN		  0x08000000 /* 4: Enables L3_CLK[0:1] */
644 #define	  L3CR_L3CLK		  0x03800000
645 #define	  L3CR_L3IO		  0x00400000
646 #define	  L3CR_L3CLKEXT		  0x00200000
647 #define	  L3CR_L3CKSPEXT	  0x00100000
648 #define	  L3CR_L3OH1		  0x00080000
649 #define	  L3CR_L3SPO		  0x00040000
650 #define	  L3CR_L3CKSP		  0x00030000
651 #define	  L3CR_L3PSP		  0x0000e000
652 #define	  L3CR_L3REP		  0x00001000
653 #define	  L3CR_L3HWF		  0x00000800
654 #define	  L3CR_L3I		  0x00000400 /* 21: L3 global invalidate */
655 #define	  L3CR_L3RT		  0x00000300
656 #define	  L3CR_L3NIRCA		  0x00000080
657 #define	  L3CR_L3DO		  0x00000040
658 #define	  L3CR_PMEN		  0x00000004
659 #define	  L3CR_PMSIZ		  0x00000003
660 
661 #define	SPR_DCCR		0x3fa	/* 4.. Data Cache Cachability Register */
662 #define	SPR_ICCR		0x3fb	/* 4.. Instruction Cache Cachability Register */
663 #define	SPR_THRM1		0x3fc	/* .6. Thermal Management Register */
664 #define	SPR_THRM2		0x3fd	/* .6. Thermal Management Register */
665 #define	  SPR_THRM_TIN		  0x80000000 /* Thermal interrupt bit (RO) */
666 #define	  SPR_THRM_TIV		  0x40000000 /* Thermal interrupt valid (RO) */
667 #define	  SPR_THRM_THRESHOLD(x)	  ((x) << 23) /* Thermal sensor threshold */
668 #define	  SPR_THRM_TID		  0x00000004 /* Thermal interrupt direction */
669 #define	  SPR_THRM_TIE		  0x00000002 /* Thermal interrupt enable */
670 #define	  SPR_THRM_VALID		  0x00000001 /* Valid bit */
671 #define	SPR_THRM3		0x3fe	/* .6. Thermal Management Register */
672 #define	  SPR_THRM_TIMER(x)	  ((x) << 1) /* Sampling interval timer */
673 #define	  SPR_THRM_ENABLE	  0x00000001 /* TAU Enable */
674 #define	SPR_FPECR		0x3fe	/* .6. Floating-Point Exception Cause Register */
675 
676 /* Time Base Register declarations */
677 #define	TBR_TBL			0x10c	/* 468 Time Base Lower - read */
678 #define	TBR_TBU			0x10d	/* 468 Time Base Upper - read */
679 #define	TBR_TBWL		0x11c	/* 468 Time Base Lower - supervisor, write */
680 #define	TBR_TBWU		0x11d	/* 468 Time Base Upper - supervisor, write */
681 
682 /* Performance counter declarations */
683 #define	PMC_OVERFLOW		0x80000000 /* Counter has overflowed */
684 
685 /* The first five countable [non-]events are common to many PMC's */
686 #define	PMCN_NONE		 0 /* Count nothing */
687 #define	PMCN_CYCLES		 1 /* Processor cycles */
688 #define	PMCN_ICOMP		 2 /* Instructions completed */
689 #define	PMCN_TBLTRANS		 3 /* TBL bit transitions */
690 #define	PCMN_IDISPATCH		 4 /* Instructions dispatched */
691 
692 /* Similar things for the 970 PMC direct counters */
693 #define	PMC970N_NONE		0x8 /* Count nothing */
694 #define	PMC970N_CYCLES		0xf /* Processor cycles */
695 #define	PMC970N_ICOMP		0x9 /* Instructions completed */
696 
697 #if defined(BOOKE)
698 
699 #define	SPR_MCARU		0x239	/* ..8 Machine Check Address register upper bits */
700 #define	SPR_MCSR		0x23c	/* ..8 Machine Check Syndrome register */
701 #define	SPR_MCAR		0x23d	/* ..8 Machine Check Address register */
702 
703 #define	SPR_ESR			0x003e	/* ..8 Exception Syndrome Register */
704 #define	  ESR_PIL		  0x08000000 /* Program interrupt - illegal */
705 #define	  ESR_PPR		  0x04000000 /* Program interrupt - privileged */
706 #define	  ESR_PTR		  0x02000000 /* Program interrupt - trap */
707 #define	  ESR_ST		  0x00800000 /* Store operation */
708 #define	  ESR_DLK		  0x00200000 /* Data storage, D cache locking */
709 #define	  ESR_ILK		  0x00100000 /* Data storage, I cache locking */
710 #define	  ESR_BO		  0x00020000 /* Data/instruction storage, byte ordering */
711 #define	  ESR_SPE		  0x00000080 /* SPE exception bit */
712 
713 #define	SPR_CSRR0		0x03a	/* ..8 58 Critical SRR0 */
714 #define	SPR_CSRR1		0x03b	/* ..8 59 Critical SRR1 */
715 #define	SPR_MCSRR0		0x23a	/* ..8 570 Machine check SRR0 */
716 #define	SPR_MCSRR1		0x23b	/* ..8 571 Machine check SRR1 */
717 #define	SPR_DSRR0		0x23e	/* ..8 574 Debug SRR0<E.ED> */
718 #define	SPR_DSRR1		0x23f	/* ..8 575 Debug SRR1<E.ED> */
719 
720 #define	SPR_MMUCR		0x3b2	/* 4.. MMU Control Register */
721 #define	  MMUCR_SWOA		(0x80000000 >> 7)
722 #define	  MMUCR_U1TE		(0x80000000 >> 9)
723 #define	  MMUCR_U2SWOAE		(0x80000000 >> 10)
724 #define	  MMUCR_DULXE		(0x80000000 >> 12)
725 #define	  MMUCR_IULXE		(0x80000000 >> 13)
726 #define	  MMUCR_STS		(0x80000000 >> 15)
727 #define	  MMUCR_STID_MASK	(0xFF000000 >> 24)
728 
729 #define	SPR_MMUCSR0		0x3f4	/* ..8 1012 MMU Control and Status Register 0 */
730 #define	  MMUCSR0_L2TLB0_FI	0x04	/*  TLB0 flash invalidate */
731 #define	  MMUCSR0_L2TLB1_FI	0x02	/*  TLB1 flash invalidate */
732 
733 #define	SPR_SVR			0x3ff	/* ..8 1023 System Version Register */
734 #define	  SVR_MPC8533		  0x8034
735 #define	  SVR_MPC8533E		  0x803c
736 #define	  SVR_MPC8541		  0x8072
737 #define	  SVR_MPC8541E		  0x807a
738 #define	  SVR_MPC8548		  0x8031
739 #define	  SVR_MPC8548E		  0x8039
740 #define	  SVR_MPC8555		  0x8071
741 #define	  SVR_MPC8555E		  0x8079
742 #define	  SVR_MPC8572		  0x80e0
743 #define	  SVR_MPC8572E		  0x80e8
744 #define	  SVR_P1011		  0x80e5
745 #define	  SVR_P1011E		  0x80ed
746 #define	  SVR_P1013		  0x80e7
747 #define	  SVR_P1013E		  0x80ef
748 #define	  SVR_P1020		  0x80e4
749 #define	  SVR_P1020E		  0x80ec
750 #define	  SVR_P1022		  0x80e6
751 #define	  SVR_P1022E		  0x80ee
752 #define	  SVR_P2010		  0x80e3
753 #define	  SVR_P2010E		  0x80eb
754 #define	  SVR_P2020		  0x80e2
755 #define	  SVR_P2020E		  0x80ea
756 #define	  SVR_P2041		  0x8210
757 #define	  SVR_P2041E		  0x8218
758 #define	  SVR_P3041		  0x8211
759 #define	  SVR_P3041E		  0x8219
760 #define	  SVR_P4040		  0x8200
761 #define	  SVR_P4040E		  0x8208
762 #define	  SVR_P4080		  0x8201
763 #define	  SVR_P4080E		  0x8209
764 #define	  SVR_P5010		  0x8221
765 #define	  SVR_P5010E		  0x8229
766 #define	  SVR_P5020		  0x8220
767 #define	  SVR_P5020E		  0x8228
768 #define	  SVR_P5021		  0x8205
769 #define	  SVR_P5021E		  0x820d
770 #define	  SVR_P5040		  0x8204
771 #define	  SVR_P5040E		  0x820c
772 #define	SVR_VER(svr)		(((svr) >> 16) & 0xffff)
773 
774 #define	SPR_PID0		0x030	/* ..8 Process ID Register 0 */
775 #define	SPR_PID1		0x279	/* ..8 Process ID Register 1 */
776 #define	SPR_PID2		0x27a	/* ..8 Process ID Register 2 */
777 
778 #define	SPR_TLB0CFG		0x2B0	/* ..8 TLB 0 Config Register */
779 #define	SPR_TLB1CFG		0x2B1	/* ..8 TLB 1 Config Register */
780 #define	  TLBCFG_ASSOC_MASK	0xff000000 /* Associativity of TLB */
781 #define	  TLBCFG_ASSOC_SHIFT	24
782 #define	  TLBCFG_NENTRY_MASK	0x00000fff /* Number of entries in TLB */
783 
784 #define	SPR_IVPR		0x03f	/* ..8 Interrupt Vector Prefix Register */
785 #define	SPR_IVOR0		0x190	/* ..8 Critical input */
786 #define	SPR_IVOR1		0x191	/* ..8 Machine check */
787 #define	SPR_IVOR2		0x192
788 #define	SPR_IVOR3		0x193
789 #define	SPR_IVOR4		0x194
790 #define	SPR_IVOR5		0x195
791 #define	SPR_IVOR6		0x196
792 #define	SPR_IVOR7		0x197
793 #define	SPR_IVOR8		0x198
794 #define	SPR_IVOR9		0x199
795 #define	SPR_IVOR10		0x19a
796 #define	SPR_IVOR11		0x19b
797 #define	SPR_IVOR12		0x19c
798 #define	SPR_IVOR13		0x19d
799 #define	SPR_IVOR14		0x19e
800 #define	SPR_IVOR15		0x19f
801 #define	SPR_IVOR32		0x210
802 #define	SPR_IVOR33		0x211
803 #define	SPR_IVOR34		0x212
804 #define	SPR_IVOR35		0x213
805 
806 #define	SPR_MAS0		0x270	/* ..8 MMU Assist Register 0 Book-E/e500 */
807 #define	SPR_MAS1		0x271	/* ..8 MMU Assist Register 1 Book-E/e500 */
808 #define	SPR_MAS2		0x272	/* ..8 MMU Assist Register 2 Book-E/e500 */
809 #define	SPR_MAS3		0x273	/* ..8 MMU Assist Register 3 Book-E/e500 */
810 #define	SPR_MAS4		0x274	/* ..8 MMU Assist Register 4 Book-E/e500 */
811 #define	SPR_MAS5		0x275	/* ..8 MMU Assist Register 5 Book-E */
812 #define	SPR_MAS6		0x276	/* ..8 MMU Assist Register 6 Book-E/e500 */
813 #define	SPR_MAS7		0x3B0	/* ..8 MMU Assist Register 7 Book-E/e500 */
814 #define	SPR_MAS8		0x155	/* ..8 MMU Assist Register 8 Book-E/e500 */
815 
816 #define	SPR_L1CFG0		0x203	/* ..8 L1 cache configuration register 0 */
817 #define	SPR_L1CFG1		0x204	/* ..8 L1 cache configuration register 1 */
818 
819 #define	SPR_CCR1		0x378
820 #define	  CCR1_L2COBE		0x00000040
821 
822 #define	DCR_L2DCDCRAI		0x0000	/* L2 D-Cache DCR Address Pointer */
823 #define	DCR_L2DCDCRDI		0x0001	/* L2 D-Cache DCR Data Indirect */
824 #define	DCR_L2CR0		0x00	/* L2 Cache Configuration Register 0 */
825 #define	  L2CR0_AS		0x30000000
826 
827 #define	SPR_L1CSR0		0x3F2	/* ..8 L1 Cache Control and Status Register 0 */
828 #define	  L1CSR0_DCPE		0x00010000	/* Data Cache Parity Enable */
829 #define	  L1CSR0_DCLFR		0x00000100	/* Data Cache Lock Bits Flash Reset */
830 #define	  L1CSR0_DCFI		0x00000002	/* Data Cache Flash Invalidate */
831 #define	  L1CSR0_DCE		0x00000001	/* Data Cache Enable */
832 #define	SPR_L1CSR1		0x3F3	/* ..8 L1 Cache Control and Status Register 1 */
833 #define	  L1CSR1_ICPE		0x00010000	/* Instruction Cache Parity Enable */
834 #define	  L1CSR1_ICUL		0x00000400      /* Instr Cache Unable to Lock */
835 #define	  L1CSR1_ICLFR		0x00000100	/* Instruction Cache Lock Bits Flash Reset */
836 #define	  L1CSR1_ICFI		0x00000002	/* Instruction Cache Flash Invalidate */
837 #define	  L1CSR1_ICE		0x00000001	/* Instruction Cache Enable */
838 
839 #define	SPR_L2CSR0		0x3F9	/* ..8 L2 Cache Control and Status Register 0 */
840 #define	  L2CSR0_L2E		0x80000000	/* L2 Cache Enable */
841 #define	  L2CSR0_L2PE		0x40000000	/* L2 Cache Parity Enable */
842 #define	  L2CSR0_L2FI		0x00200000	/* L2 Cache Flash Invalidate */
843 #define	  L2CSR0_L2LFC		0x00000400	/* L2 Cache Lock Flags Clear */
844 
845 #define	SPR_BUCSR		0x3F5	/* ..8 Branch Unit Control and Status Register */
846 #define	  BUCSR_BPEN		0x00000001	/* Branch Prediction Enable */
847 #define	  BUCSR_BBFI		0x00000200	/* Branch Buffer Flash Invalidate */
848 
849 #endif /* BOOKE */
850 #endif /* !_POWERPC_SPR_H_ */
851