xref: /freebsd/sys/powerpc/include/spr.h (revision d9dbc2104f3f8ff5e3e977542c777ae94e22bc09)
160727d8bSWarner Losh /*-
271e3c308SPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
371e3c308SPedro F. Giffuni  *
4b57e802aSBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
5b57e802aSBenno Rice  * All rights reserved.
6b57e802aSBenno Rice  *
7b57e802aSBenno Rice  * Redistribution and use in source and binary forms, with or without
8b57e802aSBenno Rice  * modification, are permitted provided that the following conditions
9b57e802aSBenno Rice  * are met:
10b57e802aSBenno Rice  * 1. Redistributions of source code must retain the above copyright
11b57e802aSBenno Rice  *    notice, this list of conditions and the following disclaimer.
12b57e802aSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
13b57e802aSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
14b57e802aSBenno Rice  *    documentation and/or other materials provided with the distribution.
15b57e802aSBenno Rice  *
16b57e802aSBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17b57e802aSBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18b57e802aSBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19b57e802aSBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20b57e802aSBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21b57e802aSBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22b57e802aSBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23b57e802aSBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24b57e802aSBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25b57e802aSBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26b57e802aSBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
27b57e802aSBenno Rice  *
2819ca68d9SBenno Rice  * $NetBSD: spr.h,v 1.25 2002/08/14 15:38:40 matt Exp $
29b57e802aSBenno Rice  * $FreeBSD$
30b57e802aSBenno Rice  */
31b57e802aSBenno Rice #ifndef _POWERPC_SPR_H_
32b57e802aSBenno Rice #define	_POWERPC_SPR_H_
33b57e802aSBenno Rice 
34b57e802aSBenno Rice #ifndef _LOCORE
35b57e802aSBenno Rice #define	mtspr(reg, val)							\
36b57e802aSBenno Rice 	__asm __volatile("mtspr %0,%1" : : "K"(reg), "r"(val))
37b57e802aSBenno Rice #define	mfspr(reg)							\
3819ca68d9SBenno Rice 	( { register_t val;						\
39b57e802aSBenno Rice 	  __asm __volatile("mfspr %0,%1" : "=r"(val) : "K"(reg));	\
40b57e802aSBenno Rice 	  val; } )
411c96bdd1SNathan Whitehorn 
42c3e289e1SNathan Whitehorn 
43c3e289e1SNathan Whitehorn #ifndef __powerpc64__
44c3e289e1SNathan Whitehorn 
451c96bdd1SNathan Whitehorn /* The following routines allow manipulation of the full 64-bit width
461c96bdd1SNathan Whitehorn  * of SPRs on 64 bit CPUs in bridge mode */
471c96bdd1SNathan Whitehorn 
481c96bdd1SNathan Whitehorn #define mtspr64(reg,valhi,vallo,scratch)				\
491c96bdd1SNathan Whitehorn 	__asm __volatile("						\
501c96bdd1SNathan Whitehorn 		mfmsr %0; 						\
51999987e5SNathan Whitehorn 		insrdi %0,%5,1,0; 					\
521c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
531c96bdd1SNathan Whitehorn 		isync; 							\
541c96bdd1SNathan Whitehorn 									\
551c96bdd1SNathan Whitehorn 		sld %1,%1,%4;						\
561c96bdd1SNathan Whitehorn 		or %1,%1,%2;						\
571c96bdd1SNathan Whitehorn 		mtspr %3,%1;						\
581c96bdd1SNathan Whitehorn 		srd %1,%1,%4;						\
591c96bdd1SNathan Whitehorn 									\
601c96bdd1SNathan Whitehorn 		clrldi %0,%0,1; 					\
611c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
621c96bdd1SNathan Whitehorn 		isync;"							\
63999987e5SNathan Whitehorn 	: "=r"(scratch), "=r"(valhi) : "r"(vallo), "K"(reg), "r"(32), "r"(1))
641c96bdd1SNathan Whitehorn 
651c96bdd1SNathan Whitehorn #define mfspr64upper(reg,scratch)					\
661c96bdd1SNathan Whitehorn 	( { register_t val;						\
671c96bdd1SNathan Whitehorn 	    __asm __volatile("						\
681c96bdd1SNathan Whitehorn 		mfmsr %0; 						\
69999987e5SNathan Whitehorn 		insrdi %0,%4,1,0; 					\
701c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
711c96bdd1SNathan Whitehorn 		isync; 							\
721c96bdd1SNathan Whitehorn 									\
731c96bdd1SNathan Whitehorn 		mfspr %1,%2;						\
741c96bdd1SNathan Whitehorn 		srd %1,%1,%3;						\
751c96bdd1SNathan Whitehorn 									\
761c96bdd1SNathan Whitehorn 		clrldi %0,%0,1; 					\
771c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
781c96bdd1SNathan Whitehorn 		isync;" 						\
79999987e5SNathan Whitehorn 	    : "=r"(scratch), "=r"(val) : "K"(reg), "r"(32), "r"(1));	\
801c96bdd1SNathan Whitehorn 	    val; } )
811c96bdd1SNathan Whitehorn 
82c3e289e1SNathan Whitehorn #endif
83c3e289e1SNathan Whitehorn 
84b57e802aSBenno Rice #endif /* _LOCORE */
85b57e802aSBenno Rice 
86b57e802aSBenno Rice /*
87b57e802aSBenno Rice  * Special Purpose Register declarations.
88b57e802aSBenno Rice  *
89b57e802aSBenno Rice  * The first column in the comments indicates which PowerPC
90b57e802aSBenno Rice  * architectures the SPR is valid on - 4 for 4xx series,
91b57e802aSBenno Rice  * 6 for 6xx/7xx series and 8 for 8xx and 8xxx series.
92b57e802aSBenno Rice  */
93b57e802aSBenno Rice 
94b57e802aSBenno Rice #define	SPR_MQ			0x000	/* .6. 601 MQ register */
95b57e802aSBenno Rice #define	SPR_XER			0x001	/* 468 Fixed Point Exception Register */
96b57e802aSBenno Rice #define	SPR_RTCU_R		0x004	/* .6. 601 RTC Upper - Read */
97b57e802aSBenno Rice #define	SPR_RTCL_R		0x005	/* .6. 601 RTC Lower - Read */
98b57e802aSBenno Rice #define	SPR_LR			0x008	/* 468 Link Register */
99b57e802aSBenno Rice #define	SPR_CTR			0x009	/* 468 Count Register */
100b57e802aSBenno Rice #define	SPR_DSISR		0x012	/* .68 DSI exception source */
101b57e802aSBenno Rice #define	  DSISR_DIRECT		  0x80000000 /* Direct-store error exception */
102b57e802aSBenno Rice #define	  DSISR_NOTFOUND	  0x40000000 /* Translation not found */
103b57e802aSBenno Rice #define	  DSISR_PROTECT		  0x08000000 /* Memory access not permitted */
104b57e802aSBenno Rice #define	  DSISR_INVRX		  0x04000000 /* Reserve-indexed insn direct-store access */
105b57e802aSBenno Rice #define	  DSISR_STORE		  0x02000000 /* Store operation */
106b57e802aSBenno Rice #define	  DSISR_DABR		  0x00400000 /* DABR match */
107b57e802aSBenno Rice #define	  DSISR_SEGMENT		  0x00200000 /* XXX; not in 6xx PEM */
108b57e802aSBenno Rice #define	  DSISR_EAR		  0x00100000 /* eciwx/ecowx && EAR[E] == 0 */
109b57e802aSBenno Rice #define	SPR_DAR			0x013	/* .68 Data Address Register */
110b57e802aSBenno Rice #define	SPR_RTCU_W		0x014	/* .6. 601 RTC Upper - Write */
111b57e802aSBenno Rice #define	SPR_RTCL_W		0x015	/* .6. 601 RTC Lower - Write */
112b57e802aSBenno Rice #define	SPR_DEC			0x016	/* .68 DECrementer register */
113b57e802aSBenno Rice #define	SPR_SDR1		0x019	/* .68 Page table base address register */
114b57e802aSBenno Rice #define	SPR_SRR0		0x01a	/* 468 Save/Restore Register 0 */
115b57e802aSBenno Rice #define	SPR_SRR1		0x01b	/* 468 Save/Restore Register 1 */
116ff30eecfSNathan Whitehorn #define	  SRR1_ISI_PFAULT	0x40000000 /* ISI page not found */
117ff30eecfSNathan Whitehorn #define	  SRR1_ISI_NOEXECUTE	0x10000000 /* Memory marked no-execute */
118ff30eecfSNathan Whitehorn #define	  SRR1_ISI_PP		0x08000000 /* PP bits forbid access */
119ffb56695SRafal Jaworowski #define	SPR_DECAR		0x036	/* ..8 Decrementer auto reload */
12019ca68d9SBenno Rice #define	SPR_EIE			0x050	/* ..8 Exception Interrupt ??? */
12119ca68d9SBenno Rice #define	SPR_EID			0x051	/* ..8 Exception Interrupt ??? */
12219ca68d9SBenno Rice #define	SPR_NRI			0x052	/* ..8 Exception Interrupt ??? */
123b57e802aSBenno Rice #define	SPR_USPRG0		0x100	/* 4.. User SPR General 0 */
12419ca68d9SBenno Rice #define	SPR_VRSAVE		0x100	/* .6. AltiVec VRSAVE */
125b57e802aSBenno Rice #define	SPR_SPRG0		0x110	/* 468 SPR General 0 */
126b57e802aSBenno Rice #define	SPR_SPRG1		0x111	/* 468 SPR General 1 */
127b57e802aSBenno Rice #define	SPR_SPRG2		0x112	/* 468 SPR General 2 */
128b57e802aSBenno Rice #define	SPR_SPRG3		0x113	/* 468 SPR General 3 */
129b57e802aSBenno Rice #define	SPR_SPRG4		0x114	/* 4.. SPR General 4 */
130b57e802aSBenno Rice #define	SPR_SPRG5		0x115	/* 4.. SPR General 5 */
131b57e802aSBenno Rice #define	SPR_SPRG6		0x116	/* 4.. SPR General 6 */
132b57e802aSBenno Rice #define	SPR_SPRG7		0x117	/* 4.. SPR General 7 */
13330a2bd2fSNathan Whitehorn #define	SPR_SCOMC		0x114	/* ... SCOM Address Register (970) */
13430a2bd2fSNathan Whitehorn #define	SPR_SCOMD		0x115	/* ... SCOM Data Register (970) */
13519ca68d9SBenno Rice #define	SPR_ASR			0x118	/* ... Address Space Register (PPC64) */
136b57e802aSBenno Rice #define	SPR_EAR			0x11a	/* .68 External Access Register */
137b57e802aSBenno Rice #define	SPR_PVR			0x11f	/* 468 Processor Version Register */
13819ca68d9SBenno Rice #define	  MPC601		  0x0001
13919ca68d9SBenno Rice #define	  MPC603		  0x0003
14019ca68d9SBenno Rice #define	  MPC604		  0x0004
14119ca68d9SBenno Rice #define	  MPC602		  0x0005
14219ca68d9SBenno Rice #define	  MPC603e		  0x0006
14319ca68d9SBenno Rice #define	  MPC603ev		  0x0007
14419ca68d9SBenno Rice #define	  MPC750		  0x0008
1452467c62fSAdrian Chadd #define	  MPC750CL		  0x7000	/* Nintendo Wii's Broadway */
14619ca68d9SBenno Rice #define	  MPC604ev		  0x0009
14719ca68d9SBenno Rice #define	  MPC7400		  0x000c
14819ca68d9SBenno Rice #define	  MPC620		  0x0014
14919ca68d9SBenno Rice #define	  IBM403		  0x0020
15019ca68d9SBenno Rice #define	  IBM401A1		  0x0021
15119ca68d9SBenno Rice #define	  IBM401B2		  0x0022
15219ca68d9SBenno Rice #define	  IBM401C2		  0x0023
15319ca68d9SBenno Rice #define	  IBM401D2		  0x0024
15419ca68d9SBenno Rice #define	  IBM401E2		  0x0025
15519ca68d9SBenno Rice #define	  IBM401F2		  0x0026
15619ca68d9SBenno Rice #define	  IBM401G2		  0x0027
157c3e289e1SNathan Whitehorn #define	  IBMRS64II		  0x0033
158c3e289e1SNathan Whitehorn #define	  IBMRS64III		  0x0034
159c3e289e1SNathan Whitehorn #define	  IBMPOWER4		  0x0035
160c3e289e1SNathan Whitehorn #define	  IBMRS64III_2		  0x0036
161c3e289e1SNathan Whitehorn #define	  IBMRS64IV		  0x0037
162c3e289e1SNathan Whitehorn #define	  IBMPOWER4PLUS		  0x0038
1631c96bdd1SNathan Whitehorn #define	  IBM970		  0x0039
164c3e289e1SNathan Whitehorn #define	  IBMPOWER5		  0x003a
165c3e289e1SNathan Whitehorn #define	  IBMPOWER5PLUS		  0x003b
1661c96bdd1SNathan Whitehorn #define	  IBM970FX		  0x003c
167c3e289e1SNathan Whitehorn #define	  IBMPOWER6		  0x003e
168c3e289e1SNathan Whitehorn #define	  IBMPOWER7		  0x003f
169c3e289e1SNathan Whitehorn #define	  IBMPOWER3		  0x0040
170c3e289e1SNathan Whitehorn #define	  IBMPOWER3PLUS		  0x0041
1711c96bdd1SNathan Whitehorn #define	  IBM970MP		  0x0044
1721c96bdd1SNathan Whitehorn #define	  IBM970GX		  0x0045
173*d9dbc210SNathan Whitehorn #define	  IBMPOWERPCA2		  0x0049
1745d548e66SNathan Whitehorn #define	  IBMPOWER7PLUS		  0x004a
175770047f5SNathan Whitehorn #define	  IBMPOWER8E		  0x004b
176770047f5SNathan Whitehorn #define	  IBMPOWER8		  0x004d
177dc720811SJustin Hibbits #define	  IBMPOWER9		  0x004e
17819ca68d9SBenno Rice #define	  MPC860		  0x0050
179c3e289e1SNathan Whitehorn #define	  IBMCELLBE		  0x0070
18019ca68d9SBenno Rice #define	  MPC8240		  0x0081
181c3e289e1SNathan Whitehorn #define	  PA6T			  0x0090
18219ca68d9SBenno Rice #define	  IBM405GP		  0x4011
18319ca68d9SBenno Rice #define	  IBM405L		  0x4161
18419ca68d9SBenno Rice #define	  IBM750FX		  0x7000
1854e895c54SPeter Grehan #define	MPC745X_P(v)	((v & 0xFFF8) == 0x8000)
18619ca68d9SBenno Rice #define	  MPC7450		  0x8000
18719ca68d9SBenno Rice #define	  MPC7455		  0x8001
188e6d3e1c2SPeter Grehan #define	  MPC7457		  0x8002
1894e895c54SPeter Grehan #define	  MPC7447A		  0x8003
1904e895c54SPeter Grehan #define	  MPC7448		  0x8004
19119ca68d9SBenno Rice #define	  MPC7410		  0x800c
19219ca68d9SBenno Rice #define	  MPC8245		  0x8081
193cb9bdc64SRafal Jaworowski #define	  FSL_E500v1		  0x8020
194cb9bdc64SRafal Jaworowski #define	  FSL_E500v2		  0x8021
1954f0962fcSRafal Jaworowski #define	  FSL_E500mc		  0x8023
1964f0962fcSRafal Jaworowski #define	  FSL_E5500		  0x8024
197dbaeb061SJustin Hibbits #define	  FSL_E6500		  0x8040
198dc720811SJustin Hibbits #define	  FSL_E300C1		  0x8083
199dc720811SJustin Hibbits #define	  FSL_E300C2		  0x8084
200dc720811SJustin Hibbits #define	  FSL_E300C3		  0x8085
201dc720811SJustin Hibbits #define	  FSL_E300C4		  0x8086
20219ca68d9SBenno Rice 
203c0248976SWojciech Macek #define	SPR_LPCR		0x13e	/* Logical Partitioning Control */
204c0248976SWojciech Macek #define	  LPCR_LPES		0x008	/* Bit 60 */
2056d13fd63SWojciech Macek #define   LPCR_PECE_DRBL        (1ULL << 16)    /* Directed Privileged Doorbell */
2066d13fd63SWojciech Macek #define   LPCR_PECE_HDRBL       (1ULL << 15)    /* Directed Hypervisor Doorbell */
2076d13fd63SWojciech Macek #define   LPCR_PECE_EXT         (1ULL << 14)    /* External exceptions */
2086d13fd63SWojciech Macek #define   LPCR_PECE_DECR        (1ULL << 13)    /* Decrementer exceptions */
2096d13fd63SWojciech Macek #define   LPCR_PECE_ME          (1ULL << 12)    /* Machine Check and Hypervisor */
2106d13fd63SWojciech Macek                                                 /* Maintenance exceptions */
2116d13fd63SWojciech Macek #define   LPCR_PECE_WAKESET     (LPCR_PECE_EXT | LPCR_PECE_DECR | LPCR_PECE_ME)
212c0248976SWojciech Macek 
213e683c328SJustin Hibbits #define	SPR_EPCR		0x133
214e683c328SJustin Hibbits #define	  EPCR_EXTGS		  0x80000000
215e683c328SJustin Hibbits #define	  EPCR_DTLBGS		  0x40000000
216e683c328SJustin Hibbits #define	  EPCR_ITLBGS		  0x20000000
217e683c328SJustin Hibbits #define	  EPCR_DSIGS		  0x10000000
218e683c328SJustin Hibbits #define	  EPCR_ISIGS		  0x08000000
219e683c328SJustin Hibbits #define	  EPCR_DUVGS		  0x04000000
220e683c328SJustin Hibbits #define	  EPCR_ICM		  0x02000000
221e683c328SJustin Hibbits #define	  EPCR_GICMGS		  0x01000000
222e683c328SJustin Hibbits #define	  EPCR_DGTMI		  0x00800000
223e683c328SJustin Hibbits #define	  EPCR_DMIUH		  0x00400000
224e683c328SJustin Hibbits #define	  EPCR_PMGS		  0x00200000
225dc9b124dSJustin Hibbits #define	SPR_SPEFSCR		0x200	/* ..8 Signal Processing Engine FSCR. */
226d225a2a9SNathan Whitehorn 
227d225a2a9SNathan Whitehorn #define	SPR_LPCR		0x13e	/* Logical Partitioning Control */
228d225a2a9SNathan Whitehorn #define	  LPCR_LPES		0x008	/* Bit 60 */
229d225a2a9SNathan Whitehorn #define	SPR_LPID		0x13f	/* Logical Partitioning Control */
230d225a2a9SNathan Whitehorn 
231b57e802aSBenno Rice #define	SPR_IBAT0U		0x210	/* .68 Instruction BAT Reg 0 Upper */
23219ca68d9SBenno Rice #define	SPR_IBAT0U		0x210	/* .6. Instruction BAT Reg 0 Upper */
23319ca68d9SBenno Rice #define	SPR_IBAT0L		0x211	/* .6. Instruction BAT Reg 0 Lower */
23419ca68d9SBenno Rice #define	SPR_IBAT1U		0x212	/* .6. Instruction BAT Reg 1 Upper */
23519ca68d9SBenno Rice #define	SPR_IBAT1L		0x213	/* .6. Instruction BAT Reg 1 Lower */
23619ca68d9SBenno Rice #define	SPR_IBAT2U		0x214	/* .6. Instruction BAT Reg 2 Upper */
23719ca68d9SBenno Rice #define	SPR_IBAT2L		0x215	/* .6. Instruction BAT Reg 2 Lower */
23819ca68d9SBenno Rice #define	SPR_IBAT3U		0x216	/* .6. Instruction BAT Reg 3 Upper */
23919ca68d9SBenno Rice #define	SPR_IBAT3L		0x217	/* .6. Instruction BAT Reg 3 Lower */
24019ca68d9SBenno Rice #define	SPR_DBAT0U		0x218	/* .6. Data BAT Reg 0 Upper */
24119ca68d9SBenno Rice #define	SPR_DBAT0L		0x219	/* .6. Data BAT Reg 0 Lower */
24219ca68d9SBenno Rice #define	SPR_DBAT1U		0x21a	/* .6. Data BAT Reg 1 Upper */
24319ca68d9SBenno Rice #define	SPR_DBAT1L		0x21b	/* .6. Data BAT Reg 1 Lower */
24419ca68d9SBenno Rice #define	SPR_DBAT2U		0x21c	/* .6. Data BAT Reg 2 Upper */
24519ca68d9SBenno Rice #define	SPR_DBAT2L		0x21d	/* .6. Data BAT Reg 2 Lower */
24619ca68d9SBenno Rice #define	SPR_DBAT3U		0x21e	/* .6. Data BAT Reg 3 Upper */
24719ca68d9SBenno Rice #define	SPR_DBAT3L		0x21f	/* .6. Data BAT Reg 3 Lower */
24819ca68d9SBenno Rice #define	SPR_IC_CST		0x230	/* ..8 Instruction Cache CSR */
24919ca68d9SBenno Rice #define	  IC_CST_IEN		0x80000000 /* I cache is ENabled   (RO) */
25019ca68d9SBenno Rice #define	  IC_CST_CMD_INVALL	0x0c000000 /* I cache invalidate all */
25119ca68d9SBenno Rice #define	  IC_CST_CMD_UNLOCKALL	0x0a000000 /* I cache unlock all */
25219ca68d9SBenno Rice #define	  IC_CST_CMD_UNLOCK	0x08000000 /* I cache unlock block */
25319ca68d9SBenno Rice #define	  IC_CST_CMD_LOADLOCK	0x06000000 /* I cache load & lock block */
25419ca68d9SBenno Rice #define	  IC_CST_CMD_DISABLE	0x04000000 /* I cache disable */
25519ca68d9SBenno Rice #define	  IC_CST_CMD_ENABLE	0x02000000 /* I cache enable */
25619ca68d9SBenno Rice #define	  IC_CST_CCER1		0x00200000 /* I cache error type 1 (RO) */
25719ca68d9SBenno Rice #define	  IC_CST_CCER2		0x00100000 /* I cache error type 2 (RO) */
25819ca68d9SBenno Rice #define	  IC_CST_CCER3		0x00080000 /* I cache error type 3 (RO) */
25919ca68d9SBenno Rice #define	SPR_IBAT4U		0x230	/* .6. Instruction BAT Reg 4 Upper */
26019ca68d9SBenno Rice #define	SPR_IC_ADR		0x231	/* ..8 Instruction Cache Address */
26119ca68d9SBenno Rice #define	SPR_IBAT4L		0x231	/* .6. Instruction BAT Reg 4 Lower */
26219ca68d9SBenno Rice #define	SPR_IC_DAT		0x232	/* ..8 Instruction Cache Data */
26319ca68d9SBenno Rice #define	SPR_IBAT5U		0x232	/* .6. Instruction BAT Reg 5 Upper */
26419ca68d9SBenno Rice #define	SPR_IBAT5L		0x233	/* .6. Instruction BAT Reg 5 Lower */
26519ca68d9SBenno Rice #define	SPR_IBAT6U		0x234	/* .6. Instruction BAT Reg 6 Upper */
26619ca68d9SBenno Rice #define	SPR_IBAT6L		0x235	/* .6. Instruction BAT Reg 6 Lower */
26719ca68d9SBenno Rice #define	SPR_IBAT7U		0x236	/* .6. Instruction BAT Reg 7 Upper */
26819ca68d9SBenno Rice #define	SPR_IBAT7L		0x237	/* .6. Instruction BAT Reg 7 Lower */
26919ca68d9SBenno Rice #define	SPR_DC_CST		0x230	/* ..8 Data Cache CSR */
27019ca68d9SBenno Rice #define	  DC_CST_DEN		0x80000000 /* D cache ENabled (RO) */
27119ca68d9SBenno Rice #define	  DC_CST_DFWT		0x40000000 /* D cache Force Write-Thru (RO) */
27219ca68d9SBenno Rice #define	  DC_CST_LES		0x20000000 /* D cache Little Endian Swap (RO) */
27319ca68d9SBenno Rice #define	  DC_CST_CMD_FLUSH	0x0e000000 /* D cache invalidate all */
27419ca68d9SBenno Rice #define	  DC_CST_CMD_INVALL	0x0c000000 /* D cache invalidate all */
27519ca68d9SBenno Rice #define	  DC_CST_CMD_UNLOCKALL	0x0a000000 /* D cache unlock all */
27619ca68d9SBenno Rice #define	  DC_CST_CMD_UNLOCK	0x08000000 /* D cache unlock block */
27719ca68d9SBenno Rice #define	  DC_CST_CMD_CLRLESWAP	0x07000000 /* D cache clr little-endian swap */
27819ca68d9SBenno Rice #define	  DC_CST_CMD_LOADLOCK	0x06000000 /* D cache load & lock block */
27919ca68d9SBenno Rice #define	  DC_CST_CMD_SETLESWAP	0x05000000 /* D cache set little-endian swap */
28019ca68d9SBenno Rice #define	  DC_CST_CMD_DISABLE	0x04000000 /* D cache disable */
28119ca68d9SBenno Rice #define	  DC_CST_CMD_CLRFWT	0x03000000 /* D cache clear forced write-thru */
28219ca68d9SBenno Rice #define	  DC_CST_CMD_ENABLE	0x02000000 /* D cache enable */
28319ca68d9SBenno Rice #define	  DC_CST_CMD_SETFWT	0x01000000 /* D cache set forced write-thru */
28419ca68d9SBenno Rice #define	  DC_CST_CCER1		0x00200000 /* D cache error type 1 (RO) */
28519ca68d9SBenno Rice #define	  DC_CST_CCER2		0x00100000 /* D cache error type 2 (RO) */
28619ca68d9SBenno Rice #define	  DC_CST_CCER3		0x00080000 /* D cache error type 3 (RO) */
28719ca68d9SBenno Rice #define	SPR_DBAT4U		0x238	/* .6. Data BAT Reg 4 Upper */
28819ca68d9SBenno Rice #define	SPR_DC_ADR		0x231	/* ..8 Data Cache Address */
28919ca68d9SBenno Rice #define	SPR_DBAT4L		0x239	/* .6. Data BAT Reg 4 Lower */
29019ca68d9SBenno Rice #define	SPR_DC_DAT		0x232	/* ..8 Data Cache Data */
29119ca68d9SBenno Rice #define	SPR_DBAT5U		0x23a	/* .6. Data BAT Reg 5 Upper */
29219ca68d9SBenno Rice #define	SPR_DBAT5L		0x23b	/* .6. Data BAT Reg 5 Lower */
29319ca68d9SBenno Rice #define	SPR_DBAT6U		0x23c	/* .6. Data BAT Reg 6 Upper */
29419ca68d9SBenno Rice #define	SPR_DBAT6L		0x23d	/* .6. Data BAT Reg 6 Lower */
29519ca68d9SBenno Rice #define	SPR_DBAT7U		0x23e	/* .6. Data BAT Reg 7 Upper */
29619ca68d9SBenno Rice #define	SPR_DBAT7L		0x23f	/* .6. Data BAT Reg 7 Lower */
297e683c328SJustin Hibbits #define	SPR_SPRG8		0x25c	/* ..8 SPR General 8 */
29819ca68d9SBenno Rice #define	SPR_MI_CTR		0x310	/* ..8 IMMU control */
29919ca68d9SBenno Rice #define	  Mx_CTR_GPM		0x80000000 /* Group Protection Mode */
30019ca68d9SBenno Rice #define	  Mx_CTR_PPM		0x40000000 /* Page Protection Mode */
30119ca68d9SBenno Rice #define	  Mx_CTR_CIDEF		0x20000000 /* Cache-Inhibit DEFault */
30219ca68d9SBenno Rice #define	  MD_CTR_WTDEF		0x20000000 /* Write-Through DEFault */
30319ca68d9SBenno Rice #define	  Mx_CTR_RSV4		0x08000000 /* Reserve 4 TLB entries */
30419ca68d9SBenno Rice #define	  MD_CTR_TWAM		0x04000000 /* TableWalk Assist Mode */
30519ca68d9SBenno Rice #define	  Mx_CTR_PPCS		0x02000000 /* Priv/user state compare mode */
30619ca68d9SBenno Rice #define	  Mx_CTR_TLB_INDX	0x000001f0 /* TLB index mask */
30719ca68d9SBenno Rice #define	  Mx_CTR_TLB_INDX_BITPOS	8	  /* TLB index shift */
30819ca68d9SBenno Rice #define	SPR_MI_AP		0x312	/* ..8 IMMU access protection */
30919ca68d9SBenno Rice #define	  Mx_GP_SUPER(n)	(0 << (2*(15-(n)))) /* access is supervisor */
31019ca68d9SBenno Rice #define	  Mx_GP_PAGE		(1 << (2*(15-(n)))) /* access is page protect */
31119ca68d9SBenno Rice #define	  Mx_GP_SWAPPED		(2 << (2*(15-(n)))) /* access is swapped */
31219ca68d9SBenno Rice #define	  Mx_GP_USER		(3 << (2*(15-(n)))) /* access is user */
31319ca68d9SBenno Rice #define	SPR_MI_EPN		0x313	/* ..8 IMMU effective number */
31419ca68d9SBenno Rice #define	  Mx_EPN_EPN		0xfffff000 /* Effective Page Number mask */
31519ca68d9SBenno Rice #define	  Mx_EPN_EV		0x00000020 /* Entry Valid */
31619ca68d9SBenno Rice #define	  Mx_EPN_ASID		0x0000000f /* Address Space ID */
31719ca68d9SBenno Rice #define	SPR_MI_TWC		0x315	/* ..8 IMMU tablewalk control */
31819ca68d9SBenno Rice #define	  MD_TWC_L2TB		0xfffff000 /* Level-2 Tablewalk Base */
31919ca68d9SBenno Rice #define	  Mx_TWC_APG		0x000001e0 /* Access Protection Group */
32019ca68d9SBenno Rice #define	  Mx_TWC_G		0x00000010 /* Guarded memory */
32119ca68d9SBenno Rice #define	  Mx_TWC_PS		0x0000000c /* Page Size (L1) */
32219ca68d9SBenno Rice #define	  MD_TWC_WT		0x00000002 /* Write-Through */
32319ca68d9SBenno Rice #define	  Mx_TWC_V		0x00000001 /* Entry Valid */
32419ca68d9SBenno Rice #define	SPR_MI_RPN		0x316	/* ..8 IMMU real (phys) page number */
32519ca68d9SBenno Rice #define	  Mx_RPN_RPN		0xfffff000 /* Real Page Number */
32619ca68d9SBenno Rice #define	  Mx_RPN_PP		0x00000ff0 /* Page Protection */
32719ca68d9SBenno Rice #define	  Mx_RPN_SPS		0x00000008 /* Small Page Size */
32819ca68d9SBenno Rice #define	  Mx_RPN_SH		0x00000004 /* SHared page */
32919ca68d9SBenno Rice #define	  Mx_RPN_CI		0x00000002 /* Cache Inhibit */
33019ca68d9SBenno Rice #define	  Mx_RPN_V		0x00000001 /* Valid */
33119ca68d9SBenno Rice #define	SPR_MD_CTR		0x318	/* ..8 DMMU control */
33219ca68d9SBenno Rice #define	SPR_M_CASID		0x319	/* ..8 CASID */
33319ca68d9SBenno Rice #define	  M_CASID		0x0000000f /* Current AS Id */
33419ca68d9SBenno Rice #define	SPR_MD_AP		0x31a	/* ..8 DMMU access protection */
33519ca68d9SBenno Rice #define	SPR_MD_EPN		0x31b	/* ..8 DMMU effective number */
336169dd953SJustin Hibbits 
337169dd953SJustin Hibbits #define	SPR_970MMCR0		0x31b	/* ... Monitor Mode Control Register 0 (PPC 970) */
338169dd953SJustin Hibbits #define	  SPR_970MMCR0_PMC1SEL(x) ((x) << 8) /* PMC1 selector (970) */
339169dd953SJustin Hibbits #define	  SPR_970MMCR0_PMC2SEL(x) ((x) << 1) /* PMC2 selector (970) */
340169dd953SJustin Hibbits #define	SPR_970MMCR1		0x31e	/* ... Monitor Mode Control Register 1 (PPC 970) */
341169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC3SEL(x)	  (((x) & 0x1f) << 27) /* PMC 3 selector */
342169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC4SEL(x)	  (((x) & 0x1f) << 22) /* PMC 4 selector */
343169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC5SEL(x)	  (((x) & 0x1f) << 17) /* PMC 5 selector */
344169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC6SEL(x)	  (((x) & 0x1f) << 12) /* PMC 6 selector */
345169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC7SEL(x)	  (((x) & 0x1f) << 7) /* PMC 7 selector */
346169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC8SEL(x)	  (((x) & 0x1f) << 2) /* PMC 8 selector */
347169dd953SJustin Hibbits #define	SPR_970MMCRA		0x312	/* ... Monitor Mode Control Register 2 (PPC 970) */
348169dd953SJustin Hibbits #define	SPR_970PMC1		0x313	/* ... PMC 1 */
349169dd953SJustin Hibbits #define	SPR_970PMC2		0x314	/* ... PMC 2 */
350169dd953SJustin Hibbits #define	SPR_970PMC3		0x315	/* ... PMC 3 */
351169dd953SJustin Hibbits #define	SPR_970PMC4		0x316	/* ... PMC 4 */
352169dd953SJustin Hibbits #define	SPR_970PMC5		0x317	/* ... PMC 5 */
353169dd953SJustin Hibbits #define	SPR_970PMC6		0x318	/* ... PMC 6 */
354169dd953SJustin Hibbits #define	SPR_970PMC7		0x319	/* ... PMC 7 */
355169dd953SJustin Hibbits #define	SPR_970PMC8		0x31a	/* ... PMC 8 */
356169dd953SJustin Hibbits 
35719ca68d9SBenno Rice #define	SPR_M_TWB		0x31c	/* ..8 MMU tablewalk base */
35819ca68d9SBenno Rice #define	  M_TWB_L1TB		0xfffff000 /* level-1 translation base */
35919ca68d9SBenno Rice #define	  M_TWB_L1INDX		0x00000ffc /* level-1 index */
36019ca68d9SBenno Rice #define	SPR_MD_TWC		0x31d	/* ..8 DMMU tablewalk control */
36119ca68d9SBenno Rice #define	SPR_MD_RPN		0x31e	/* ..8 DMMU real (phys) page number */
36219ca68d9SBenno Rice #define	SPR_MD_TW		0x31f	/* ..8 MMU tablewalk scratch */
36319ca68d9SBenno Rice #define	SPR_MI_CAM		0x330	/* ..8 IMMU CAM entry read */
36419ca68d9SBenno Rice #define	SPR_MI_RAM0		0x331	/* ..8 IMMU RAM entry read reg 0 */
36519ca68d9SBenno Rice #define	SPR_MI_RAM1		0x332	/* ..8 IMMU RAM entry read reg 1 */
36619ca68d9SBenno Rice #define	SPR_MD_CAM		0x338	/* ..8 IMMU CAM entry read */
36719ca68d9SBenno Rice #define	SPR_MD_RAM0		0x339	/* ..8 IMMU RAM entry read reg 0 */
36819ca68d9SBenno Rice #define	SPR_MD_RAM1		0x33a	/* ..8 IMMU RAM entry read reg 1 */
369b57e802aSBenno Rice #define	SPR_UMMCR2		0x3a0	/* .6. User Monitor Mode Control Register 2 */
370b57e802aSBenno Rice #define	SPR_UMMCR0		0x3a8	/* .6. User Monitor Mode Control Register 0 */
371b57e802aSBenno Rice #define	SPR_USIA		0x3ab	/* .6. User Sampled Instruction Address */
372b57e802aSBenno Rice #define	SPR_UMMCR1		0x3ac	/* .6. User Monitor Mode Control Register 1 */
373b57e802aSBenno Rice #define	SPR_ZPR			0x3b0	/* 4.. Zone Protection Register */
374b57e802aSBenno Rice #define	SPR_MMCR2		0x3b0	/* .6. Monitor Mode Control Register 2 */
375b57e802aSBenno Rice #define	  SPR_MMCR2_THRESHMULT_32	  0x80000000 /* Multiply MMCR0 threshold by 32 */
376b57e802aSBenno Rice #define	  SPR_MMCR2_THRESHMULT_2	  0x00000000 /* Multiply MMCR0 threshold by 2 */
377b57e802aSBenno Rice #define	SPR_PID			0x3b1	/* 4.. Process ID */
378b57e802aSBenno Rice #define	SPR_PMC5		0x3b1	/* .6. Performance Counter Register 5 */
379b57e802aSBenno Rice #define	SPR_PMC6		0x3b2	/* .6. Performance Counter Register 6 */
380b57e802aSBenno Rice #define	SPR_CCR0		0x3b3	/* 4.. Core Configuration Register 0 */
381b57e802aSBenno Rice #define	SPR_IAC3		0x3b4	/* 4.. Instruction Address Compare 3 */
382b57e802aSBenno Rice #define	SPR_IAC4		0x3b5	/* 4.. Instruction Address Compare 4 */
383b57e802aSBenno Rice #define	SPR_DVC1		0x3b6	/* 4.. Data Value Compare 1 */
384b57e802aSBenno Rice #define	SPR_DVC2		0x3b7	/* 4.. Data Value Compare 2 */
385b57e802aSBenno Rice #define	SPR_MMCR0		0x3b8	/* .6. Monitor Mode Control Register 0 */
386b57e802aSBenno Rice #define	  SPR_MMCR0_FC		  0x80000000 /* Freeze counters */
387b57e802aSBenno Rice #define	  SPR_MMCR0_FCS		  0x40000000 /* Freeze counters in supervisor mode */
388b57e802aSBenno Rice #define	  SPR_MMCR0_FCP		  0x20000000 /* Freeze counters in user mode */
389b57e802aSBenno Rice #define	  SPR_MMCR0_FCM1	  0x10000000 /* Freeze counters when mark=1 */
390b57e802aSBenno Rice #define	  SPR_MMCR0_FCM0	  0x08000000 /* Freeze counters when mark=0 */
391b57e802aSBenno Rice #define	  SPR_MMCR0_PMXE	  0x04000000 /* Enable PM interrupt */
392b57e802aSBenno Rice #define	  SPR_MMCR0_FCECE	  0x02000000 /* Freeze counters after event */
393b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_15	  0x01800000 /* Count bit 15 of TBL */
394b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_19	  0x01000000 /* Count bit 19 of TBL */
395b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_23	  0x00800000 /* Count bit 23 of TBL */
396b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_31	  0x00000000 /* Count bit 31 of TBL */
397b57e802aSBenno Rice #define	  SPR_MMCR0_TBEE	  0x00400000 /* Time-base event enable */
398b57e802aSBenno Rice #define	  SPR_MMCRO_THRESHOLD(x)  ((x) << 16) /* Threshold value */
399b57e802aSBenno Rice #define	  SPR_MMCR0_PMC1CE	  0x00008000 /* PMC1 condition enable */
400b57e802aSBenno Rice #define	  SPR_MMCR0_PMCNCE	  0x00004000 /* PMCn condition enable */
401b57e802aSBenno Rice #define	  SPR_MMCR0_TRIGGER	  0x00002000 /* Trigger */
4027b25dccaSJustin Hibbits #define	  SPR_MMCR0_PMC1SEL(x)	  (((x) & 0x3f) << 6) /* PMC1 selector */
4037b25dccaSJustin Hibbits #define	  SPR_MMCR0_PMC2SEL(x)	  (((x) & 0x3f) << 0) /* PMC2 selector */
404b57e802aSBenno Rice #define	SPR_SGR			0x3b9	/* 4.. Storage Guarded Register */
405b57e802aSBenno Rice #define	SPR_PMC1		0x3b9	/* .6. Performance Counter Register 1 */
406b57e802aSBenno Rice #define	SPR_DCWR		0x3ba	/* 4.. Data Cache Write-through Register */
407b57e802aSBenno Rice #define	SPR_PMC2		0x3ba	/* .6. Performance Counter Register 2 */
408b57e802aSBenno Rice #define	SPR_SLER		0x3bb	/* 4.. Storage Little Endian Register */
409b57e802aSBenno Rice #define	SPR_SIA			0x3bb	/* .6. Sampled Instruction Address */
410b57e802aSBenno Rice #define	SPR_MMCR1		0x3bc	/* .6. Monitor Mode Control Register 2 */
4117b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC3SEL(x)	  (((x) & 0x1f) << 27) /* PMC 3 selector */
4127b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC4SEL(x)	  (((x) & 0x1f) << 22) /* PMC 4 selector */
4137b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC5SEL(x)	  (((x) & 0x1f) << 17) /* PMC 5 selector */
4147b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC6SEL(x)	  (((x) & 0x3f) << 11) /* PMC 6 selector */
415b57e802aSBenno Rice 
416b57e802aSBenno Rice #define	SPR_SU0R		0x3bc	/* 4.. Storage User-defined 0 Register */
417b57e802aSBenno Rice #define	SPR_PMC3		0x3bd	/* .6. Performance Counter Register 3 */
418b57e802aSBenno Rice #define	SPR_PMC4		0x3be	/* .6. Performance Counter Register 4 */
419b57e802aSBenno Rice #define	SPR_DMISS		0x3d0	/* .68 Data TLB Miss Address Register */
420b57e802aSBenno Rice #define	SPR_DCMP		0x3d1	/* .68 Data TLB Compare Register */
421b57e802aSBenno Rice #define	SPR_HASH1		0x3d2	/* .68 Primary Hash Address Register */
422b57e802aSBenno Rice #define	SPR_ICDBDR		0x3d3	/* 4.. Instruction Cache Debug Data Register */
423b57e802aSBenno Rice #define	SPR_HASH2		0x3d3	/* .68 Secondary Hash Address Register */
424b57e802aSBenno Rice #define	SPR_IMISS		0x3d4	/* .68 Instruction TLB Miss Address Register */
425b57e802aSBenno Rice #define	SPR_TLBMISS		0x3d4	/* .6. TLB Miss Address Register */
426b57e802aSBenno Rice #define	SPR_DEAR		0x3d5	/* 4.. Data Error Address Register */
427b57e802aSBenno Rice #define	SPR_ICMP		0x3d5	/* .68 Instruction TLB Compare Register */
428b57e802aSBenno Rice #define	SPR_PTEHI		0x3d5	/* .6. Instruction TLB Compare Register */
429b57e802aSBenno Rice #define	SPR_EVPR		0x3d6	/* 4.. Exception Vector Prefix Register */
430b57e802aSBenno Rice #define	SPR_RPA			0x3d6	/* .68 Required Physical Address Register */
431b57e802aSBenno Rice #define	SPR_PTELO		0x3d6	/* .6. Required Physical Address Register */
432ffb56695SRafal Jaworowski 
433ffb56695SRafal Jaworowski #define	SPR_TSR			0x150	/* ..8 Timer Status Register */
434ffb56695SRafal Jaworowski #define	SPR_TCR			0x154	/* ..8 Timer Control Register */
435ffb56695SRafal Jaworowski 
436b57e802aSBenno Rice #define	  TSR_ENW		  0x80000000 /* Enable Next Watchdog */
437b57e802aSBenno Rice #define	  TSR_WIS		  0x40000000 /* Watchdog Interrupt Status */
438b57e802aSBenno Rice #define	  TSR_WRS_MASK		  0x30000000 /* Watchdog Reset Status */
439b57e802aSBenno Rice #define	  TSR_WRS_NONE		  0x00000000 /* No watchdog reset has occurred */
440b57e802aSBenno Rice #define	  TSR_WRS_CORE		  0x10000000 /* Core reset was forced by the watchdog */
441b57e802aSBenno Rice #define	  TSR_WRS_CHIP		  0x20000000 /* Chip reset was forced by the watchdog */
442b57e802aSBenno Rice #define	  TSR_WRS_SYSTEM	  0x30000000 /* System reset was forced by the watchdog */
443b57e802aSBenno Rice #define	  TSR_PIS		  0x08000000 /* PIT Interrupt Status */
444ffb56695SRafal Jaworowski #define	  TSR_DIS		  0x08000000 /* Decrementer Interrupt Status */
445b57e802aSBenno Rice #define	  TSR_FIS		  0x04000000 /* FIT Interrupt Status */
446ffb56695SRafal Jaworowski 
447b57e802aSBenno Rice #define	  TCR_WP_MASK		  0xc0000000 /* Watchdog Period mask */
448b57e802aSBenno Rice #define	  TCR_WP_2_17		  0x00000000 /* 2**17 clocks */
449b57e802aSBenno Rice #define	  TCR_WP_2_21		  0x40000000 /* 2**21 clocks */
450b57e802aSBenno Rice #define	  TCR_WP_2_25		  0x80000000 /* 2**25 clocks */
451b57e802aSBenno Rice #define	  TCR_WP_2_29		  0xc0000000 /* 2**29 clocks */
452b57e802aSBenno Rice #define	  TCR_WRC_MASK		  0x30000000 /* Watchdog Reset Control mask */
453b57e802aSBenno Rice #define	  TCR_WRC_NONE		  0x00000000 /* No watchdog reset */
454b57e802aSBenno Rice #define	  TCR_WRC_CORE		  0x10000000 /* Core reset */
455b57e802aSBenno Rice #define	  TCR_WRC_CHIP		  0x20000000 /* Chip reset */
456b57e802aSBenno Rice #define	  TCR_WRC_SYSTEM	  0x30000000 /* System reset */
457b57e802aSBenno Rice #define	  TCR_WIE		  0x08000000 /* Watchdog Interrupt Enable */
458b57e802aSBenno Rice #define	  TCR_PIE		  0x04000000 /* PIT Interrupt Enable */
459ffb56695SRafal Jaworowski #define	  TCR_DIE		  0x04000000 /* Pecrementer Interrupt Enable */
460b57e802aSBenno Rice #define	  TCR_FP_MASK		  0x03000000 /* FIT Period */
461b57e802aSBenno Rice #define	  TCR_FP_2_9		  0x00000000 /* 2**9 clocks */
462b57e802aSBenno Rice #define	  TCR_FP_2_13		  0x01000000 /* 2**13 clocks */
463b57e802aSBenno Rice #define	  TCR_FP_2_17		  0x02000000 /* 2**17 clocks */
464b57e802aSBenno Rice #define	  TCR_FP_2_21		  0x03000000 /* 2**21 clocks */
465b57e802aSBenno Rice #define	  TCR_FIE		  0x00800000 /* FIT Interrupt Enable */
466b57e802aSBenno Rice #define	  TCR_ARE		  0x00400000 /* Auto Reload Enable */
467ffb56695SRafal Jaworowski 
468b57e802aSBenno Rice #define	SPR_PIT			0x3db	/* 4.. Programmable Interval Timer */
469b57e802aSBenno Rice #define	SPR_SRR2		0x3de	/* 4.. Save/Restore Register 2 */
470b57e802aSBenno Rice #define	SPR_SRR3		0x3df	/* 4.. Save/Restore Register 3 */
471ffb56695SRafal Jaworowski #define	SPR_HID0		0x3f0	/* ..8 Hardware Implementation Register 0 */
472ffb56695SRafal Jaworowski #define	SPR_HID1		0x3f1	/* ..8 Hardware Implementation Register 1 */
4734f0962fcSRafal Jaworowski #define	SPR_HID2		0x3f3	/* ..8 Hardware Implementation Register 2 */
4748cf9d6cdSNathan Whitehorn #define	SPR_HID4		0x3f4	/* ..8 Hardware Implementation Register 4 */
4758cf9d6cdSNathan Whitehorn #define	SPR_HID5		0x3f6	/* ..8 Hardware Implementation Register 5 */
4762971d3bbSNathan Whitehorn #define	SPR_HID6		0x3f9	/* ..8 Hardware Implementation Register 6 */
4772971d3bbSNathan Whitehorn 
4782971d3bbSNathan Whitehorn #define	SPR_CELL_TSRL		0x380	/* ... Cell BE Thread Status Register */
4792971d3bbSNathan Whitehorn #define	SPR_CELL_TSCR		0x399	/* ... Cell BE Thread Switch Register */
480ffb56695SRafal Jaworowski 
481ffb56695SRafal Jaworowski #if defined(AIM)
482b57e802aSBenno Rice #define	SPR_DBSR		0x3f0	/* 4.. Debug Status Register */
483b57e802aSBenno Rice #define	  DBSR_IC		  0x80000000 /* Instruction completion debug event */
484b57e802aSBenno Rice #define	  DBSR_BT		  0x40000000 /* Branch Taken debug event */
485b57e802aSBenno Rice #define	  DBSR_EDE		  0x20000000 /* Exception debug event */
486b57e802aSBenno Rice #define	  DBSR_TIE		  0x10000000 /* Trap Instruction debug event */
487b57e802aSBenno Rice #define	  DBSR_UDE		  0x08000000 /* Unconditional debug event */
488b57e802aSBenno Rice #define	  DBSR_IA1		  0x04000000 /* IAC1 debug event */
489b57e802aSBenno Rice #define	  DBSR_IA2		  0x02000000 /* IAC2 debug event */
490b57e802aSBenno Rice #define	  DBSR_DR1		  0x01000000 /* DAC1 Read debug event */
491b57e802aSBenno Rice #define	  DBSR_DW1		  0x00800000 /* DAC1 Write debug event */
492b57e802aSBenno Rice #define	  DBSR_DR2		  0x00400000 /* DAC2 Read debug event */
493b57e802aSBenno Rice #define	  DBSR_DW2		  0x00200000 /* DAC2 Write debug event */
494b57e802aSBenno Rice #define	  DBSR_IDE		  0x00100000 /* Imprecise debug event */
495b57e802aSBenno Rice #define	  DBSR_IA3		  0x00080000 /* IAC3 debug event */
496b57e802aSBenno Rice #define	  DBSR_IA4		  0x00040000 /* IAC4 debug event */
497b57e802aSBenno Rice #define	  DBSR_MRR		  0x00000300 /* Most recent reset */
498b57e802aSBenno Rice #define	SPR_DBCR0		0x3f2	/* 4.. Debug Control Register 0 */
499ffb56695SRafal Jaworowski #define	SPR_DBCR1		0x3bd	/* 4.. Debug Control Register 1 */
500ffb56695SRafal Jaworowski #define	SPR_IAC1		0x3f4	/* 4.. Instruction Address Compare 1 */
501ffb56695SRafal Jaworowski #define	SPR_IAC2		0x3f5	/* 4.. Instruction Address Compare 2 */
502ffb56695SRafal Jaworowski #define	SPR_DAC1		0x3f6	/* 4.. Data Address Compare 1 */
503ffb56695SRafal Jaworowski #define	SPR_DAC2		0x3f7	/* 4.. Data Address Compare 2 */
504ffb56695SRafal Jaworowski #define	SPR_PIR			0x3ff	/* .6. Processor Identification Register */
50517f4cae4SRafal Jaworowski #elif defined(BOOKE)
506b40ce02aSNathan Whitehorn #define	SPR_PIR			0x11e	/* ..8 Processor Identification Register */
507ffb56695SRafal Jaworowski #define	SPR_DBSR		0x130	/* ..8 Debug Status Register */
508ffb56695SRafal Jaworowski #define	  DBSR_IDE		  0x80000000 /* Imprecise debug event. */
509ffb56695SRafal Jaworowski #define	  DBSR_UDE		  0x40000000 /* Unconditional debug event. */
510ffb56695SRafal Jaworowski #define	  DBSR_MRR		  0x30000000 /* Most recent Reset (mask). */
511ffb56695SRafal Jaworowski #define	  DBSR_ICMP		  0x08000000 /* Instr. complete debug event. */
512ffb56695SRafal Jaworowski #define	  DBSR_BRT		  0x04000000 /* Branch taken debug event. */
513ffb56695SRafal Jaworowski #define	  DBSR_IRPT		  0x02000000 /* Interrupt taken debug event. */
514ffb56695SRafal Jaworowski #define	  DBSR_TRAP		  0x01000000 /* Trap instr. debug event. */
515ffb56695SRafal Jaworowski #define	  DBSR_IAC1		  0x00800000 /* Instr. address compare #1. */
516ffb56695SRafal Jaworowski #define	  DBSR_IAC2		  0x00400000 /* Instr. address compare #2. */
517ffb56695SRafal Jaworowski #define	  DBSR_IAC3		  0x00200000 /* Instr. address compare #3. */
518ffb56695SRafal Jaworowski #define	  DBSR_IAC4		  0x00100000 /* Instr. address compare #4. */
519ffb56695SRafal Jaworowski #define	  DBSR_DAC1R		  0x00080000 /* Data addr. read compare #1. */
520ffb56695SRafal Jaworowski #define	  DBSR_DAC1W		  0x00040000 /* Data addr. write compare #1. */
521ffb56695SRafal Jaworowski #define	  DBSR_DAC2R		  0x00020000 /* Data addr. read compare #2. */
522ffb56695SRafal Jaworowski #define	  DBSR_DAC2W		  0x00010000 /* Data addr. write compare #2. */
523ffb56695SRafal Jaworowski #define	  DBSR_RET		  0x00008000 /* Return debug event. */
524ffb56695SRafal Jaworowski #define	SPR_DBCR0		0x134	/* ..8 Debug Control Register 0 */
525ffb56695SRafal Jaworowski #define	SPR_DBCR1		0x135	/* ..8 Debug Control Register 1 */
526ffb56695SRafal Jaworowski #define	SPR_IAC1		0x138	/* ..8 Instruction Address Compare 1 */
527ffb56695SRafal Jaworowski #define	SPR_IAC2		0x139	/* ..8 Instruction Address Compare 2 */
528ffb56695SRafal Jaworowski #define	SPR_DAC1		0x13c	/* ..8 Data Address Compare 1 */
529ffb56695SRafal Jaworowski #define	SPR_DAC2		0x13d	/* ..8 Data Address Compare 2 */
530ffb56695SRafal Jaworowski #endif
531ffb56695SRafal Jaworowski 
532b57e802aSBenno Rice #define	  DBCR0_EDM		  0x80000000 /* External Debug Mode */
533b57e802aSBenno Rice #define	  DBCR0_IDM		  0x40000000 /* Internal Debug Mode */
534b57e802aSBenno Rice #define	  DBCR0_RST_MASK	  0x30000000 /* ReSeT */
535b57e802aSBenno Rice #define	  DBCR0_RST_NONE	  0x00000000 /*   No action */
536b57e802aSBenno Rice #define	  DBCR0_RST_CORE	  0x10000000 /*   Core reset */
537b57e802aSBenno Rice #define	  DBCR0_RST_CHIP	  0x20000000 /*   Chip reset */
538b57e802aSBenno Rice #define	  DBCR0_RST_SYSTEM	  0x30000000 /*   System reset */
539b57e802aSBenno Rice #define	  DBCR0_IC		  0x08000000 /* Instruction Completion debug event */
540b57e802aSBenno Rice #define	  DBCR0_BT		  0x04000000 /* Branch Taken debug event */
541b57e802aSBenno Rice #define	  DBCR0_EDE		  0x02000000 /* Exception Debug Event */
542b57e802aSBenno Rice #define	  DBCR0_TDE		  0x01000000 /* Trap Debug Event */
543b57e802aSBenno Rice #define	  DBCR0_IA1		  0x00800000 /* IAC (Instruction Address Compare) 1 debug event */
544b57e802aSBenno Rice #define	  DBCR0_IA2		  0x00400000 /* IAC 2 debug event */
545b57e802aSBenno Rice #define	  DBCR0_IA12		  0x00200000 /* Instruction Address Range Compare 1-2 */
546b57e802aSBenno Rice #define	  DBCR0_IA12X		  0x00100000 /* IA12 eXclusive */
547b57e802aSBenno Rice #define	  DBCR0_IA3		  0x00080000 /* IAC 3 debug event */
548b57e802aSBenno Rice #define	  DBCR0_IA4		  0x00040000 /* IAC 4 debug event */
549b57e802aSBenno Rice #define	  DBCR0_IA34		  0x00020000 /* Instruction Address Range Compare 3-4 */
550b57e802aSBenno Rice #define	  DBCR0_IA34X		  0x00010000 /* IA34 eXclusive */
551b57e802aSBenno Rice #define	  DBCR0_IA12T		  0x00008000 /* Instruction Address Range Compare 1-2 range Toggle */
552b57e802aSBenno Rice #define	  DBCR0_IA34T		  0x00004000 /* Instruction Address Range Compare 3-4 range Toggle */
553b57e802aSBenno Rice #define	  DBCR0_FT		  0x00000001 /* Freeze Timers on debug event */
554ffb56695SRafal Jaworowski 
555b57e802aSBenno Rice #define	SPR_IABR		0x3f2	/* ..8 Instruction Address Breakpoint Register 0 */
556b57e802aSBenno Rice #define	SPR_DABR		0x3f5	/* .6. Data Address Breakpoint Register */
55719ca68d9SBenno Rice #define	SPR_MSSCR0		0x3f6	/* .6. Memory SubSystem Control Register */
55819ca68d9SBenno Rice #define	  MSSCR0_SHDEN		  0x80000000 /* 0: Shared-state enable */
55919ca68d9SBenno Rice #define	  MSSCR0_SHDPEN3	  0x40000000 /* 1: ~SHD[01] signal enable in MEI mode */
56019ca68d9SBenno Rice #define	  MSSCR0_L1INTVEN	  0x38000000 /* 2-4: L1 data cache ~HIT intervention enable */
56119ca68d9SBenno Rice #define	  MSSCR0_L2INTVEN	  0x07000000 /* 5-7: L2 data cache ~HIT intervention enable*/
56219ca68d9SBenno Rice #define	  MSSCR0_DL1HWF		  0x00800000 /* 8: L1 data cache hardware flush */
56319ca68d9SBenno Rice #define	  MSSCR0_MBO		  0x00400000 /* 9: must be one */
56419ca68d9SBenno Rice #define	  MSSCR0_EMODE		  0x00200000 /* 10: MPX bus mode (read-only) */
56519ca68d9SBenno Rice #define	  MSSCR0_ABD		  0x00100000 /* 11: address bus driven (read-only) */
56619ca68d9SBenno Rice #define	  MSSCR0_MBZ		  0x000fffff /* 12-31: must be zero */
5674702d987SJustin Hibbits #define	  MSSCR0_L2PFE		  0x00000003 /* 30-31: L2 prefetch enable */
568398973f8SJustin Hibbits #define	SPR_MSSSR0		0x3f7	/* .6. Memory Subsystem Status Register (MPC745x) */
569398973f8SJustin Hibbits #define	  MSSSR0_L2TAG		  0x00040000 /* 13: L2 tag parity error */
570398973f8SJustin Hibbits #define	  MSSSR0_L2DAT		  0x00020000 /* 14: L2 data parity error */
571398973f8SJustin Hibbits #define	  MSSSR0_L3TAG		  0x00010000 /* 15: L3 tag parity error */
572398973f8SJustin Hibbits #define	  MSSSR0_L3DAT		  0x00008000 /* 16: L3 data parity error */
573398973f8SJustin Hibbits #define	  MSSSR0_APE		  0x00004000 /* 17: Address parity error */
574398973f8SJustin Hibbits #define	  MSSSR0_DPE		  0x00002000 /* 18: Data parity error */
575398973f8SJustin Hibbits #define	  MSSSR0_TEA		  0x00001000 /* 19: Bus transfer error acknowledge */
5764702d987SJustin Hibbits #define	SPR_LDSTCR		0x3f8	/* .6. Load/Store Control Register */
577b57e802aSBenno Rice #define	SPR_L2PM		0x3f8	/* .6. L2 Private Memory Control Register */
578b57e802aSBenno Rice #define	SPR_L2CR		0x3f9	/* .6. L2 Control Register */
579b57e802aSBenno Rice #define	  L2CR_L2E		  0x80000000 /* 0: L2 enable */
580b57e802aSBenno Rice #define	  L2CR_L2PE		  0x40000000 /* 1: L2 data parity enable */
581b57e802aSBenno Rice #define	  L2CR_L2SIZ		  0x30000000 /* 2-3: L2 size */
582b57e802aSBenno Rice #define	   L2SIZ_2M		  0x00000000
583b57e802aSBenno Rice #define	   L2SIZ_256K		  0x10000000
584b57e802aSBenno Rice #define	   L2SIZ_512K		  0x20000000
585b57e802aSBenno Rice #define	   L2SIZ_1M		  0x30000000
586b57e802aSBenno Rice #define	  L2CR_L2CLK		  0x0e000000 /* 4-6: L2 clock ratio */
587b57e802aSBenno Rice #define	   L2CLK_DIS		  0x00000000 /* disable L2 clock */
588b57e802aSBenno Rice #define	   L2CLK_10		  0x02000000 /* core clock / 1   */
589b57e802aSBenno Rice #define	   L2CLK_15		  0x04000000 /*            / 1.5 */
590b57e802aSBenno Rice #define	   L2CLK_20		  0x08000000 /*            / 2   */
591b57e802aSBenno Rice #define	   L2CLK_25		  0x0a000000 /*            / 2.5 */
592b57e802aSBenno Rice #define	   L2CLK_30		  0x0c000000 /*            / 3   */
593b57e802aSBenno Rice #define	  L2CR_L2RAM		  0x01800000 /* 7-8: L2 RAM type */
594b57e802aSBenno Rice #define	   L2RAM_FLOWTHRU_BURST	  0x00000000
595b57e802aSBenno Rice #define	   L2RAM_PIPELINE_BURST	  0x01000000
596b57e802aSBenno Rice #define	   L2RAM_PIPELINE_LATE	  0x01800000
597b57e802aSBenno Rice #define	  L2CR_L2DO		  0x00400000 /* 9: L2 data-only.
598b57e802aSBenno Rice 				      Setting this bit disables instruction
599b57e802aSBenno Rice 				      caching. */
600b57e802aSBenno Rice #define	  L2CR_L2I		  0x00200000 /* 10: L2 global invalidate. */
6014702d987SJustin Hibbits #define	  L2CR_L2IO_7450	  0x00010000 /* 11: L2 instruction-only (MPC745x). */
602b57e802aSBenno Rice #define	  L2CR_L2CTL		  0x00100000 /* 11: L2 RAM control (ZZ enable).
603b57e802aSBenno Rice 				      Enables automatic operation of the
604b57e802aSBenno Rice 				      L2ZZ (low-power mode) signal. */
605b57e802aSBenno Rice #define	  L2CR_L2WT		  0x00080000 /* 12: L2 write-through. */
606b57e802aSBenno Rice #define	  L2CR_L2TS		  0x00040000 /* 13: L2 test support. */
607b57e802aSBenno Rice #define	  L2CR_L2OH		  0x00030000 /* 14-15: L2 output hold. */
6084702d987SJustin Hibbits #define	  L2CR_L2DO_7450	  0x00010000 /* 15: L2 data-only (MPC745x). */
609b57e802aSBenno Rice #define	  L2CR_L2SL		  0x00008000 /* 16: L2 DLL slow. */
610b57e802aSBenno Rice #define	  L2CR_L2DF		  0x00004000 /* 17: L2 differential clock. */
611b57e802aSBenno Rice #define	  L2CR_L2BYP		  0x00002000 /* 18: L2 DLL bypass. */
61219ca68d9SBenno Rice #define	  L2CR_L2FA		  0x00001000 /* 19: L2 flush assist (for software flush). */
61319ca68d9SBenno Rice #define	  L2CR_L2HWF		  0x00000800 /* 20: L2 hardware flush. */
61419ca68d9SBenno Rice #define	  L2CR_L2IO		  0x00000400 /* 21: L2 instruction-only. */
61519ca68d9SBenno Rice #define	  L2CR_L2CLKSTP		  0x00000200 /* 22: L2 clock stop. */
61619ca68d9SBenno Rice #define	  L2CR_L2DRO		  0x00000100 /* 23: L2DLL rollover checkstop enable. */
617b57e802aSBenno Rice #define	  L2CR_L2IP		  0x00000001 /* 31: L2 global invalidate in */
618b57e802aSBenno Rice 					     /*     progress (read only). */
619b57e802aSBenno Rice #define	SPR_L3CR		0x3fa	/* .6. L3 Control Register */
620b57e802aSBenno Rice #define	  L3CR_L3E		  0x80000000 /* 0: L3 enable */
621cf0c3004SMarcel Moolenaar #define	  L3CR_L3PE		  0x40000000 /* 1: L3 data parity enable */
622cf0c3004SMarcel Moolenaar #define	  L3CR_L3APE		  0x20000000
623b57e802aSBenno Rice #define	  L3CR_L3SIZ		  0x10000000 /* 3: L3 size (0=1MB, 1=2MB) */
624cf0c3004SMarcel Moolenaar #define	  L3CR_L3CLKEN		  0x08000000 /* 4: Enables L3_CLK[0:1] */
625cf0c3004SMarcel Moolenaar #define	  L3CR_L3CLK		  0x03800000
626cf0c3004SMarcel Moolenaar #define	  L3CR_L3IO		  0x00400000
627cf0c3004SMarcel Moolenaar #define	  L3CR_L3CLKEXT		  0x00200000
628cf0c3004SMarcel Moolenaar #define	  L3CR_L3CKSPEXT	  0x00100000
629cf0c3004SMarcel Moolenaar #define	  L3CR_L3OH1		  0x00080000
630cf0c3004SMarcel Moolenaar #define	  L3CR_L3SPO		  0x00040000
631cf0c3004SMarcel Moolenaar #define	  L3CR_L3CKSP		  0x00030000
632cf0c3004SMarcel Moolenaar #define	  L3CR_L3PSP		  0x0000e000
633cf0c3004SMarcel Moolenaar #define	  L3CR_L3REP		  0x00001000
634cf0c3004SMarcel Moolenaar #define	  L3CR_L3HWF		  0x00000800
635cf0c3004SMarcel Moolenaar #define	  L3CR_L3I		  0x00000400 /* 21: L3 global invalidate */
636cf0c3004SMarcel Moolenaar #define	  L3CR_L3RT		  0x00000300
637cf0c3004SMarcel Moolenaar #define	  L3CR_L3NIRCA		  0x00000080
638cf0c3004SMarcel Moolenaar #define	  L3CR_L3DO		  0x00000040
639cf0c3004SMarcel Moolenaar #define	  L3CR_PMEN		  0x00000004
640cf0c3004SMarcel Moolenaar #define	  L3CR_PMSIZ		  0x00000003
641cf0c3004SMarcel Moolenaar 
642b57e802aSBenno Rice #define	SPR_DCCR		0x3fa	/* 4.. Data Cache Cachability Register */
643b57e802aSBenno Rice #define	SPR_ICCR		0x3fb	/* 4.. Instruction Cache Cachability Register */
644b57e802aSBenno Rice #define	SPR_THRM1		0x3fc	/* .6. Thermal Management Register */
645b57e802aSBenno Rice #define	SPR_THRM2		0x3fd	/* .6. Thermal Management Register */
646b57e802aSBenno Rice #define	  SPR_THRM_TIN		  0x80000000 /* Thermal interrupt bit (RO) */
647b57e802aSBenno Rice #define	  SPR_THRM_TIV		  0x40000000 /* Thermal interrupt valid (RO) */
648b57e802aSBenno Rice #define	  SPR_THRM_THRESHOLD(x)	  ((x) << 23) /* Thermal sensor threshold */
649b57e802aSBenno Rice #define	  SPR_THRM_TID		  0x00000004 /* Thermal interrupt direction */
650b57e802aSBenno Rice #define	  SPR_THRM_TIE		  0x00000002 /* Thermal interrupt enable */
651b57e802aSBenno Rice #define	  SPR_THRM_VALID		  0x00000001 /* Valid bit */
652b57e802aSBenno Rice #define	SPR_THRM3		0x3fe	/* .6. Thermal Management Register */
653b57e802aSBenno Rice #define	  SPR_THRM_TIMER(x)	  ((x) << 1) /* Sampling interval timer */
654b57e802aSBenno Rice #define	  SPR_THRM_ENABLE	  0x00000001 /* TAU Enable */
655b57e802aSBenno Rice #define	SPR_FPECR		0x3fe	/* .6. Floating-Point Exception Cause Register */
656b57e802aSBenno Rice 
657b57e802aSBenno Rice /* Time Base Register declarations */
658ffb56695SRafal Jaworowski #define	TBR_TBL			0x10c	/* 468 Time Base Lower - read */
659ffb56695SRafal Jaworowski #define	TBR_TBU			0x10d	/* 468 Time Base Upper - read */
660ffb56695SRafal Jaworowski #define	TBR_TBWL		0x11c	/* 468 Time Base Lower - supervisor, write */
661ffb56695SRafal Jaworowski #define	TBR_TBWU		0x11d	/* 468 Time Base Upper - supervisor, write */
662b57e802aSBenno Rice 
663b57e802aSBenno Rice /* Performance counter declarations */
664b57e802aSBenno Rice #define	PMC_OVERFLOW		0x80000000 /* Counter has overflowed */
665b57e802aSBenno Rice 
66630a2bd2fSNathan Whitehorn /* The first five countable [non-]events are common to many PMC's */
667b57e802aSBenno Rice #define	PMCN_NONE		 0 /* Count nothing */
668b57e802aSBenno Rice #define	PMCN_CYCLES		 1 /* Processor cycles */
669b57e802aSBenno Rice #define	PMCN_ICOMP		 2 /* Instructions completed */
670b57e802aSBenno Rice #define	PMCN_TBLTRANS		 3 /* TBL bit transitions */
671b57e802aSBenno Rice #define	PCMN_IDISPATCH		 4 /* Instructions dispatched */
672b57e802aSBenno Rice 
67330a2bd2fSNathan Whitehorn /* Similar things for the 970 PMC direct counters */
67430a2bd2fSNathan Whitehorn #define	PMC970N_NONE		0x8 /* Count nothing */
67530a2bd2fSNathan Whitehorn #define	PMC970N_CYCLES		0xf /* Processor cycles */
67630a2bd2fSNathan Whitehorn #define	PMC970N_ICOMP		0x9 /* Instructions completed */
67730a2bd2fSNathan Whitehorn 
67821776ff8SNathan Whitehorn #if defined(BOOKE)
679ffb56695SRafal Jaworowski 
6806035018bSJustin Hibbits #define	SPR_MCARU		0x239	/* ..8 Machine Check Address register upper bits */
6814f0962fcSRafal Jaworowski #define	SPR_MCSR		0x23c	/* ..8 Machine Check Syndrome register */
6826035018bSJustin Hibbits #define	SPR_MCAR		0x23d	/* ..8 Machine Check Address register */
6834f0962fcSRafal Jaworowski 
684ffb56695SRafal Jaworowski #define	SPR_ESR			0x003e	/* ..8 Exception Syndrome Register */
685ffb56695SRafal Jaworowski #define	  ESR_PIL		  0x08000000 /* Program interrupt - illegal */
686ffb56695SRafal Jaworowski #define	  ESR_PPR		  0x04000000 /* Program interrupt - privileged */
687ffb56695SRafal Jaworowski #define	  ESR_PTR		  0x02000000 /* Program interrupt - trap */
688ffb56695SRafal Jaworowski #define	  ESR_ST		  0x00800000 /* Store operation */
689ffb56695SRafal Jaworowski #define	  ESR_DLK		  0x00200000 /* Data storage, D cache locking */
690ffb56695SRafal Jaworowski #define	  ESR_ILK		  0x00100000 /* Data storage, I cache locking */
691ffb56695SRafal Jaworowski #define	  ESR_BO		  0x00020000 /* Data/instruction storage, byte ordering */
692ffb56695SRafal Jaworowski #define	  ESR_SPE		  0x00000080 /* SPE exception bit */
693ffb56695SRafal Jaworowski 
694ffb56695SRafal Jaworowski #define	SPR_CSRR0		0x03a	/* ..8 58 Critical SRR0 */
695ffb56695SRafal Jaworowski #define	SPR_CSRR1		0x03b	/* ..8 59 Critical SRR1 */
696ffb56695SRafal Jaworowski #define	SPR_MCSRR0		0x23a	/* ..8 570 Machine check SRR0 */
697ffb56695SRafal Jaworowski #define	SPR_MCSRR1		0x23b	/* ..8 571 Machine check SRR1 */
69891722a2fSJustin Hibbits #define	SPR_DSRR0		0x23e	/* ..8 574 Debug SRR0<E.ED> */
69991722a2fSJustin Hibbits #define	SPR_DSRR1		0x23f	/* ..8 575 Debug SRR1<E.ED> */
700ffb56695SRafal Jaworowski 
70117f4cae4SRafal Jaworowski #define	SPR_MMUCR		0x3b2	/* 4.. MMU Control Register */
70217f4cae4SRafal Jaworowski #define	  MMUCR_SWOA		(0x80000000 >> 7)
70317f4cae4SRafal Jaworowski #define	  MMUCR_U1TE		(0x80000000 >> 9)
70417f4cae4SRafal Jaworowski #define	  MMUCR_U2SWOAE		(0x80000000 >> 10)
70517f4cae4SRafal Jaworowski #define	  MMUCR_DULXE		(0x80000000 >> 12)
70617f4cae4SRafal Jaworowski #define	  MMUCR_IULXE		(0x80000000 >> 13)
70717f4cae4SRafal Jaworowski #define	  MMUCR_STS		(0x80000000 >> 15)
70817f4cae4SRafal Jaworowski #define	  MMUCR_STID_MASK	(0xFF000000 >> 24)
70917f4cae4SRafal Jaworowski 
7104f0962fcSRafal Jaworowski #define	SPR_MMUCSR0		0x3f4	/* ..8 1012 MMU Control and Status Register 0 */
7114f0962fcSRafal Jaworowski #define	  MMUCSR0_L2TLB0_FI	0x04	/*  TLB0 flash invalidate */
7124f0962fcSRafal Jaworowski #define	  MMUCSR0_L2TLB1_FI	0x02	/*  TLB1 flash invalidate */
7134f0962fcSRafal Jaworowski 
714ffb56695SRafal Jaworowski #define	SPR_SVR			0x3ff	/* ..8 1023 System Version Register */
715df697aa0SMarcel Moolenaar #define	  SVR_MPC8533		  0x8034
716df697aa0SMarcel Moolenaar #define	  SVR_MPC8533E		  0x803c
717fe48da3fSRafal Jaworowski #define	  SVR_MPC8541		  0x8072
718fe48da3fSRafal Jaworowski #define	  SVR_MPC8541E		  0x807a
719389e4721SRafal Jaworowski #define	  SVR_MPC8548		  0x8031
720389e4721SRafal Jaworowski #define	  SVR_MPC8548E		  0x8039
721fe48da3fSRafal Jaworowski #define	  SVR_MPC8555		  0x8071
722fe48da3fSRafal Jaworowski #define	  SVR_MPC8555E		  0x8079
723fe48da3fSRafal Jaworowski #define	  SVR_MPC8572		  0x80e0
724fe48da3fSRafal Jaworowski #define	  SVR_MPC8572E		  0x80e8
725df697aa0SMarcel Moolenaar #define	  SVR_P1011		  0x80e5
726df697aa0SMarcel Moolenaar #define	  SVR_P1011E		  0x80ed
7276529f950SJustin Hibbits #define	  SVR_P1013		  0x80e7
7286529f950SJustin Hibbits #define	  SVR_P1013E		  0x80ef
729df697aa0SMarcel Moolenaar #define	  SVR_P1020		  0x80e4
730df697aa0SMarcel Moolenaar #define	  SVR_P1020E		  0x80ec
7316529f950SJustin Hibbits #define	  SVR_P1022		  0x80e6
7326529f950SJustin Hibbits #define	  SVR_P1022E		  0x80ee
733df697aa0SMarcel Moolenaar #define	  SVR_P2010		  0x80e3
734df697aa0SMarcel Moolenaar #define	  SVR_P2010E		  0x80eb
735df697aa0SMarcel Moolenaar #define	  SVR_P2020		  0x80e2
736df697aa0SMarcel Moolenaar #define	  SVR_P2020E		  0x80ea
7374f0962fcSRafal Jaworowski #define	  SVR_P2041		  0x8210
7384f0962fcSRafal Jaworowski #define	  SVR_P2041E		  0x8218
7394f0962fcSRafal Jaworowski #define	  SVR_P3041		  0x8211
7404f0962fcSRafal Jaworowski #define	  SVR_P3041E		  0x8219
741ebfbeb83SMarcel Moolenaar #define	  SVR_P4040		  0x8200
742ebfbeb83SMarcel Moolenaar #define	  SVR_P4040E		  0x8208
743ebfbeb83SMarcel Moolenaar #define	  SVR_P4080		  0x8201
744ebfbeb83SMarcel Moolenaar #define	  SVR_P4080E		  0x8209
745f6bd9666SJustin Hibbits #define	  SVR_P5010		  0x8221
746f6bd9666SJustin Hibbits #define	  SVR_P5010E		  0x8229
7474f0962fcSRafal Jaworowski #define	  SVR_P5020		  0x8220
7484f0962fcSRafal Jaworowski #define	  SVR_P5020E		  0x8228
749dc720811SJustin Hibbits #define	  SVR_P5021		  0x8205
750dc720811SJustin Hibbits #define	  SVR_P5021E		  0x820d
751dc720811SJustin Hibbits #define	  SVR_P5040		  0x8204
752dc720811SJustin Hibbits #define	  SVR_P5040E		  0x820c
753fe48da3fSRafal Jaworowski #define	SVR_VER(svr)		(((svr) >> 16) & 0xffff)
754653b7b49SRafal Jaworowski 
755ffb56695SRafal Jaworowski #define	SPR_PID0		0x030	/* ..8 Process ID Register 0 */
756ffb56695SRafal Jaworowski #define	SPR_PID1		0x279	/* ..8 Process ID Register 1 */
757ffb56695SRafal Jaworowski #define	SPR_PID2		0x27a	/* ..8 Process ID Register 2 */
758ffb56695SRafal Jaworowski 
759ffb56695SRafal Jaworowski #define	SPR_TLB0CFG		0x2B0	/* ..8 TLB 0 Config Register */
760ffb56695SRafal Jaworowski #define	SPR_TLB1CFG		0x2B1	/* ..8 TLB 1 Config Register */
761ffb56695SRafal Jaworowski #define	  TLBCFG_ASSOC_MASK	0xff000000 /* Associativity of TLB */
762ffb56695SRafal Jaworowski #define	  TLBCFG_ASSOC_SHIFT	24
763ffb56695SRafal Jaworowski #define	  TLBCFG_NENTRY_MASK	0x00000fff /* Number of entries in TLB */
764ffb56695SRafal Jaworowski 
765ffb56695SRafal Jaworowski #define	SPR_IVPR		0x03f	/* ..8 Interrupt Vector Prefix Register */
766ffb56695SRafal Jaworowski #define	SPR_IVOR0		0x190	/* ..8 Critical input */
767ffb56695SRafal Jaworowski #define	SPR_IVOR1		0x191	/* ..8 Machine check */
768ffb56695SRafal Jaworowski #define	SPR_IVOR2		0x192
769ffb56695SRafal Jaworowski #define	SPR_IVOR3		0x193
770ffb56695SRafal Jaworowski #define	SPR_IVOR4		0x194
771ffb56695SRafal Jaworowski #define	SPR_IVOR5		0x195
772ffb56695SRafal Jaworowski #define	SPR_IVOR6		0x196
773ffb56695SRafal Jaworowski #define	SPR_IVOR7		0x197
774ffb56695SRafal Jaworowski #define	SPR_IVOR8		0x198
775ffb56695SRafal Jaworowski #define	SPR_IVOR9		0x199
776ffb56695SRafal Jaworowski #define	SPR_IVOR10		0x19a
777ffb56695SRafal Jaworowski #define	SPR_IVOR11		0x19b
778ffb56695SRafal Jaworowski #define	SPR_IVOR12		0x19c
779ffb56695SRafal Jaworowski #define	SPR_IVOR13		0x19d
780ffb56695SRafal Jaworowski #define	SPR_IVOR14		0x19e
781ffb56695SRafal Jaworowski #define	SPR_IVOR15		0x19f
782ffb56695SRafal Jaworowski #define	SPR_IVOR32		0x210
783ffb56695SRafal Jaworowski #define	SPR_IVOR33		0x211
784ffb56695SRafal Jaworowski #define	SPR_IVOR34		0x212
785ffb56695SRafal Jaworowski #define	SPR_IVOR35		0x213
786ffb56695SRafal Jaworowski 
787ffb56695SRafal Jaworowski #define	SPR_MAS0		0x270	/* ..8 MMU Assist Register 0 Book-E/e500 */
788ffb56695SRafal Jaworowski #define	SPR_MAS1		0x271	/* ..8 MMU Assist Register 1 Book-E/e500 */
789ffb56695SRafal Jaworowski #define	SPR_MAS2		0x272	/* ..8 MMU Assist Register 2 Book-E/e500 */
790ffb56695SRafal Jaworowski #define	SPR_MAS3		0x273	/* ..8 MMU Assist Register 3 Book-E/e500 */
791ffb56695SRafal Jaworowski #define	SPR_MAS4		0x274	/* ..8 MMU Assist Register 4 Book-E/e500 */
792ffb56695SRafal Jaworowski #define	SPR_MAS5		0x275	/* ..8 MMU Assist Register 5 Book-E */
793ffb56695SRafal Jaworowski #define	SPR_MAS6		0x276	/* ..8 MMU Assist Register 6 Book-E/e500 */
794ffb56695SRafal Jaworowski #define	SPR_MAS7		0x3B0	/* ..8 MMU Assist Register 7 Book-E/e500 */
7954f0962fcSRafal Jaworowski #define	SPR_MAS8		0x155	/* ..8 MMU Assist Register 8 Book-E/e500 */
7964f0962fcSRafal Jaworowski 
7974f0962fcSRafal Jaworowski #define	SPR_L1CFG0		0x203	/* ..8 L1 cache configuration register 0 */
7984f0962fcSRafal Jaworowski #define	SPR_L1CFG1		0x204	/* ..8 L1 cache configuration register 1 */
7994f0962fcSRafal Jaworowski 
8004f0962fcSRafal Jaworowski #define	SPR_CCR1		0x378
8014f0962fcSRafal Jaworowski #define	  CCR1_L2COBE		0x00000040
8024f0962fcSRafal Jaworowski 
8034f0962fcSRafal Jaworowski #define	DCR_L2DCDCRAI		0x0000	/* L2 D-Cache DCR Address Pointer */
8044f0962fcSRafal Jaworowski #define	DCR_L2DCDCRDI		0x0001	/* L2 D-Cache DCR Data Indirect */
8054f0962fcSRafal Jaworowski #define	DCR_L2CR0		0x00	/* L2 Cache Configuration Register 0 */
8064f0962fcSRafal Jaworowski #define	  L2CR0_AS		0x30000000
807ffb56695SRafal Jaworowski 
808ffb56695SRafal Jaworowski #define	SPR_L1CSR0		0x3F2	/* ..8 L1 Cache Control and Status Register 0 */
809ffb56695SRafal Jaworowski #define	  L1CSR0_DCPE		0x00010000	/* Data Cache Parity Enable */
810ffb56695SRafal Jaworowski #define	  L1CSR0_DCLFR		0x00000100	/* Data Cache Lock Bits Flash Reset */
811ffb56695SRafal Jaworowski #define	  L1CSR0_DCFI		0x00000002	/* Data Cache Flash Invalidate */
812ffb56695SRafal Jaworowski #define	  L1CSR0_DCE		0x00000001	/* Data Cache Enable */
813ffb56695SRafal Jaworowski #define	SPR_L1CSR1		0x3F3	/* ..8 L1 Cache Control and Status Register 1 */
814ffb56695SRafal Jaworowski #define	  L1CSR1_ICPE		0x00010000	/* Instruction Cache Parity Enable */
8154f0962fcSRafal Jaworowski #define	  L1CSR1_ICUL		0x00000400      /* Instr Cache Unable to Lock */
816ffb56695SRafal Jaworowski #define	  L1CSR1_ICLFR		0x00000100	/* Instruction Cache Lock Bits Flash Reset */
817ffb56695SRafal Jaworowski #define	  L1CSR1_ICFI		0x00000002	/* Instruction Cache Flash Invalidate */
818ffb56695SRafal Jaworowski #define	  L1CSR1_ICE		0x00000001	/* Instruction Cache Enable */
819ffb56695SRafal Jaworowski 
8204f0962fcSRafal Jaworowski #define	SPR_L2CSR0		0x3F9	/* ..8 L2 Cache Control and Status Register 0 */
8214f0962fcSRafal Jaworowski #define	  L2CSR0_L2E		0x80000000	/* L2 Cache Enable */
8224f0962fcSRafal Jaworowski #define	  L2CSR0_L2PE		0x40000000	/* L2 Cache Parity Enable */
8234f0962fcSRafal Jaworowski #define	  L2CSR0_L2FI		0x00200000	/* L2 Cache Flash Invalidate */
8244f0962fcSRafal Jaworowski #define	  L2CSR0_L2LFC		0x00000400	/* L2 Cache Lock Flags Clear */
8254f0962fcSRafal Jaworowski 
82628bb01e5SRafal Jaworowski #define	SPR_BUCSR		0x3F5	/* ..8 Branch Unit Control and Status Register */
82728bb01e5SRafal Jaworowski #define	  BUCSR_BPEN		0x00000001	/* Branch Prediction Enable */
8284f0962fcSRafal Jaworowski #define	  BUCSR_BBFI		0x00000200	/* Branch Buffer Flash Invalidate */
82928bb01e5SRafal Jaworowski 
83017f4cae4SRafal Jaworowski #endif /* BOOKE */
831b57e802aSBenno Rice #endif /* !_POWERPC_SPR_H_ */
832