xref: /freebsd/sys/powerpc/include/spr.h (revision d1d73b0e276b4344c08dcb79c3acf8e68a6423f7)
160727d8bSWarner Losh /*-
271e3c308SPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
371e3c308SPedro F. Giffuni  *
4b57e802aSBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
5b57e802aSBenno Rice  * All rights reserved.
6b57e802aSBenno Rice  *
7b57e802aSBenno Rice  * Redistribution and use in source and binary forms, with or without
8b57e802aSBenno Rice  * modification, are permitted provided that the following conditions
9b57e802aSBenno Rice  * are met:
10b57e802aSBenno Rice  * 1. Redistributions of source code must retain the above copyright
11b57e802aSBenno Rice  *    notice, this list of conditions and the following disclaimer.
12b57e802aSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
13b57e802aSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
14b57e802aSBenno Rice  *    documentation and/or other materials provided with the distribution.
15b57e802aSBenno Rice  *
16b57e802aSBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17b57e802aSBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18b57e802aSBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19b57e802aSBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20b57e802aSBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21b57e802aSBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22b57e802aSBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23b57e802aSBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24b57e802aSBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25b57e802aSBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26b57e802aSBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
27b57e802aSBenno Rice  *
2819ca68d9SBenno Rice  * $NetBSD: spr.h,v 1.25 2002/08/14 15:38:40 matt Exp $
29b57e802aSBenno Rice  * $FreeBSD$
30b57e802aSBenno Rice  */
31b57e802aSBenno Rice #ifndef _POWERPC_SPR_H_
32b57e802aSBenno Rice #define	_POWERPC_SPR_H_
33b57e802aSBenno Rice 
34b57e802aSBenno Rice #ifndef _LOCORE
35b57e802aSBenno Rice #define	mtspr(reg, val)							\
36b57e802aSBenno Rice 	__asm __volatile("mtspr %0,%1" : : "K"(reg), "r"(val))
37b57e802aSBenno Rice #define	mfspr(reg)							\
3819ca68d9SBenno Rice 	( { register_t val;						\
39b57e802aSBenno Rice 	  __asm __volatile("mfspr %0,%1" : "=r"(val) : "K"(reg));	\
40b57e802aSBenno Rice 	  val; } )
411c96bdd1SNathan Whitehorn 
42c3e289e1SNathan Whitehorn 
43c3e289e1SNathan Whitehorn #ifndef __powerpc64__
44c3e289e1SNathan Whitehorn 
451c96bdd1SNathan Whitehorn /* The following routines allow manipulation of the full 64-bit width
461c96bdd1SNathan Whitehorn  * of SPRs on 64 bit CPUs in bridge mode */
471c96bdd1SNathan Whitehorn 
481c96bdd1SNathan Whitehorn #define mtspr64(reg,valhi,vallo,scratch)				\
491c96bdd1SNathan Whitehorn 	__asm __volatile("						\
501c96bdd1SNathan Whitehorn 		mfmsr %0; 						\
51999987e5SNathan Whitehorn 		insrdi %0,%5,1,0; 					\
521c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
531c96bdd1SNathan Whitehorn 		isync; 							\
541c96bdd1SNathan Whitehorn 									\
551c96bdd1SNathan Whitehorn 		sld %1,%1,%4;						\
561c96bdd1SNathan Whitehorn 		or %1,%1,%2;						\
571c96bdd1SNathan Whitehorn 		mtspr %3,%1;						\
581c96bdd1SNathan Whitehorn 		srd %1,%1,%4;						\
591c96bdd1SNathan Whitehorn 									\
601c96bdd1SNathan Whitehorn 		clrldi %0,%0,1; 					\
611c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
621c96bdd1SNathan Whitehorn 		isync;"							\
63999987e5SNathan Whitehorn 	: "=r"(scratch), "=r"(valhi) : "r"(vallo), "K"(reg), "r"(32), "r"(1))
641c96bdd1SNathan Whitehorn 
651c96bdd1SNathan Whitehorn #define mfspr64upper(reg,scratch)					\
661c96bdd1SNathan Whitehorn 	( { register_t val;						\
671c96bdd1SNathan Whitehorn 	    __asm __volatile("						\
681c96bdd1SNathan Whitehorn 		mfmsr %0; 						\
69999987e5SNathan Whitehorn 		insrdi %0,%4,1,0; 					\
701c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
711c96bdd1SNathan Whitehorn 		isync; 							\
721c96bdd1SNathan Whitehorn 									\
731c96bdd1SNathan Whitehorn 		mfspr %1,%2;						\
741c96bdd1SNathan Whitehorn 		srd %1,%1,%3;						\
751c96bdd1SNathan Whitehorn 									\
761c96bdd1SNathan Whitehorn 		clrldi %0,%0,1; 					\
771c96bdd1SNathan Whitehorn 		mtmsrd %0; 						\
781c96bdd1SNathan Whitehorn 		isync;" 						\
79999987e5SNathan Whitehorn 	    : "=r"(scratch), "=r"(val) : "K"(reg), "r"(32), "r"(1));	\
801c96bdd1SNathan Whitehorn 	    val; } )
811c96bdd1SNathan Whitehorn 
82c3e289e1SNathan Whitehorn #endif
83c3e289e1SNathan Whitehorn 
84b57e802aSBenno Rice #endif /* _LOCORE */
85b57e802aSBenno Rice 
86b57e802aSBenno Rice /*
87b57e802aSBenno Rice  * Special Purpose Register declarations.
88b57e802aSBenno Rice  *
89b57e802aSBenno Rice  * The first column in the comments indicates which PowerPC
90b57e802aSBenno Rice  * architectures the SPR is valid on - 4 for 4xx series,
91b57e802aSBenno Rice  * 6 for 6xx/7xx series and 8 for 8xx and 8xxx series.
92b57e802aSBenno Rice  */
93b57e802aSBenno Rice 
94b57e802aSBenno Rice #define	SPR_MQ			0x000	/* .6. 601 MQ register */
95b57e802aSBenno Rice #define	SPR_XER			0x001	/* 468 Fixed Point Exception Register */
968b7f0d83SJustin Hibbits #define	SPR_DSCR		0x003	/* .6. Data Stream Control Register (Unprivileged) */
97b57e802aSBenno Rice #define	SPR_RTCU_R		0x004	/* .6. 601 RTC Upper - Read */
98b57e802aSBenno Rice #define	SPR_RTCL_R		0x005	/* .6. 601 RTC Lower - Read */
99b57e802aSBenno Rice #define	SPR_LR			0x008	/* 468 Link Register */
100b57e802aSBenno Rice #define	SPR_CTR			0x009	/* 468 Count Register */
1018b7f0d83SJustin Hibbits #define	SPR_DSCRP		0x011   /* Data Stream Control Register (Privileged) */
102b57e802aSBenno Rice #define	SPR_DSISR		0x012	/* .68 DSI exception source */
103b57e802aSBenno Rice #define	  DSISR_DIRECT		  0x80000000 /* Direct-store error exception */
104b57e802aSBenno Rice #define	  DSISR_NOTFOUND	  0x40000000 /* Translation not found */
105b57e802aSBenno Rice #define	  DSISR_PROTECT		  0x08000000 /* Memory access not permitted */
106b57e802aSBenno Rice #define	  DSISR_INVRX		  0x04000000 /* Reserve-indexed insn direct-store access */
107b57e802aSBenno Rice #define	  DSISR_STORE		  0x02000000 /* Store operation */
108b57e802aSBenno Rice #define	  DSISR_DABR		  0x00400000 /* DABR match */
109b57e802aSBenno Rice #define	  DSISR_SEGMENT		  0x00200000 /* XXX; not in 6xx PEM */
110b57e802aSBenno Rice #define	  DSISR_EAR		  0x00100000 /* eciwx/ecowx && EAR[E] == 0 */
111b57e802aSBenno Rice #define	SPR_DAR			0x013	/* .68 Data Address Register */
112b57e802aSBenno Rice #define	SPR_RTCU_W		0x014	/* .6. 601 RTC Upper - Write */
113b57e802aSBenno Rice #define	SPR_RTCL_W		0x015	/* .6. 601 RTC Lower - Write */
114b57e802aSBenno Rice #define	SPR_DEC			0x016	/* .68 DECrementer register */
115b57e802aSBenno Rice #define	SPR_SDR1		0x019	/* .68 Page table base address register */
116b57e802aSBenno Rice #define	SPR_SRR0		0x01a	/* 468 Save/Restore Register 0 */
117b57e802aSBenno Rice #define	SPR_SRR1		0x01b	/* 468 Save/Restore Register 1 */
118ff30eecfSNathan Whitehorn #define	  SRR1_ISI_PFAULT	0x40000000 /* ISI page not found */
119ff30eecfSNathan Whitehorn #define	  SRR1_ISI_NOEXECUTE	0x10000000 /* Memory marked no-execute */
120ff30eecfSNathan Whitehorn #define	  SRR1_ISI_PP		0x08000000 /* PP bits forbid access */
121ffb56695SRafal Jaworowski #define	SPR_DECAR		0x036	/* ..8 Decrementer auto reload */
12219ca68d9SBenno Rice #define	SPR_EIE			0x050	/* ..8 Exception Interrupt ??? */
12319ca68d9SBenno Rice #define	SPR_EID			0x051	/* ..8 Exception Interrupt ??? */
12419ca68d9SBenno Rice #define	SPR_NRI			0x052	/* ..8 Exception Interrupt ??? */
125ac2605b1SJustin Hibbits #define	SPR_FSCR		0x099	/* Facility Status and Control Register */
126ac2605b1SJustin Hibbits #define	  FSCR_IC_MASK		  0xFF00000000000000ULL	/* FSCR[0:7] is Interrupt Cause */
127ac2605b1SJustin Hibbits #define	  FSCR_IC_FP		  0x0000000000000000ULL	/* FP unavailable */
128ac2605b1SJustin Hibbits #define	  FSCR_IC_VSX		  0x0100000000000000ULL	/* VSX unavailable */
129ac2605b1SJustin Hibbits #define	  FSCR_IC_DSCR		  0x0200000000000000ULL	/* Access to the DSCR at SPRs 3 or 17 */
130ac2605b1SJustin Hibbits #define	  FSCR_IC_PM		  0x0300000000000000ULL	/* Read or write access of a Performance Monitor SPR in group A */
131ac2605b1SJustin Hibbits #define	  FSCR_IC_BHRB		  0x0400000000000000ULL	/* Execution of a BHRB Instruction */
132ac2605b1SJustin Hibbits #define	  FSCR_IC_HTM		  0x0500000000000000ULL	/* Access to a Transactional Memory */
133b4b4b176SJustin Hibbits /* Reserved 0x0600000000000000ULL */
134ac2605b1SJustin Hibbits #define	  FSCR_IC_EBB		  0x0700000000000000ULL	/* Access to Event-Based Branch */
135ac2605b1SJustin Hibbits #define	  FSCR_IC_TAR		  0x0800000000000000ULL	/* Access to Target Address Register */
136ac2605b1SJustin Hibbits #define	  FSCR_IC_STOP		  0x0900000000000000ULL	/* Access to the 'stop' instruction in privileged non-hypervisor state */
137ac2605b1SJustin Hibbits #define	  FSCR_IC_MSG		  0x0A00000000000000ULL	/* Access to 'msgsndp' or 'msgclrp' instructions */
138*d1d73b0eSJustin Hibbits #define	  FSCR_IC_LM		  0x0A00000000000000ULL	/* Access to load monitored facility */
139ac2605b1SJustin Hibbits #define	  FSCR_IC_SCV		  0x0C00000000000000ULL	/* Execution of a 'scv' instruction */
140*d1d73b0eSJustin Hibbits #define	  FSCR_SCV		  0x0000000000001000 /* scv instruction available */
141*d1d73b0eSJustin Hibbits #define	  FSCR_LM		  0x0000000000000800 /* Load monitored facilities available */
142*d1d73b0eSJustin Hibbits #define	  FSCR_MSGP		  0x0000000000000400 /* msgsndp and SPRs available */
143*d1d73b0eSJustin Hibbits #define	  FSCR_TAR		  0x0000000000000100 /* TAR register available */
144*d1d73b0eSJustin Hibbits #define	  FSCR_EBB		  0x0000000000000080 /* Event-based branch available */
145*d1d73b0eSJustin Hibbits #define	  FSCR_DSCR		  0x0000000000000004 /* DSCR available in PR state */
1463eb5d5ddSJustin Hibbits #define	SPR_DPDES		0x0b0	/* .6. Directed Privileged Doorbell Exception State Register */
147b57e802aSBenno Rice #define	SPR_USPRG0		0x100	/* 4.. User SPR General 0 */
14819ca68d9SBenno Rice #define	SPR_VRSAVE		0x100	/* .6. AltiVec VRSAVE */
149b57e802aSBenno Rice #define	SPR_SPRG0		0x110	/* 468 SPR General 0 */
150b57e802aSBenno Rice #define	SPR_SPRG1		0x111	/* 468 SPR General 1 */
151b57e802aSBenno Rice #define	SPR_SPRG2		0x112	/* 468 SPR General 2 */
152b57e802aSBenno Rice #define	SPR_SPRG3		0x113	/* 468 SPR General 3 */
153b57e802aSBenno Rice #define	SPR_SPRG4		0x114	/* 4.. SPR General 4 */
154b57e802aSBenno Rice #define	SPR_SPRG5		0x115	/* 4.. SPR General 5 */
155b57e802aSBenno Rice #define	SPR_SPRG6		0x116	/* 4.. SPR General 6 */
156b57e802aSBenno Rice #define	SPR_SPRG7		0x117	/* 4.. SPR General 7 */
15730a2bd2fSNathan Whitehorn #define	SPR_SCOMC		0x114	/* ... SCOM Address Register (970) */
15830a2bd2fSNathan Whitehorn #define	SPR_SCOMD		0x115	/* ... SCOM Data Register (970) */
15919ca68d9SBenno Rice #define	SPR_ASR			0x118	/* ... Address Space Register (PPC64) */
160b57e802aSBenno Rice #define	SPR_EAR			0x11a	/* .68 External Access Register */
161b57e802aSBenno Rice #define	SPR_PVR			0x11f	/* 468 Processor Version Register */
16219ca68d9SBenno Rice #define	  MPC601		  0x0001
16319ca68d9SBenno Rice #define	  MPC603		  0x0003
16419ca68d9SBenno Rice #define	  MPC604		  0x0004
16519ca68d9SBenno Rice #define	  MPC602		  0x0005
16619ca68d9SBenno Rice #define	  MPC603e		  0x0006
16719ca68d9SBenno Rice #define	  MPC603ev		  0x0007
16819ca68d9SBenno Rice #define	  MPC750		  0x0008
1692467c62fSAdrian Chadd #define	  MPC750CL		  0x7000	/* Nintendo Wii's Broadway */
17019ca68d9SBenno Rice #define	  MPC604ev		  0x0009
17119ca68d9SBenno Rice #define	  MPC7400		  0x000c
17219ca68d9SBenno Rice #define	  MPC620		  0x0014
17319ca68d9SBenno Rice #define	  IBM403		  0x0020
17419ca68d9SBenno Rice #define	  IBM401A1		  0x0021
17519ca68d9SBenno Rice #define	  IBM401B2		  0x0022
17619ca68d9SBenno Rice #define	  IBM401C2		  0x0023
17719ca68d9SBenno Rice #define	  IBM401D2		  0x0024
17819ca68d9SBenno Rice #define	  IBM401E2		  0x0025
17919ca68d9SBenno Rice #define	  IBM401F2		  0x0026
18019ca68d9SBenno Rice #define	  IBM401G2		  0x0027
181c3e289e1SNathan Whitehorn #define	  IBMRS64II		  0x0033
182c3e289e1SNathan Whitehorn #define	  IBMRS64III		  0x0034
183c3e289e1SNathan Whitehorn #define	  IBMPOWER4		  0x0035
184c3e289e1SNathan Whitehorn #define	  IBMRS64III_2		  0x0036
185c3e289e1SNathan Whitehorn #define	  IBMRS64IV		  0x0037
186c3e289e1SNathan Whitehorn #define	  IBMPOWER4PLUS		  0x0038
1871c96bdd1SNathan Whitehorn #define	  IBM970		  0x0039
188c3e289e1SNathan Whitehorn #define	  IBMPOWER5		  0x003a
189c3e289e1SNathan Whitehorn #define	  IBMPOWER5PLUS		  0x003b
1901c96bdd1SNathan Whitehorn #define	  IBM970FX		  0x003c
191c3e289e1SNathan Whitehorn #define	  IBMPOWER6		  0x003e
192c3e289e1SNathan Whitehorn #define	  IBMPOWER7		  0x003f
193c3e289e1SNathan Whitehorn #define	  IBMPOWER3		  0x0040
194c3e289e1SNathan Whitehorn #define	  IBMPOWER3PLUS		  0x0041
1951c96bdd1SNathan Whitehorn #define	  IBM970MP		  0x0044
1961c96bdd1SNathan Whitehorn #define	  IBM970GX		  0x0045
197d9dbc210SNathan Whitehorn #define	  IBMPOWERPCA2		  0x0049
1985d548e66SNathan Whitehorn #define	  IBMPOWER7PLUS		  0x004a
199770047f5SNathan Whitehorn #define	  IBMPOWER8E		  0x004b
200f074eff1SJustin Hibbits #define	  IBMPOWER8NVL		  0x004c
201770047f5SNathan Whitehorn #define	  IBMPOWER8		  0x004d
202dc720811SJustin Hibbits #define	  IBMPOWER9		  0x004e
20319ca68d9SBenno Rice #define	  MPC860		  0x0050
204c3e289e1SNathan Whitehorn #define	  IBMCELLBE		  0x0070
20519ca68d9SBenno Rice #define	  MPC8240		  0x0081
206c3e289e1SNathan Whitehorn #define	  PA6T			  0x0090
20719ca68d9SBenno Rice #define	  IBM405GP		  0x4011
20819ca68d9SBenno Rice #define	  IBM405L		  0x4161
20919ca68d9SBenno Rice #define	  IBM750FX		  0x7000
2104e895c54SPeter Grehan #define	MPC745X_P(v)	((v & 0xFFF8) == 0x8000)
21119ca68d9SBenno Rice #define	  MPC7450		  0x8000
21219ca68d9SBenno Rice #define	  MPC7455		  0x8001
213e6d3e1c2SPeter Grehan #define	  MPC7457		  0x8002
2144e895c54SPeter Grehan #define	  MPC7447A		  0x8003
2154e895c54SPeter Grehan #define	  MPC7448		  0x8004
21619ca68d9SBenno Rice #define	  MPC7410		  0x800c
21719ca68d9SBenno Rice #define	  MPC8245		  0x8081
218cb9bdc64SRafal Jaworowski #define	  FSL_E500v1		  0x8020
219cb9bdc64SRafal Jaworowski #define	  FSL_E500v2		  0x8021
2204f0962fcSRafal Jaworowski #define	  FSL_E500mc		  0x8023
2214f0962fcSRafal Jaworowski #define	  FSL_E5500		  0x8024
222dbaeb061SJustin Hibbits #define	  FSL_E6500		  0x8040
223dc720811SJustin Hibbits #define	  FSL_E300C1		  0x8083
224dc720811SJustin Hibbits #define	  FSL_E300C2		  0x8084
225dc720811SJustin Hibbits #define	  FSL_E300C3		  0x8085
226dc720811SJustin Hibbits #define	  FSL_E300C4		  0x8086
22719ca68d9SBenno Rice 
2286d13fd63SWojciech Macek #define   LPCR_PECE_WAKESET     (LPCR_PECE_EXT | LPCR_PECE_DECR | LPCR_PECE_ME)
229c0248976SWojciech Macek 
230e683c328SJustin Hibbits #define	SPR_EPCR		0x133
231e683c328SJustin Hibbits #define	  EPCR_EXTGS		  0x80000000
232e683c328SJustin Hibbits #define	  EPCR_DTLBGS		  0x40000000
233e683c328SJustin Hibbits #define	  EPCR_ITLBGS		  0x20000000
234e683c328SJustin Hibbits #define	  EPCR_DSIGS		  0x10000000
235e683c328SJustin Hibbits #define	  EPCR_ISIGS		  0x08000000
236e683c328SJustin Hibbits #define	  EPCR_DUVGS		  0x04000000
237e683c328SJustin Hibbits #define	  EPCR_ICM		  0x02000000
238e683c328SJustin Hibbits #define	  EPCR_GICMGS		  0x01000000
239e683c328SJustin Hibbits #define	  EPCR_DGTMI		  0x00800000
240e683c328SJustin Hibbits #define	  EPCR_DMIUH		  0x00400000
241e683c328SJustin Hibbits #define	  EPCR_PMGS		  0x00200000
242d225a2a9SNathan Whitehorn 
2434a11ed71SJustin Hibbits #define	SPR_HSRR0		0x13a
2444a11ed71SJustin Hibbits #define	SPR_HSRR1		0x13b
245d225a2a9SNathan Whitehorn #define	SPR_LPCR		0x13e	/* Logical Partitioning Control */
246d225a2a9SNathan Whitehorn #define	  LPCR_LPES		  0x008	/* Bit 60 */
247ef6da5e5SJustin Hibbits #define	  LPCR_HVICE		  0x002	/* Hypervisor Virtualization Interrupt (Arch 3.0) */
248ef6da5e5SJustin Hibbits #define	  LPCR_PECE_DRBL          (1ULL << 16) /* Directed Privileged Doorbell */
249ef6da5e5SJustin Hibbits #define	  LPCR_PECE_HDRBL         (1ULL << 15) /* Directed Hypervisor Doorbell */
250ef6da5e5SJustin Hibbits #define	  LPCR_PECE_EXT           (1ULL << 14) /* External exceptions */
251ef6da5e5SJustin Hibbits #define	  LPCR_PECE_DECR          (1ULL << 13) /* Decrementer exceptions */
252ef6da5e5SJustin Hibbits #define	  LPCR_PECE_ME            (1ULL << 12) /* Machine Check and Hypervisor */
253ef6da5e5SJustin Hibbits                                                /* Maintenance exceptions */
254d225a2a9SNathan Whitehorn #define	SPR_LPID		0x13f	/* Logical Partitioning Control */
2558af4cc4dSJustin Hibbits #define	SPR_HMER		0x150	/* Hypervisor Maintenance Exception Register */
2568af4cc4dSJustin Hibbits #define	SPR_HMEER		0x151	/* Hypervisor Maintenance Exception Enable Register */
257d225a2a9SNathan Whitehorn 
2583eb5d5ddSJustin Hibbits #define	SPR_TIR			0x1be	/* .6. Thread Identification Register */
25910d0cdfcSJustin Hibbits #define	SPR_PTCR		0x1d0	/* Partition Table Control Register */
260b793c8abSJustin Hibbits #define	SPR_SPEFSCR		0x200	/* ..8 Signal Processing Engine FSCR. */
261289041e2SJustin Hibbits #define	  SPEFSCR_SOVH		  0x80000000
262289041e2SJustin Hibbits #define	  SPEFSCR_OVH		  0x40000000
263289041e2SJustin Hibbits #define	  SPEFSCR_FGH		  0x20000000
264289041e2SJustin Hibbits #define	  SPEFSCR_FXH		  0x10000000
265289041e2SJustin Hibbits #define	  SPEFSCR_FINVH		  0x08000000
266289041e2SJustin Hibbits #define	  SPEFSCR_FDBZH		  0x04000000
267289041e2SJustin Hibbits #define	  SPEFSCR_FUNFH		  0x02000000
268289041e2SJustin Hibbits #define	  SPEFSCR_FOVFH		  0x01000000
269289041e2SJustin Hibbits #define	  SPEFSCR_FINXS		  0x00200000
270289041e2SJustin Hibbits #define	  SPEFSCR_FINVS		  0x00100000
271289041e2SJustin Hibbits #define	  SPEFSCR_FDBZS		  0x00080000
272289041e2SJustin Hibbits #define	  SPEFSCR_FUNFS		  0x00040000
273289041e2SJustin Hibbits #define	  SPEFSCR_FOVFS		  0x00020000
274289041e2SJustin Hibbits #define	  SPEFSCR_SOV		  0x00008000
275289041e2SJustin Hibbits #define	  SPEFSCR_OV		  0x00004000
276289041e2SJustin Hibbits #define	  SPEFSCR_FG		  0x00002000
277289041e2SJustin Hibbits #define	  SPEFSCR_FX		  0x00001000
278289041e2SJustin Hibbits #define	  SPEFSCR_FINV		  0x00000800
279289041e2SJustin Hibbits #define	  SPEFSCR_FDBZ		  0x00000400
280289041e2SJustin Hibbits #define	  SPEFSCR_FUNF		  0x00000200
281289041e2SJustin Hibbits #define	  SPEFSCR_FOVF		  0x00000100
282289041e2SJustin Hibbits #define	  SPEFSCR_FINXE		  0x00000040
283289041e2SJustin Hibbits #define	  SPEFSCR_FINVE		  0x00000020
284289041e2SJustin Hibbits #define	  SPEFSCR_FDBZE		  0x00000010
285289041e2SJustin Hibbits #define	  SPEFSCR_FUNFE		  0x00000008
286289041e2SJustin Hibbits #define	  SPEFSCR_FOVFE		  0x00000004
287289041e2SJustin Hibbits #define	  SPEFSCR_FRMC_M	  0x00000003
28819ca68d9SBenno Rice #define	SPR_IBAT0U		0x210	/* .6. Instruction BAT Reg 0 Upper */
28919ca68d9SBenno Rice #define	SPR_IBAT0L		0x211	/* .6. Instruction BAT Reg 0 Lower */
29019ca68d9SBenno Rice #define	SPR_IBAT1U		0x212	/* .6. Instruction BAT Reg 1 Upper */
29119ca68d9SBenno Rice #define	SPR_IBAT1L		0x213	/* .6. Instruction BAT Reg 1 Lower */
29219ca68d9SBenno Rice #define	SPR_IBAT2U		0x214	/* .6. Instruction BAT Reg 2 Upper */
29319ca68d9SBenno Rice #define	SPR_IBAT2L		0x215	/* .6. Instruction BAT Reg 2 Lower */
29419ca68d9SBenno Rice #define	SPR_IBAT3U		0x216	/* .6. Instruction BAT Reg 3 Upper */
29519ca68d9SBenno Rice #define	SPR_IBAT3L		0x217	/* .6. Instruction BAT Reg 3 Lower */
29619ca68d9SBenno Rice #define	SPR_DBAT0U		0x218	/* .6. Data BAT Reg 0 Upper */
29719ca68d9SBenno Rice #define	SPR_DBAT0L		0x219	/* .6. Data BAT Reg 0 Lower */
29819ca68d9SBenno Rice #define	SPR_DBAT1U		0x21a	/* .6. Data BAT Reg 1 Upper */
29919ca68d9SBenno Rice #define	SPR_DBAT1L		0x21b	/* .6. Data BAT Reg 1 Lower */
30019ca68d9SBenno Rice #define	SPR_DBAT2U		0x21c	/* .6. Data BAT Reg 2 Upper */
30119ca68d9SBenno Rice #define	SPR_DBAT2L		0x21d	/* .6. Data BAT Reg 2 Lower */
30219ca68d9SBenno Rice #define	SPR_DBAT3U		0x21e	/* .6. Data BAT Reg 3 Upper */
30319ca68d9SBenno Rice #define	SPR_DBAT3L		0x21f	/* .6. Data BAT Reg 3 Lower */
30419ca68d9SBenno Rice #define	SPR_IC_CST		0x230	/* ..8 Instruction Cache CSR */
30519ca68d9SBenno Rice #define	  IC_CST_IEN		0x80000000 /* I cache is ENabled   (RO) */
30619ca68d9SBenno Rice #define	  IC_CST_CMD_INVALL	0x0c000000 /* I cache invalidate all */
30719ca68d9SBenno Rice #define	  IC_CST_CMD_UNLOCKALL	0x0a000000 /* I cache unlock all */
30819ca68d9SBenno Rice #define	  IC_CST_CMD_UNLOCK	0x08000000 /* I cache unlock block */
30919ca68d9SBenno Rice #define	  IC_CST_CMD_LOADLOCK	0x06000000 /* I cache load & lock block */
31019ca68d9SBenno Rice #define	  IC_CST_CMD_DISABLE	0x04000000 /* I cache disable */
31119ca68d9SBenno Rice #define	  IC_CST_CMD_ENABLE	0x02000000 /* I cache enable */
31219ca68d9SBenno Rice #define	  IC_CST_CCER1		0x00200000 /* I cache error type 1 (RO) */
31319ca68d9SBenno Rice #define	  IC_CST_CCER2		0x00100000 /* I cache error type 2 (RO) */
31419ca68d9SBenno Rice #define	  IC_CST_CCER3		0x00080000 /* I cache error type 3 (RO) */
31519ca68d9SBenno Rice #define	SPR_IBAT4U		0x230	/* .6. Instruction BAT Reg 4 Upper */
31619ca68d9SBenno Rice #define	SPR_IC_ADR		0x231	/* ..8 Instruction Cache Address */
31719ca68d9SBenno Rice #define	SPR_IBAT4L		0x231	/* .6. Instruction BAT Reg 4 Lower */
31819ca68d9SBenno Rice #define	SPR_IC_DAT		0x232	/* ..8 Instruction Cache Data */
31919ca68d9SBenno Rice #define	SPR_IBAT5U		0x232	/* .6. Instruction BAT Reg 5 Upper */
32019ca68d9SBenno Rice #define	SPR_IBAT5L		0x233	/* .6. Instruction BAT Reg 5 Lower */
32119ca68d9SBenno Rice #define	SPR_IBAT6U		0x234	/* .6. Instruction BAT Reg 6 Upper */
32219ca68d9SBenno Rice #define	SPR_IBAT6L		0x235	/* .6. Instruction BAT Reg 6 Lower */
32319ca68d9SBenno Rice #define	SPR_IBAT7U		0x236	/* .6. Instruction BAT Reg 7 Upper */
32419ca68d9SBenno Rice #define	SPR_IBAT7L		0x237	/* .6. Instruction BAT Reg 7 Lower */
32519ca68d9SBenno Rice #define	SPR_DC_CST		0x230	/* ..8 Data Cache CSR */
32619ca68d9SBenno Rice #define	  DC_CST_DEN		0x80000000 /* D cache ENabled (RO) */
32719ca68d9SBenno Rice #define	  DC_CST_DFWT		0x40000000 /* D cache Force Write-Thru (RO) */
32819ca68d9SBenno Rice #define	  DC_CST_LES		0x20000000 /* D cache Little Endian Swap (RO) */
32919ca68d9SBenno Rice #define	  DC_CST_CMD_FLUSH	0x0e000000 /* D cache invalidate all */
33019ca68d9SBenno Rice #define	  DC_CST_CMD_INVALL	0x0c000000 /* D cache invalidate all */
33119ca68d9SBenno Rice #define	  DC_CST_CMD_UNLOCKALL	0x0a000000 /* D cache unlock all */
33219ca68d9SBenno Rice #define	  DC_CST_CMD_UNLOCK	0x08000000 /* D cache unlock block */
33319ca68d9SBenno Rice #define	  DC_CST_CMD_CLRLESWAP	0x07000000 /* D cache clr little-endian swap */
33419ca68d9SBenno Rice #define	  DC_CST_CMD_LOADLOCK	0x06000000 /* D cache load & lock block */
33519ca68d9SBenno Rice #define	  DC_CST_CMD_SETLESWAP	0x05000000 /* D cache set little-endian swap */
33619ca68d9SBenno Rice #define	  DC_CST_CMD_DISABLE	0x04000000 /* D cache disable */
33719ca68d9SBenno Rice #define	  DC_CST_CMD_CLRFWT	0x03000000 /* D cache clear forced write-thru */
33819ca68d9SBenno Rice #define	  DC_CST_CMD_ENABLE	0x02000000 /* D cache enable */
33919ca68d9SBenno Rice #define	  DC_CST_CMD_SETFWT	0x01000000 /* D cache set forced write-thru */
34019ca68d9SBenno Rice #define	  DC_CST_CCER1		0x00200000 /* D cache error type 1 (RO) */
34119ca68d9SBenno Rice #define	  DC_CST_CCER2		0x00100000 /* D cache error type 2 (RO) */
34219ca68d9SBenno Rice #define	  DC_CST_CCER3		0x00080000 /* D cache error type 3 (RO) */
34319ca68d9SBenno Rice #define	SPR_DBAT4U		0x238	/* .6. Data BAT Reg 4 Upper */
34419ca68d9SBenno Rice #define	SPR_DC_ADR		0x231	/* ..8 Data Cache Address */
34519ca68d9SBenno Rice #define	SPR_DBAT4L		0x239	/* .6. Data BAT Reg 4 Lower */
34619ca68d9SBenno Rice #define	SPR_DC_DAT		0x232	/* ..8 Data Cache Data */
34719ca68d9SBenno Rice #define	SPR_DBAT5U		0x23a	/* .6. Data BAT Reg 5 Upper */
34819ca68d9SBenno Rice #define	SPR_DBAT5L		0x23b	/* .6. Data BAT Reg 5 Lower */
34919ca68d9SBenno Rice #define	SPR_DBAT6U		0x23c	/* .6. Data BAT Reg 6 Upper */
35019ca68d9SBenno Rice #define	SPR_DBAT6L		0x23d	/* .6. Data BAT Reg 6 Lower */
35119ca68d9SBenno Rice #define	SPR_DBAT7U		0x23e	/* .6. Data BAT Reg 7 Upper */
35219ca68d9SBenno Rice #define	SPR_DBAT7L		0x23f	/* .6. Data BAT Reg 7 Lower */
353e683c328SJustin Hibbits #define	SPR_SPRG8		0x25c	/* ..8 SPR General 8 */
35419ca68d9SBenno Rice #define	SPR_MI_CTR		0x310	/* ..8 IMMU control */
35519ca68d9SBenno Rice #define	  Mx_CTR_GPM		0x80000000 /* Group Protection Mode */
35619ca68d9SBenno Rice #define	  Mx_CTR_PPM		0x40000000 /* Page Protection Mode */
35719ca68d9SBenno Rice #define	  Mx_CTR_CIDEF		0x20000000 /* Cache-Inhibit DEFault */
35819ca68d9SBenno Rice #define	  MD_CTR_WTDEF		0x20000000 /* Write-Through DEFault */
35919ca68d9SBenno Rice #define	  Mx_CTR_RSV4		0x08000000 /* Reserve 4 TLB entries */
36019ca68d9SBenno Rice #define	  MD_CTR_TWAM		0x04000000 /* TableWalk Assist Mode */
36119ca68d9SBenno Rice #define	  Mx_CTR_PPCS		0x02000000 /* Priv/user state compare mode */
36219ca68d9SBenno Rice #define	  Mx_CTR_TLB_INDX	0x000001f0 /* TLB index mask */
36319ca68d9SBenno Rice #define	  Mx_CTR_TLB_INDX_BITPOS	8	  /* TLB index shift */
36419ca68d9SBenno Rice #define	SPR_MI_AP		0x312	/* ..8 IMMU access protection */
36519ca68d9SBenno Rice #define	  Mx_GP_SUPER(n)	(0 << (2*(15-(n)))) /* access is supervisor */
36619ca68d9SBenno Rice #define	  Mx_GP_PAGE		(1 << (2*(15-(n)))) /* access is page protect */
36719ca68d9SBenno Rice #define	  Mx_GP_SWAPPED		(2 << (2*(15-(n)))) /* access is swapped */
36819ca68d9SBenno Rice #define	  Mx_GP_USER		(3 << (2*(15-(n)))) /* access is user */
36919ca68d9SBenno Rice #define	SPR_MI_EPN		0x313	/* ..8 IMMU effective number */
37019ca68d9SBenno Rice #define	  Mx_EPN_EPN		0xfffff000 /* Effective Page Number mask */
37119ca68d9SBenno Rice #define	  Mx_EPN_EV		0x00000020 /* Entry Valid */
37219ca68d9SBenno Rice #define	  Mx_EPN_ASID		0x0000000f /* Address Space ID */
37319ca68d9SBenno Rice #define	SPR_MI_TWC		0x315	/* ..8 IMMU tablewalk control */
37419ca68d9SBenno Rice #define	  MD_TWC_L2TB		0xfffff000 /* Level-2 Tablewalk Base */
37519ca68d9SBenno Rice #define	  Mx_TWC_APG		0x000001e0 /* Access Protection Group */
37619ca68d9SBenno Rice #define	  Mx_TWC_G		0x00000010 /* Guarded memory */
37719ca68d9SBenno Rice #define	  Mx_TWC_PS		0x0000000c /* Page Size (L1) */
37819ca68d9SBenno Rice #define	  MD_TWC_WT		0x00000002 /* Write-Through */
37919ca68d9SBenno Rice #define	  Mx_TWC_V		0x00000001 /* Entry Valid */
38019ca68d9SBenno Rice #define	SPR_MI_RPN		0x316	/* ..8 IMMU real (phys) page number */
38119ca68d9SBenno Rice #define	  Mx_RPN_RPN		0xfffff000 /* Real Page Number */
38219ca68d9SBenno Rice #define	  Mx_RPN_PP		0x00000ff0 /* Page Protection */
38319ca68d9SBenno Rice #define	  Mx_RPN_SPS		0x00000008 /* Small Page Size */
38419ca68d9SBenno Rice #define	  Mx_RPN_SH		0x00000004 /* SHared page */
38519ca68d9SBenno Rice #define	  Mx_RPN_CI		0x00000002 /* Cache Inhibit */
38619ca68d9SBenno Rice #define	  Mx_RPN_V		0x00000001 /* Valid */
38719ca68d9SBenno Rice #define	SPR_MD_CTR		0x318	/* ..8 DMMU control */
38819ca68d9SBenno Rice #define	SPR_M_CASID		0x319	/* ..8 CASID */
38919ca68d9SBenno Rice #define	  M_CASID		0x0000000f /* Current AS Id */
39019ca68d9SBenno Rice #define	SPR_MD_AP		0x31a	/* ..8 DMMU access protection */
39119ca68d9SBenno Rice #define	SPR_MD_EPN		0x31b	/* ..8 DMMU effective number */
392169dd953SJustin Hibbits 
393169dd953SJustin Hibbits #define	SPR_970MMCR0		0x31b	/* ... Monitor Mode Control Register 0 (PPC 970) */
394169dd953SJustin Hibbits #define	  SPR_970MMCR0_PMC1SEL(x) ((x) << 8) /* PMC1 selector (970) */
395169dd953SJustin Hibbits #define	  SPR_970MMCR0_PMC2SEL(x) ((x) << 1) /* PMC2 selector (970) */
396169dd953SJustin Hibbits #define	SPR_970MMCR1		0x31e	/* ... Monitor Mode Control Register 1 (PPC 970) */
397169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC3SEL(x)	  (((x) & 0x1f) << 27) /* PMC 3 selector */
398169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC4SEL(x)	  (((x) & 0x1f) << 22) /* PMC 4 selector */
399169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC5SEL(x)	  (((x) & 0x1f) << 17) /* PMC 5 selector */
400169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC6SEL(x)	  (((x) & 0x1f) << 12) /* PMC 6 selector */
401169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC7SEL(x)	  (((x) & 0x1f) << 7) /* PMC 7 selector */
402169dd953SJustin Hibbits #define	  SPR_970MMCR1_PMC8SEL(x)	  (((x) & 0x1f) << 2) /* PMC 8 selector */
403169dd953SJustin Hibbits #define	SPR_970MMCRA		0x312	/* ... Monitor Mode Control Register 2 (PPC 970) */
404169dd953SJustin Hibbits #define	SPR_970PMC1		0x313	/* ... PMC 1 */
405169dd953SJustin Hibbits #define	SPR_970PMC2		0x314	/* ... PMC 2 */
406169dd953SJustin Hibbits #define	SPR_970PMC3		0x315	/* ... PMC 3 */
407169dd953SJustin Hibbits #define	SPR_970PMC4		0x316	/* ... PMC 4 */
408169dd953SJustin Hibbits #define	SPR_970PMC5		0x317	/* ... PMC 5 */
409169dd953SJustin Hibbits #define	SPR_970PMC6		0x318	/* ... PMC 6 */
410169dd953SJustin Hibbits #define	SPR_970PMC7		0x319	/* ... PMC 7 */
411169dd953SJustin Hibbits #define	SPR_970PMC8		0x31a	/* ... PMC 8 */
412169dd953SJustin Hibbits 
41319ca68d9SBenno Rice #define	SPR_M_TWB		0x31c	/* ..8 MMU tablewalk base */
41419ca68d9SBenno Rice #define	  M_TWB_L1TB		0xfffff000 /* level-1 translation base */
41519ca68d9SBenno Rice #define	  M_TWB_L1INDX		0x00000ffc /* level-1 index */
41619ca68d9SBenno Rice #define	SPR_MD_TWC		0x31d	/* ..8 DMMU tablewalk control */
41719ca68d9SBenno Rice #define	SPR_MD_RPN		0x31e	/* ..8 DMMU real (phys) page number */
41819ca68d9SBenno Rice #define	SPR_MD_TW		0x31f	/* ..8 MMU tablewalk scratch */
4193eb5d5ddSJustin Hibbits #define	SPR_BESCRS		0x320	/* .6. Branch Event Status and Control Set Register */
4203eb5d5ddSJustin Hibbits #define	SPR_BESCRSU		0x321	/* .6. Branch Event Status and Control Set Register (upper 32-bit) */
4213eb5d5ddSJustin Hibbits #define	SPR_BESCRR		0x322	/* .6. Branch Event Status and Control Reset Register */
4223eb5d5ddSJustin Hibbits #define	SPR_BESCRRU		0x323	/* .6. Branch Event Status and Control Register (upper 32-bit) */
4233eb5d5ddSJustin Hibbits #define	SPR_EBBHR		0x324	/* .6. Event-based Branch Handler Register */
4243eb5d5ddSJustin Hibbits #define	SPR_EBBRR		0x325	/* .6. Event-based Branch Return Register */
4253eb5d5ddSJustin Hibbits #define	SPR_BESCR		0x326	/* .6. Branch Event Status and Control Register */
4263eb5d5ddSJustin Hibbits #define	SPR_LMRR		0x32d	/* .6. Load Monitored Region Register */
4273eb5d5ddSJustin Hibbits #define	SPR_LMSER		0x32e	/* .6. Load Monitored Section Enable Register */
4283eb5d5ddSJustin Hibbits #define	SPR_TAR			0x32f	/* .6. Branch Target Address Register */
42919ca68d9SBenno Rice #define	SPR_MI_CAM		0x330	/* ..8 IMMU CAM entry read */
43019ca68d9SBenno Rice #define	SPR_MI_RAM0		0x331	/* ..8 IMMU RAM entry read reg 0 */
43119ca68d9SBenno Rice #define	SPR_MI_RAM1		0x332	/* ..8 IMMU RAM entry read reg 1 */
43219ca68d9SBenno Rice #define	SPR_MD_CAM		0x338	/* ..8 IMMU CAM entry read */
43319ca68d9SBenno Rice #define	SPR_MD_RAM0		0x339	/* ..8 IMMU RAM entry read reg 0 */
43419ca68d9SBenno Rice #define	SPR_MD_RAM1		0x33a	/* ..8 IMMU RAM entry read reg 1 */
435ce7b8e55SJustin Hibbits #define	SPR_PSSCR		0x357	/* Processor Stop Status and Control Register (ISA 3.0) */
4366b74fa3fSJustin Hibbits #define	  PSSCR_PLS_S		  60
4376b74fa3fSJustin Hibbits #define	  PSSCR_PLS_M		  (0xf << PSSCR_PLS_S)
4386b74fa3fSJustin Hibbits #define	  PSSCR_SD		  (1 << 22)
4396b74fa3fSJustin Hibbits #define	  PSSCR_ESL		  (1 << 21)
4406b74fa3fSJustin Hibbits #define	  PSSCR_EC		  (1 << 20)
4416b74fa3fSJustin Hibbits #define	  PSSCR_PSLL_S		  16
4426b74fa3fSJustin Hibbits #define	  PSSCR_PSLL_M		  (0xf << PSSCR_PSLL_S)
4436b74fa3fSJustin Hibbits #define	  PSSCR_TR_S		  8
4446b74fa3fSJustin Hibbits #define	  PSSCR_TR_M		  (0x3 << PSSCR_TR_S)
4456b74fa3fSJustin Hibbits #define	  PSSCR_MTL_S		  4
4466b74fa3fSJustin Hibbits #define	  PSSCR_MTL_M		  (0xf << PSSCR_MTL_S)
4476b74fa3fSJustin Hibbits #define	  PSSCR_RL_S		  0
4486b74fa3fSJustin Hibbits #define	  PSSCR_RL_M		  (0xf << PSSCR_RL_S)
449b99540b6SJustin Hibbits #define	SPR_PMCR                0x374   /* Processor Management Control Register */
450b57e802aSBenno Rice #define	SPR_UMMCR2		0x3a0	/* .6. User Monitor Mode Control Register 2 */
451b57e802aSBenno Rice #define	SPR_UMMCR0		0x3a8	/* .6. User Monitor Mode Control Register 0 */
452b57e802aSBenno Rice #define	SPR_USIA		0x3ab	/* .6. User Sampled Instruction Address */
453b57e802aSBenno Rice #define	SPR_UMMCR1		0x3ac	/* .6. User Monitor Mode Control Register 1 */
454b57e802aSBenno Rice #define	SPR_ZPR			0x3b0	/* 4.. Zone Protection Register */
455b57e802aSBenno Rice #define	SPR_MMCR2		0x3b0	/* .6. Monitor Mode Control Register 2 */
456b57e802aSBenno Rice #define	  SPR_MMCR2_THRESHMULT_32	  0x80000000 /* Multiply MMCR0 threshold by 32 */
457b57e802aSBenno Rice #define	  SPR_MMCR2_THRESHMULT_2	  0x00000000 /* Multiply MMCR0 threshold by 2 */
458b57e802aSBenno Rice #define	SPR_PID			0x3b1	/* 4.. Process ID */
459b57e802aSBenno Rice #define	SPR_PMC5		0x3b1	/* .6. Performance Counter Register 5 */
460b57e802aSBenno Rice #define	SPR_PMC6		0x3b2	/* .6. Performance Counter Register 6 */
461b57e802aSBenno Rice #define	SPR_CCR0		0x3b3	/* 4.. Core Configuration Register 0 */
462b57e802aSBenno Rice #define	SPR_IAC3		0x3b4	/* 4.. Instruction Address Compare 3 */
463b57e802aSBenno Rice #define	SPR_IAC4		0x3b5	/* 4.. Instruction Address Compare 4 */
464b57e802aSBenno Rice #define	SPR_DVC1		0x3b6	/* 4.. Data Value Compare 1 */
465b57e802aSBenno Rice #define	SPR_DVC2		0x3b7	/* 4.. Data Value Compare 2 */
466b57e802aSBenno Rice #define	SPR_MMCR0		0x3b8	/* .6. Monitor Mode Control Register 0 */
467b57e802aSBenno Rice #define	  SPR_MMCR0_FC		  0x80000000 /* Freeze counters */
468b57e802aSBenno Rice #define	  SPR_MMCR0_FCS		  0x40000000 /* Freeze counters in supervisor mode */
469b57e802aSBenno Rice #define	  SPR_MMCR0_FCP		  0x20000000 /* Freeze counters in user mode */
470b57e802aSBenno Rice #define	  SPR_MMCR0_FCM1	  0x10000000 /* Freeze counters when mark=1 */
471b57e802aSBenno Rice #define	  SPR_MMCR0_FCM0	  0x08000000 /* Freeze counters when mark=0 */
472b57e802aSBenno Rice #define	  SPR_MMCR0_PMXE	  0x04000000 /* Enable PM interrupt */
473b57e802aSBenno Rice #define	  SPR_MMCR0_FCECE	  0x02000000 /* Freeze counters after event */
474b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_15	  0x01800000 /* Count bit 15 of TBL */
475b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_19	  0x01000000 /* Count bit 19 of TBL */
476b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_23	  0x00800000 /* Count bit 23 of TBL */
477b57e802aSBenno Rice #define	  SPR_MMCR0_TBSEL_31	  0x00000000 /* Count bit 31 of TBL */
478b57e802aSBenno Rice #define	  SPR_MMCR0_TBEE	  0x00400000 /* Time-base event enable */
479b57e802aSBenno Rice #define	  SPR_MMCRO_THRESHOLD(x)  ((x) << 16) /* Threshold value */
480b57e802aSBenno Rice #define	  SPR_MMCR0_PMC1CE	  0x00008000 /* PMC1 condition enable */
481b57e802aSBenno Rice #define	  SPR_MMCR0_PMCNCE	  0x00004000 /* PMCn condition enable */
482b57e802aSBenno Rice #define	  SPR_MMCR0_TRIGGER	  0x00002000 /* Trigger */
4837b25dccaSJustin Hibbits #define	  SPR_MMCR0_PMC1SEL(x)	  (((x) & 0x3f) << 6) /* PMC1 selector */
4847b25dccaSJustin Hibbits #define	  SPR_MMCR0_PMC2SEL(x)	  (((x) & 0x3f) << 0) /* PMC2 selector */
485b57e802aSBenno Rice #define	SPR_SGR			0x3b9	/* 4.. Storage Guarded Register */
486b57e802aSBenno Rice #define	SPR_PMC1		0x3b9	/* .6. Performance Counter Register 1 */
487b57e802aSBenno Rice #define	SPR_DCWR		0x3ba	/* 4.. Data Cache Write-through Register */
488b57e802aSBenno Rice #define	SPR_PMC2		0x3ba	/* .6. Performance Counter Register 2 */
489b57e802aSBenno Rice #define	SPR_SLER		0x3bb	/* 4.. Storage Little Endian Register */
490b57e802aSBenno Rice #define	SPR_SIA			0x3bb	/* .6. Sampled Instruction Address */
491b57e802aSBenno Rice #define	SPR_MMCR1		0x3bc	/* .6. Monitor Mode Control Register 2 */
4927b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC3SEL(x)	  (((x) & 0x1f) << 27) /* PMC 3 selector */
4937b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC4SEL(x)	  (((x) & 0x1f) << 22) /* PMC 4 selector */
4947b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC5SEL(x)	  (((x) & 0x1f) << 17) /* PMC 5 selector */
4957b25dccaSJustin Hibbits #define	  SPR_MMCR1_PMC6SEL(x)	  (((x) & 0x3f) << 11) /* PMC 6 selector */
496b57e802aSBenno Rice 
497b57e802aSBenno Rice #define	SPR_SU0R		0x3bc	/* 4.. Storage User-defined 0 Register */
498b57e802aSBenno Rice #define	SPR_PMC3		0x3bd	/* .6. Performance Counter Register 3 */
499b57e802aSBenno Rice #define	SPR_PMC4		0x3be	/* .6. Performance Counter Register 4 */
500b57e802aSBenno Rice #define	SPR_DMISS		0x3d0	/* .68 Data TLB Miss Address Register */
501b57e802aSBenno Rice #define	SPR_DCMP		0x3d1	/* .68 Data TLB Compare Register */
502b57e802aSBenno Rice #define	SPR_HASH1		0x3d2	/* .68 Primary Hash Address Register */
503b57e802aSBenno Rice #define	SPR_ICDBDR		0x3d3	/* 4.. Instruction Cache Debug Data Register */
504b57e802aSBenno Rice #define	SPR_HASH2		0x3d3	/* .68 Secondary Hash Address Register */
505b57e802aSBenno Rice #define	SPR_IMISS		0x3d4	/* .68 Instruction TLB Miss Address Register */
506b57e802aSBenno Rice #define	SPR_TLBMISS		0x3d4	/* .6. TLB Miss Address Register */
507b57e802aSBenno Rice #define	SPR_DEAR		0x3d5	/* 4.. Data Error Address Register */
508b57e802aSBenno Rice #define	SPR_ICMP		0x3d5	/* .68 Instruction TLB Compare Register */
509b57e802aSBenno Rice #define	SPR_PTEHI		0x3d5	/* .6. Instruction TLB Compare Register */
510b57e802aSBenno Rice #define	SPR_EVPR		0x3d6	/* 4.. Exception Vector Prefix Register */
511b57e802aSBenno Rice #define	SPR_RPA			0x3d6	/* .68 Required Physical Address Register */
512b57e802aSBenno Rice #define	SPR_PTELO		0x3d6	/* .6. Required Physical Address Register */
513ffb56695SRafal Jaworowski 
514ffb56695SRafal Jaworowski #define	SPR_TSR			0x150	/* ..8 Timer Status Register */
515ffb56695SRafal Jaworowski #define	SPR_TCR			0x154	/* ..8 Timer Control Register */
516ffb56695SRafal Jaworowski 
517b57e802aSBenno Rice #define	  TSR_ENW		  0x80000000 /* Enable Next Watchdog */
518b57e802aSBenno Rice #define	  TSR_WIS		  0x40000000 /* Watchdog Interrupt Status */
519b57e802aSBenno Rice #define	  TSR_WRS_MASK		  0x30000000 /* Watchdog Reset Status */
520b57e802aSBenno Rice #define	  TSR_WRS_NONE		  0x00000000 /* No watchdog reset has occurred */
521b57e802aSBenno Rice #define	  TSR_WRS_CORE		  0x10000000 /* Core reset was forced by the watchdog */
522b57e802aSBenno Rice #define	  TSR_WRS_CHIP		  0x20000000 /* Chip reset was forced by the watchdog */
523b57e802aSBenno Rice #define	  TSR_WRS_SYSTEM	  0x30000000 /* System reset was forced by the watchdog */
524b57e802aSBenno Rice #define	  TSR_PIS		  0x08000000 /* PIT Interrupt Status */
525ffb56695SRafal Jaworowski #define	  TSR_DIS		  0x08000000 /* Decrementer Interrupt Status */
526b57e802aSBenno Rice #define	  TSR_FIS		  0x04000000 /* FIT Interrupt Status */
527ffb56695SRafal Jaworowski 
528b57e802aSBenno Rice #define	  TCR_WP_MASK		  0xc0000000 /* Watchdog Period mask */
529b57e802aSBenno Rice #define	  TCR_WP_2_17		  0x00000000 /* 2**17 clocks */
530b57e802aSBenno Rice #define	  TCR_WP_2_21		  0x40000000 /* 2**21 clocks */
531b57e802aSBenno Rice #define	  TCR_WP_2_25		  0x80000000 /* 2**25 clocks */
532b57e802aSBenno Rice #define	  TCR_WP_2_29		  0xc0000000 /* 2**29 clocks */
533b57e802aSBenno Rice #define	  TCR_WRC_MASK		  0x30000000 /* Watchdog Reset Control mask */
534b57e802aSBenno Rice #define	  TCR_WRC_NONE		  0x00000000 /* No watchdog reset */
535b57e802aSBenno Rice #define	  TCR_WRC_CORE		  0x10000000 /* Core reset */
536b57e802aSBenno Rice #define	  TCR_WRC_CHIP		  0x20000000 /* Chip reset */
537b57e802aSBenno Rice #define	  TCR_WRC_SYSTEM	  0x30000000 /* System reset */
538b57e802aSBenno Rice #define	  TCR_WIE		  0x08000000 /* Watchdog Interrupt Enable */
539b57e802aSBenno Rice #define	  TCR_PIE		  0x04000000 /* PIT Interrupt Enable */
540ffb56695SRafal Jaworowski #define	  TCR_DIE		  0x04000000 /* Pecrementer Interrupt Enable */
541b57e802aSBenno Rice #define	  TCR_FP_MASK		  0x03000000 /* FIT Period */
542b57e802aSBenno Rice #define	  TCR_FP_2_9		  0x00000000 /* 2**9 clocks */
543b57e802aSBenno Rice #define	  TCR_FP_2_13		  0x01000000 /* 2**13 clocks */
544b57e802aSBenno Rice #define	  TCR_FP_2_17		  0x02000000 /* 2**17 clocks */
545b57e802aSBenno Rice #define	  TCR_FP_2_21		  0x03000000 /* 2**21 clocks */
546b57e802aSBenno Rice #define	  TCR_FIE		  0x00800000 /* FIT Interrupt Enable */
547b57e802aSBenno Rice #define	  TCR_ARE		  0x00400000 /* Auto Reload Enable */
548ffb56695SRafal Jaworowski 
549b57e802aSBenno Rice #define	SPR_PIT			0x3db	/* 4.. Programmable Interval Timer */
550b57e802aSBenno Rice #define	SPR_SRR2		0x3de	/* 4.. Save/Restore Register 2 */
551b57e802aSBenno Rice #define	SPR_SRR3		0x3df	/* 4.. Save/Restore Register 3 */
552ffb56695SRafal Jaworowski #define	SPR_HID0		0x3f0	/* ..8 Hardware Implementation Register 0 */
553ffb56695SRafal Jaworowski #define	SPR_HID1		0x3f1	/* ..8 Hardware Implementation Register 1 */
5544f0962fcSRafal Jaworowski #define	SPR_HID2		0x3f3	/* ..8 Hardware Implementation Register 2 */
5558cf9d6cdSNathan Whitehorn #define	SPR_HID4		0x3f4	/* ..8 Hardware Implementation Register 4 */
5568cf9d6cdSNathan Whitehorn #define	SPR_HID5		0x3f6	/* ..8 Hardware Implementation Register 5 */
5572971d3bbSNathan Whitehorn #define	SPR_HID6		0x3f9	/* ..8 Hardware Implementation Register 6 */
5582971d3bbSNathan Whitehorn 
5592971d3bbSNathan Whitehorn #define	SPR_CELL_TSRL		0x380	/* ... Cell BE Thread Status Register */
5602971d3bbSNathan Whitehorn #define	SPR_CELL_TSCR		0x399	/* ... Cell BE Thread Switch Register */
561ffb56695SRafal Jaworowski 
562ffb56695SRafal Jaworowski #if defined(AIM)
563b57e802aSBenno Rice #define	SPR_DBSR		0x3f0	/* 4.. Debug Status Register */
564b57e802aSBenno Rice #define	  DBSR_IC		  0x80000000 /* Instruction completion debug event */
565b57e802aSBenno Rice #define	  DBSR_BT		  0x40000000 /* Branch Taken debug event */
566b57e802aSBenno Rice #define	  DBSR_EDE		  0x20000000 /* Exception debug event */
567b57e802aSBenno Rice #define	  DBSR_TIE		  0x10000000 /* Trap Instruction debug event */
568b57e802aSBenno Rice #define	  DBSR_UDE		  0x08000000 /* Unconditional debug event */
569b57e802aSBenno Rice #define	  DBSR_IA1		  0x04000000 /* IAC1 debug event */
570b57e802aSBenno Rice #define	  DBSR_IA2		  0x02000000 /* IAC2 debug event */
571b57e802aSBenno Rice #define	  DBSR_DR1		  0x01000000 /* DAC1 Read debug event */
572b57e802aSBenno Rice #define	  DBSR_DW1		  0x00800000 /* DAC1 Write debug event */
573b57e802aSBenno Rice #define	  DBSR_DR2		  0x00400000 /* DAC2 Read debug event */
574b57e802aSBenno Rice #define	  DBSR_DW2		  0x00200000 /* DAC2 Write debug event */
575b57e802aSBenno Rice #define	  DBSR_IDE		  0x00100000 /* Imprecise debug event */
576b57e802aSBenno Rice #define	  DBSR_IA3		  0x00080000 /* IAC3 debug event */
577b57e802aSBenno Rice #define	  DBSR_IA4		  0x00040000 /* IAC4 debug event */
578b57e802aSBenno Rice #define	  DBSR_MRR		  0x00000300 /* Most recent reset */
579b57e802aSBenno Rice #define	SPR_DBCR0		0x3f2	/* 4.. Debug Control Register 0 */
580ffb56695SRafal Jaworowski #define	SPR_DBCR1		0x3bd	/* 4.. Debug Control Register 1 */
581ffb56695SRafal Jaworowski #define	SPR_IAC1		0x3f4	/* 4.. Instruction Address Compare 1 */
582ffb56695SRafal Jaworowski #define	SPR_IAC2		0x3f5	/* 4.. Instruction Address Compare 2 */
583ffb56695SRafal Jaworowski #define	SPR_DAC1		0x3f6	/* 4.. Data Address Compare 1 */
584ffb56695SRafal Jaworowski #define	SPR_DAC2		0x3f7	/* 4.. Data Address Compare 2 */
585ffb56695SRafal Jaworowski #define	SPR_PIR			0x3ff	/* .6. Processor Identification Register */
58617f4cae4SRafal Jaworowski #elif defined(BOOKE)
587b40ce02aSNathan Whitehorn #define	SPR_PIR			0x11e	/* ..8 Processor Identification Register */
588ffb56695SRafal Jaworowski #define	SPR_DBSR		0x130	/* ..8 Debug Status Register */
589ffb56695SRafal Jaworowski #define	  DBSR_IDE		  0x80000000 /* Imprecise debug event. */
590ffb56695SRafal Jaworowski #define	  DBSR_UDE		  0x40000000 /* Unconditional debug event. */
591ffb56695SRafal Jaworowski #define	  DBSR_MRR		  0x30000000 /* Most recent Reset (mask). */
592ffb56695SRafal Jaworowski #define	  DBSR_ICMP		  0x08000000 /* Instr. complete debug event. */
593ffb56695SRafal Jaworowski #define	  DBSR_BRT		  0x04000000 /* Branch taken debug event. */
594ffb56695SRafal Jaworowski #define	  DBSR_IRPT		  0x02000000 /* Interrupt taken debug event. */
595ffb56695SRafal Jaworowski #define	  DBSR_TRAP		  0x01000000 /* Trap instr. debug event. */
596ffb56695SRafal Jaworowski #define	  DBSR_IAC1		  0x00800000 /* Instr. address compare #1. */
597ffb56695SRafal Jaworowski #define	  DBSR_IAC2		  0x00400000 /* Instr. address compare #2. */
598ffb56695SRafal Jaworowski #define	  DBSR_IAC3		  0x00200000 /* Instr. address compare #3. */
599ffb56695SRafal Jaworowski #define	  DBSR_IAC4		  0x00100000 /* Instr. address compare #4. */
600ffb56695SRafal Jaworowski #define	  DBSR_DAC1R		  0x00080000 /* Data addr. read compare #1. */
601ffb56695SRafal Jaworowski #define	  DBSR_DAC1W		  0x00040000 /* Data addr. write compare #1. */
602ffb56695SRafal Jaworowski #define	  DBSR_DAC2R		  0x00020000 /* Data addr. read compare #2. */
603ffb56695SRafal Jaworowski #define	  DBSR_DAC2W		  0x00010000 /* Data addr. write compare #2. */
604ffb56695SRafal Jaworowski #define	  DBSR_RET		  0x00008000 /* Return debug event. */
605ffb56695SRafal Jaworowski #define	SPR_DBCR0		0x134	/* ..8 Debug Control Register 0 */
606ffb56695SRafal Jaworowski #define	SPR_DBCR1		0x135	/* ..8 Debug Control Register 1 */
607ffb56695SRafal Jaworowski #define	SPR_IAC1		0x138	/* ..8 Instruction Address Compare 1 */
608ffb56695SRafal Jaworowski #define	SPR_IAC2		0x139	/* ..8 Instruction Address Compare 2 */
609ffb56695SRafal Jaworowski #define	SPR_DAC1		0x13c	/* ..8 Data Address Compare 1 */
610ffb56695SRafal Jaworowski #define	SPR_DAC2		0x13d	/* ..8 Data Address Compare 2 */
611ffb56695SRafal Jaworowski #endif
612ffb56695SRafal Jaworowski 
613b57e802aSBenno Rice #define	  DBCR0_EDM		  0x80000000 /* External Debug Mode */
614b57e802aSBenno Rice #define	  DBCR0_IDM		  0x40000000 /* Internal Debug Mode */
615b57e802aSBenno Rice #define	  DBCR0_RST_MASK	  0x30000000 /* ReSeT */
616b57e802aSBenno Rice #define	  DBCR0_RST_NONE	  0x00000000 /*   No action */
617b57e802aSBenno Rice #define	  DBCR0_RST_CORE	  0x10000000 /*   Core reset */
618b57e802aSBenno Rice #define	  DBCR0_RST_CHIP	  0x20000000 /*   Chip reset */
619b57e802aSBenno Rice #define	  DBCR0_RST_SYSTEM	  0x30000000 /*   System reset */
620b57e802aSBenno Rice #define	  DBCR0_IC		  0x08000000 /* Instruction Completion debug event */
621b57e802aSBenno Rice #define	  DBCR0_BT		  0x04000000 /* Branch Taken debug event */
622b57e802aSBenno Rice #define	  DBCR0_EDE		  0x02000000 /* Exception Debug Event */
623b57e802aSBenno Rice #define	  DBCR0_TDE		  0x01000000 /* Trap Debug Event */
624b57e802aSBenno Rice #define	  DBCR0_IA1		  0x00800000 /* IAC (Instruction Address Compare) 1 debug event */
625b57e802aSBenno Rice #define	  DBCR0_IA2		  0x00400000 /* IAC 2 debug event */
626b57e802aSBenno Rice #define	  DBCR0_IA12		  0x00200000 /* Instruction Address Range Compare 1-2 */
627b57e802aSBenno Rice #define	  DBCR0_IA12X		  0x00100000 /* IA12 eXclusive */
628b57e802aSBenno Rice #define	  DBCR0_IA3		  0x00080000 /* IAC 3 debug event */
629b57e802aSBenno Rice #define	  DBCR0_IA4		  0x00040000 /* IAC 4 debug event */
630b57e802aSBenno Rice #define	  DBCR0_IA34		  0x00020000 /* Instruction Address Range Compare 3-4 */
631b57e802aSBenno Rice #define	  DBCR0_IA34X		  0x00010000 /* IA34 eXclusive */
632b57e802aSBenno Rice #define	  DBCR0_IA12T		  0x00008000 /* Instruction Address Range Compare 1-2 range Toggle */
633b57e802aSBenno Rice #define	  DBCR0_IA34T		  0x00004000 /* Instruction Address Range Compare 3-4 range Toggle */
634b57e802aSBenno Rice #define	  DBCR0_FT		  0x00000001 /* Freeze Timers on debug event */
635ffb56695SRafal Jaworowski 
636b57e802aSBenno Rice #define	SPR_IABR		0x3f2	/* ..8 Instruction Address Breakpoint Register 0 */
637b57e802aSBenno Rice #define	SPR_DABR		0x3f5	/* .6. Data Address Breakpoint Register */
63819ca68d9SBenno Rice #define	SPR_MSSCR0		0x3f6	/* .6. Memory SubSystem Control Register */
63919ca68d9SBenno Rice #define	  MSSCR0_SHDEN		  0x80000000 /* 0: Shared-state enable */
64019ca68d9SBenno Rice #define	  MSSCR0_SHDPEN3	  0x40000000 /* 1: ~SHD[01] signal enable in MEI mode */
64119ca68d9SBenno Rice #define	  MSSCR0_L1INTVEN	  0x38000000 /* 2-4: L1 data cache ~HIT intervention enable */
64219ca68d9SBenno Rice #define	  MSSCR0_L2INTVEN	  0x07000000 /* 5-7: L2 data cache ~HIT intervention enable*/
64319ca68d9SBenno Rice #define	  MSSCR0_DL1HWF		  0x00800000 /* 8: L1 data cache hardware flush */
64419ca68d9SBenno Rice #define	  MSSCR0_MBO		  0x00400000 /* 9: must be one */
64519ca68d9SBenno Rice #define	  MSSCR0_EMODE		  0x00200000 /* 10: MPX bus mode (read-only) */
64619ca68d9SBenno Rice #define	  MSSCR0_ABD		  0x00100000 /* 11: address bus driven (read-only) */
64719ca68d9SBenno Rice #define	  MSSCR0_MBZ		  0x000fffff /* 12-31: must be zero */
6484702d987SJustin Hibbits #define	  MSSCR0_L2PFE		  0x00000003 /* 30-31: L2 prefetch enable */
649398973f8SJustin Hibbits #define	SPR_MSSSR0		0x3f7	/* .6. Memory Subsystem Status Register (MPC745x) */
650398973f8SJustin Hibbits #define	  MSSSR0_L2TAG		  0x00040000 /* 13: L2 tag parity error */
651398973f8SJustin Hibbits #define	  MSSSR0_L2DAT		  0x00020000 /* 14: L2 data parity error */
652398973f8SJustin Hibbits #define	  MSSSR0_L3TAG		  0x00010000 /* 15: L3 tag parity error */
653398973f8SJustin Hibbits #define	  MSSSR0_L3DAT		  0x00008000 /* 16: L3 data parity error */
654398973f8SJustin Hibbits #define	  MSSSR0_APE		  0x00004000 /* 17: Address parity error */
655398973f8SJustin Hibbits #define	  MSSSR0_DPE		  0x00002000 /* 18: Data parity error */
656398973f8SJustin Hibbits #define	  MSSSR0_TEA		  0x00001000 /* 19: Bus transfer error acknowledge */
6574702d987SJustin Hibbits #define	SPR_LDSTCR		0x3f8	/* .6. Load/Store Control Register */
658b57e802aSBenno Rice #define	SPR_L2PM		0x3f8	/* .6. L2 Private Memory Control Register */
659b57e802aSBenno Rice #define	SPR_L2CR		0x3f9	/* .6. L2 Control Register */
660b57e802aSBenno Rice #define	  L2CR_L2E		  0x80000000 /* 0: L2 enable */
661b57e802aSBenno Rice #define	  L2CR_L2PE		  0x40000000 /* 1: L2 data parity enable */
662b57e802aSBenno Rice #define	  L2CR_L2SIZ		  0x30000000 /* 2-3: L2 size */
663b57e802aSBenno Rice #define	   L2SIZ_2M		  0x00000000
664b57e802aSBenno Rice #define	   L2SIZ_256K		  0x10000000
665b57e802aSBenno Rice #define	   L2SIZ_512K		  0x20000000
666b57e802aSBenno Rice #define	   L2SIZ_1M		  0x30000000
667b57e802aSBenno Rice #define	  L2CR_L2CLK		  0x0e000000 /* 4-6: L2 clock ratio */
668b57e802aSBenno Rice #define	   L2CLK_DIS		  0x00000000 /* disable L2 clock */
669b57e802aSBenno Rice #define	   L2CLK_10		  0x02000000 /* core clock / 1   */
670b57e802aSBenno Rice #define	   L2CLK_15		  0x04000000 /*            / 1.5 */
671b57e802aSBenno Rice #define	   L2CLK_20		  0x08000000 /*            / 2   */
672b57e802aSBenno Rice #define	   L2CLK_25		  0x0a000000 /*            / 2.5 */
673b57e802aSBenno Rice #define	   L2CLK_30		  0x0c000000 /*            / 3   */
674b57e802aSBenno Rice #define	  L2CR_L2RAM		  0x01800000 /* 7-8: L2 RAM type */
675b57e802aSBenno Rice #define	   L2RAM_FLOWTHRU_BURST	  0x00000000
676b57e802aSBenno Rice #define	   L2RAM_PIPELINE_BURST	  0x01000000
677b57e802aSBenno Rice #define	   L2RAM_PIPELINE_LATE	  0x01800000
678b57e802aSBenno Rice #define	  L2CR_L2DO		  0x00400000 /* 9: L2 data-only.
679b57e802aSBenno Rice 				      Setting this bit disables instruction
680b57e802aSBenno Rice 				      caching. */
681b57e802aSBenno Rice #define	  L2CR_L2I		  0x00200000 /* 10: L2 global invalidate. */
6824702d987SJustin Hibbits #define	  L2CR_L2IO_7450	  0x00010000 /* 11: L2 instruction-only (MPC745x). */
683b57e802aSBenno Rice #define	  L2CR_L2CTL		  0x00100000 /* 11: L2 RAM control (ZZ enable).
684b57e802aSBenno Rice 				      Enables automatic operation of the
685b57e802aSBenno Rice 				      L2ZZ (low-power mode) signal. */
686b57e802aSBenno Rice #define	  L2CR_L2WT		  0x00080000 /* 12: L2 write-through. */
687b57e802aSBenno Rice #define	  L2CR_L2TS		  0x00040000 /* 13: L2 test support. */
688b57e802aSBenno Rice #define	  L2CR_L2OH		  0x00030000 /* 14-15: L2 output hold. */
6894702d987SJustin Hibbits #define	  L2CR_L2DO_7450	  0x00010000 /* 15: L2 data-only (MPC745x). */
690b57e802aSBenno Rice #define	  L2CR_L2SL		  0x00008000 /* 16: L2 DLL slow. */
691b57e802aSBenno Rice #define	  L2CR_L2DF		  0x00004000 /* 17: L2 differential clock. */
692b57e802aSBenno Rice #define	  L2CR_L2BYP		  0x00002000 /* 18: L2 DLL bypass. */
69319ca68d9SBenno Rice #define	  L2CR_L2FA		  0x00001000 /* 19: L2 flush assist (for software flush). */
69419ca68d9SBenno Rice #define	  L2CR_L2HWF		  0x00000800 /* 20: L2 hardware flush. */
69519ca68d9SBenno Rice #define	  L2CR_L2IO		  0x00000400 /* 21: L2 instruction-only. */
69619ca68d9SBenno Rice #define	  L2CR_L2CLKSTP		  0x00000200 /* 22: L2 clock stop. */
69719ca68d9SBenno Rice #define	  L2CR_L2DRO		  0x00000100 /* 23: L2DLL rollover checkstop enable. */
698b57e802aSBenno Rice #define	  L2CR_L2IP		  0x00000001 /* 31: L2 global invalidate in */
699b57e802aSBenno Rice 					     /*     progress (read only). */
700b57e802aSBenno Rice #define	SPR_L3CR		0x3fa	/* .6. L3 Control Register */
701b57e802aSBenno Rice #define	  L3CR_L3E		  0x80000000 /* 0: L3 enable */
702cf0c3004SMarcel Moolenaar #define	  L3CR_L3PE		  0x40000000 /* 1: L3 data parity enable */
703cf0c3004SMarcel Moolenaar #define	  L3CR_L3APE		  0x20000000
704b57e802aSBenno Rice #define	  L3CR_L3SIZ		  0x10000000 /* 3: L3 size (0=1MB, 1=2MB) */
705cf0c3004SMarcel Moolenaar #define	  L3CR_L3CLKEN		  0x08000000 /* 4: Enables L3_CLK[0:1] */
706cf0c3004SMarcel Moolenaar #define	  L3CR_L3CLK		  0x03800000
707cf0c3004SMarcel Moolenaar #define	  L3CR_L3IO		  0x00400000
708cf0c3004SMarcel Moolenaar #define	  L3CR_L3CLKEXT		  0x00200000
709cf0c3004SMarcel Moolenaar #define	  L3CR_L3CKSPEXT	  0x00100000
710cf0c3004SMarcel Moolenaar #define	  L3CR_L3OH1		  0x00080000
711cf0c3004SMarcel Moolenaar #define	  L3CR_L3SPO		  0x00040000
712cf0c3004SMarcel Moolenaar #define	  L3CR_L3CKSP		  0x00030000
713cf0c3004SMarcel Moolenaar #define	  L3CR_L3PSP		  0x0000e000
714cf0c3004SMarcel Moolenaar #define	  L3CR_L3REP		  0x00001000
715cf0c3004SMarcel Moolenaar #define	  L3CR_L3HWF		  0x00000800
716cf0c3004SMarcel Moolenaar #define	  L3CR_L3I		  0x00000400 /* 21: L3 global invalidate */
717cf0c3004SMarcel Moolenaar #define	  L3CR_L3RT		  0x00000300
718cf0c3004SMarcel Moolenaar #define	  L3CR_L3NIRCA		  0x00000080
719cf0c3004SMarcel Moolenaar #define	  L3CR_L3DO		  0x00000040
720cf0c3004SMarcel Moolenaar #define	  L3CR_PMEN		  0x00000004
721cf0c3004SMarcel Moolenaar #define	  L3CR_PMSIZ		  0x00000003
722cf0c3004SMarcel Moolenaar 
723b57e802aSBenno Rice #define	SPR_DCCR		0x3fa	/* 4.. Data Cache Cachability Register */
724b57e802aSBenno Rice #define	SPR_ICCR		0x3fb	/* 4.. Instruction Cache Cachability Register */
725b57e802aSBenno Rice #define	SPR_THRM1		0x3fc	/* .6. Thermal Management Register */
726b57e802aSBenno Rice #define	SPR_THRM2		0x3fd	/* .6. Thermal Management Register */
727b57e802aSBenno Rice #define	  SPR_THRM_TIN		  0x80000000 /* Thermal interrupt bit (RO) */
728b57e802aSBenno Rice #define	  SPR_THRM_TIV		  0x40000000 /* Thermal interrupt valid (RO) */
729b57e802aSBenno Rice #define	  SPR_THRM_THRESHOLD(x)	  ((x) << 23) /* Thermal sensor threshold */
730b57e802aSBenno Rice #define	  SPR_THRM_TID		  0x00000004 /* Thermal interrupt direction */
731b57e802aSBenno Rice #define	  SPR_THRM_TIE		  0x00000002 /* Thermal interrupt enable */
732b57e802aSBenno Rice #define	  SPR_THRM_VALID		  0x00000001 /* Valid bit */
733b57e802aSBenno Rice #define	SPR_THRM3		0x3fe	/* .6. Thermal Management Register */
734b57e802aSBenno Rice #define	  SPR_THRM_TIMER(x)	  ((x) << 1) /* Sampling interval timer */
735b57e802aSBenno Rice #define	  SPR_THRM_ENABLE	  0x00000001 /* TAU Enable */
736b57e802aSBenno Rice #define	SPR_FPECR		0x3fe	/* .6. Floating-Point Exception Cause Register */
737b57e802aSBenno Rice 
738b57e802aSBenno Rice /* Time Base Register declarations */
739ffb56695SRafal Jaworowski #define	TBR_TBL			0x10c	/* 468 Time Base Lower - read */
740ffb56695SRafal Jaworowski #define	TBR_TBU			0x10d	/* 468 Time Base Upper - read */
741ffb56695SRafal Jaworowski #define	TBR_TBWL		0x11c	/* 468 Time Base Lower - supervisor, write */
742ffb56695SRafal Jaworowski #define	TBR_TBWU		0x11d	/* 468 Time Base Upper - supervisor, write */
743b57e802aSBenno Rice 
744b57e802aSBenno Rice /* Performance counter declarations */
745b57e802aSBenno Rice #define	PMC_OVERFLOW		0x80000000 /* Counter has overflowed */
746b57e802aSBenno Rice 
74730a2bd2fSNathan Whitehorn /* The first five countable [non-]events are common to many PMC's */
748b57e802aSBenno Rice #define	PMCN_NONE		 0 /* Count nothing */
749b57e802aSBenno Rice #define	PMCN_CYCLES		 1 /* Processor cycles */
750b57e802aSBenno Rice #define	PMCN_ICOMP		 2 /* Instructions completed */
751b57e802aSBenno Rice #define	PMCN_TBLTRANS		 3 /* TBL bit transitions */
752b57e802aSBenno Rice #define	PCMN_IDISPATCH		 4 /* Instructions dispatched */
753b57e802aSBenno Rice 
75430a2bd2fSNathan Whitehorn /* Similar things for the 970 PMC direct counters */
75530a2bd2fSNathan Whitehorn #define	PMC970N_NONE		0x8 /* Count nothing */
75630a2bd2fSNathan Whitehorn #define	PMC970N_CYCLES		0xf /* Processor cycles */
75730a2bd2fSNathan Whitehorn #define	PMC970N_ICOMP		0x9 /* Instructions completed */
75830a2bd2fSNathan Whitehorn 
75921776ff8SNathan Whitehorn #if defined(BOOKE)
760ffb56695SRafal Jaworowski 
7616035018bSJustin Hibbits #define	SPR_MCARU		0x239	/* ..8 Machine Check Address register upper bits */
7624f0962fcSRafal Jaworowski #define	SPR_MCSR		0x23c	/* ..8 Machine Check Syndrome register */
7636035018bSJustin Hibbits #define	SPR_MCAR		0x23d	/* ..8 Machine Check Address register */
7644f0962fcSRafal Jaworowski 
765ffb56695SRafal Jaworowski #define	SPR_ESR			0x003e	/* ..8 Exception Syndrome Register */
766ffb56695SRafal Jaworowski #define	  ESR_PIL		  0x08000000 /* Program interrupt - illegal */
767ffb56695SRafal Jaworowski #define	  ESR_PPR		  0x04000000 /* Program interrupt - privileged */
768ffb56695SRafal Jaworowski #define	  ESR_PTR		  0x02000000 /* Program interrupt - trap */
769ffb56695SRafal Jaworowski #define	  ESR_ST		  0x00800000 /* Store operation */
770ffb56695SRafal Jaworowski #define	  ESR_DLK		  0x00200000 /* Data storage, D cache locking */
771ffb56695SRafal Jaworowski #define	  ESR_ILK		  0x00100000 /* Data storage, I cache locking */
772ffb56695SRafal Jaworowski #define	  ESR_BO		  0x00020000 /* Data/instruction storage, byte ordering */
773ffb56695SRafal Jaworowski #define	  ESR_SPE		  0x00000080 /* SPE exception bit */
774ffb56695SRafal Jaworowski 
775ffb56695SRafal Jaworowski #define	SPR_CSRR0		0x03a	/* ..8 58 Critical SRR0 */
776ffb56695SRafal Jaworowski #define	SPR_CSRR1		0x03b	/* ..8 59 Critical SRR1 */
777ffb56695SRafal Jaworowski #define	SPR_MCSRR0		0x23a	/* ..8 570 Machine check SRR0 */
778ffb56695SRafal Jaworowski #define	SPR_MCSRR1		0x23b	/* ..8 571 Machine check SRR1 */
77991722a2fSJustin Hibbits #define	SPR_DSRR0		0x23e	/* ..8 574 Debug SRR0<E.ED> */
78091722a2fSJustin Hibbits #define	SPR_DSRR1		0x23f	/* ..8 575 Debug SRR1<E.ED> */
781ffb56695SRafal Jaworowski 
78217f4cae4SRafal Jaworowski #define	SPR_MMUCR		0x3b2	/* 4.. MMU Control Register */
78317f4cae4SRafal Jaworowski #define	  MMUCR_SWOA		(0x80000000 >> 7)
78417f4cae4SRafal Jaworowski #define	  MMUCR_U1TE		(0x80000000 >> 9)
78517f4cae4SRafal Jaworowski #define	  MMUCR_U2SWOAE		(0x80000000 >> 10)
78617f4cae4SRafal Jaworowski #define	  MMUCR_DULXE		(0x80000000 >> 12)
78717f4cae4SRafal Jaworowski #define	  MMUCR_IULXE		(0x80000000 >> 13)
78817f4cae4SRafal Jaworowski #define	  MMUCR_STS		(0x80000000 >> 15)
78917f4cae4SRafal Jaworowski #define	  MMUCR_STID_MASK	(0xFF000000 >> 24)
79017f4cae4SRafal Jaworowski 
7914f0962fcSRafal Jaworowski #define	SPR_MMUCSR0		0x3f4	/* ..8 1012 MMU Control and Status Register 0 */
7924f0962fcSRafal Jaworowski #define	  MMUCSR0_L2TLB0_FI	0x04	/*  TLB0 flash invalidate */
7934f0962fcSRafal Jaworowski #define	  MMUCSR0_L2TLB1_FI	0x02	/*  TLB1 flash invalidate */
7944f0962fcSRafal Jaworowski 
795ffb56695SRafal Jaworowski #define	SPR_SVR			0x3ff	/* ..8 1023 System Version Register */
796df697aa0SMarcel Moolenaar #define	  SVR_MPC8533		  0x8034
797df697aa0SMarcel Moolenaar #define	  SVR_MPC8533E		  0x803c
798fe48da3fSRafal Jaworowski #define	  SVR_MPC8541		  0x8072
799fe48da3fSRafal Jaworowski #define	  SVR_MPC8541E		  0x807a
800389e4721SRafal Jaworowski #define	  SVR_MPC8548		  0x8031
801389e4721SRafal Jaworowski #define	  SVR_MPC8548E		  0x8039
802fe48da3fSRafal Jaworowski #define	  SVR_MPC8555		  0x8071
803fe48da3fSRafal Jaworowski #define	  SVR_MPC8555E		  0x8079
804fe48da3fSRafal Jaworowski #define	  SVR_MPC8572		  0x80e0
805fe48da3fSRafal Jaworowski #define	  SVR_MPC8572E		  0x80e8
806df697aa0SMarcel Moolenaar #define	  SVR_P1011		  0x80e5
807df697aa0SMarcel Moolenaar #define	  SVR_P1011E		  0x80ed
8086529f950SJustin Hibbits #define	  SVR_P1013		  0x80e7
8096529f950SJustin Hibbits #define	  SVR_P1013E		  0x80ef
810df697aa0SMarcel Moolenaar #define	  SVR_P1020		  0x80e4
811df697aa0SMarcel Moolenaar #define	  SVR_P1020E		  0x80ec
8126529f950SJustin Hibbits #define	  SVR_P1022		  0x80e6
8136529f950SJustin Hibbits #define	  SVR_P1022E		  0x80ee
814df697aa0SMarcel Moolenaar #define	  SVR_P2010		  0x80e3
815df697aa0SMarcel Moolenaar #define	  SVR_P2010E		  0x80eb
816df697aa0SMarcel Moolenaar #define	  SVR_P2020		  0x80e2
817df697aa0SMarcel Moolenaar #define	  SVR_P2020E		  0x80ea
8184f0962fcSRafal Jaworowski #define	  SVR_P2041		  0x8210
8194f0962fcSRafal Jaworowski #define	  SVR_P2041E		  0x8218
8204f0962fcSRafal Jaworowski #define	  SVR_P3041		  0x8211
8214f0962fcSRafal Jaworowski #define	  SVR_P3041E		  0x8219
822ebfbeb83SMarcel Moolenaar #define	  SVR_P4040		  0x8200
823ebfbeb83SMarcel Moolenaar #define	  SVR_P4040E		  0x8208
824ebfbeb83SMarcel Moolenaar #define	  SVR_P4080		  0x8201
825ebfbeb83SMarcel Moolenaar #define	  SVR_P4080E		  0x8209
826f6bd9666SJustin Hibbits #define	  SVR_P5010		  0x8221
827f6bd9666SJustin Hibbits #define	  SVR_P5010E		  0x8229
8284f0962fcSRafal Jaworowski #define	  SVR_P5020		  0x8220
8294f0962fcSRafal Jaworowski #define	  SVR_P5020E		  0x8228
830dc720811SJustin Hibbits #define	  SVR_P5021		  0x8205
831dc720811SJustin Hibbits #define	  SVR_P5021E		  0x820d
832dc720811SJustin Hibbits #define	  SVR_P5040		  0x8204
833dc720811SJustin Hibbits #define	  SVR_P5040E		  0x820c
834fe48da3fSRafal Jaworowski #define	SVR_VER(svr)		(((svr) >> 16) & 0xffff)
835653b7b49SRafal Jaworowski 
836ffb56695SRafal Jaworowski #define	SPR_PID0		0x030	/* ..8 Process ID Register 0 */
837ffb56695SRafal Jaworowski #define	SPR_PID1		0x279	/* ..8 Process ID Register 1 */
838ffb56695SRafal Jaworowski #define	SPR_PID2		0x27a	/* ..8 Process ID Register 2 */
839ffb56695SRafal Jaworowski 
840ffb56695SRafal Jaworowski #define	SPR_TLB0CFG		0x2B0	/* ..8 TLB 0 Config Register */
841ffb56695SRafal Jaworowski #define	SPR_TLB1CFG		0x2B1	/* ..8 TLB 1 Config Register */
842ffb56695SRafal Jaworowski #define	  TLBCFG_ASSOC_MASK	0xff000000 /* Associativity of TLB */
843ffb56695SRafal Jaworowski #define	  TLBCFG_ASSOC_SHIFT	24
844ffb56695SRafal Jaworowski #define	  TLBCFG_NENTRY_MASK	0x00000fff /* Number of entries in TLB */
845ffb56695SRafal Jaworowski 
846ffb56695SRafal Jaworowski #define	SPR_IVPR		0x03f	/* ..8 Interrupt Vector Prefix Register */
847ffb56695SRafal Jaworowski #define	SPR_IVOR0		0x190	/* ..8 Critical input */
848ffb56695SRafal Jaworowski #define	SPR_IVOR1		0x191	/* ..8 Machine check */
849ffb56695SRafal Jaworowski #define	SPR_IVOR2		0x192
850ffb56695SRafal Jaworowski #define	SPR_IVOR3		0x193
851ffb56695SRafal Jaworowski #define	SPR_IVOR4		0x194
852ffb56695SRafal Jaworowski #define	SPR_IVOR5		0x195
853ffb56695SRafal Jaworowski #define	SPR_IVOR6		0x196
854ffb56695SRafal Jaworowski #define	SPR_IVOR7		0x197
855ffb56695SRafal Jaworowski #define	SPR_IVOR8		0x198
856ffb56695SRafal Jaworowski #define	SPR_IVOR9		0x199
857ffb56695SRafal Jaworowski #define	SPR_IVOR10		0x19a
858ffb56695SRafal Jaworowski #define	SPR_IVOR11		0x19b
859ffb56695SRafal Jaworowski #define	SPR_IVOR12		0x19c
860ffb56695SRafal Jaworowski #define	SPR_IVOR13		0x19d
861ffb56695SRafal Jaworowski #define	SPR_IVOR14		0x19e
862ffb56695SRafal Jaworowski #define	SPR_IVOR15		0x19f
863ffb56695SRafal Jaworowski #define	SPR_IVOR32		0x210
864ffb56695SRafal Jaworowski #define	SPR_IVOR33		0x211
865ffb56695SRafal Jaworowski #define	SPR_IVOR34		0x212
866ffb56695SRafal Jaworowski #define	SPR_IVOR35		0x213
867ffb56695SRafal Jaworowski 
868ffb56695SRafal Jaworowski #define	SPR_MAS0		0x270	/* ..8 MMU Assist Register 0 Book-E/e500 */
869ffb56695SRafal Jaworowski #define	SPR_MAS1		0x271	/* ..8 MMU Assist Register 1 Book-E/e500 */
870ffb56695SRafal Jaworowski #define	SPR_MAS2		0x272	/* ..8 MMU Assist Register 2 Book-E/e500 */
871ffb56695SRafal Jaworowski #define	SPR_MAS3		0x273	/* ..8 MMU Assist Register 3 Book-E/e500 */
872ffb56695SRafal Jaworowski #define	SPR_MAS4		0x274	/* ..8 MMU Assist Register 4 Book-E/e500 */
873ffb56695SRafal Jaworowski #define	SPR_MAS5		0x275	/* ..8 MMU Assist Register 5 Book-E */
874ffb56695SRafal Jaworowski #define	SPR_MAS6		0x276	/* ..8 MMU Assist Register 6 Book-E/e500 */
875ffb56695SRafal Jaworowski #define	SPR_MAS7		0x3B0	/* ..8 MMU Assist Register 7 Book-E/e500 */
8764f0962fcSRafal Jaworowski #define	SPR_MAS8		0x155	/* ..8 MMU Assist Register 8 Book-E/e500 */
8774f0962fcSRafal Jaworowski 
8784f0962fcSRafal Jaworowski #define	SPR_L1CFG0		0x203	/* ..8 L1 cache configuration register 0 */
8794f0962fcSRafal Jaworowski #define	SPR_L1CFG1		0x204	/* ..8 L1 cache configuration register 1 */
8804f0962fcSRafal Jaworowski 
8814f0962fcSRafal Jaworowski #define	SPR_CCR1		0x378
8824f0962fcSRafal Jaworowski #define	  CCR1_L2COBE		0x00000040
8834f0962fcSRafal Jaworowski 
8844f0962fcSRafal Jaworowski #define	DCR_L2DCDCRAI		0x0000	/* L2 D-Cache DCR Address Pointer */
8854f0962fcSRafal Jaworowski #define	DCR_L2DCDCRDI		0x0001	/* L2 D-Cache DCR Data Indirect */
8864f0962fcSRafal Jaworowski #define	DCR_L2CR0		0x00	/* L2 Cache Configuration Register 0 */
8874f0962fcSRafal Jaworowski #define	  L2CR0_AS		0x30000000
888ffb56695SRafal Jaworowski 
889ffb56695SRafal Jaworowski #define	SPR_L1CSR0		0x3F2	/* ..8 L1 Cache Control and Status Register 0 */
890ffb56695SRafal Jaworowski #define	  L1CSR0_DCPE		0x00010000	/* Data Cache Parity Enable */
891ffb56695SRafal Jaworowski #define	  L1CSR0_DCLFR		0x00000100	/* Data Cache Lock Bits Flash Reset */
892ffb56695SRafal Jaworowski #define	  L1CSR0_DCFI		0x00000002	/* Data Cache Flash Invalidate */
893ffb56695SRafal Jaworowski #define	  L1CSR0_DCE		0x00000001	/* Data Cache Enable */
894ffb56695SRafal Jaworowski #define	SPR_L1CSR1		0x3F3	/* ..8 L1 Cache Control and Status Register 1 */
895ffb56695SRafal Jaworowski #define	  L1CSR1_ICPE		0x00010000	/* Instruction Cache Parity Enable */
8964f0962fcSRafal Jaworowski #define	  L1CSR1_ICUL		0x00000400      /* Instr Cache Unable to Lock */
897ffb56695SRafal Jaworowski #define	  L1CSR1_ICLFR		0x00000100	/* Instruction Cache Lock Bits Flash Reset */
898ffb56695SRafal Jaworowski #define	  L1CSR1_ICFI		0x00000002	/* Instruction Cache Flash Invalidate */
899ffb56695SRafal Jaworowski #define	  L1CSR1_ICE		0x00000001	/* Instruction Cache Enable */
900ffb56695SRafal Jaworowski 
9014f0962fcSRafal Jaworowski #define	SPR_L2CSR0		0x3F9	/* ..8 L2 Cache Control and Status Register 0 */
9024f0962fcSRafal Jaworowski #define	  L2CSR0_L2E		0x80000000	/* L2 Cache Enable */
9034f0962fcSRafal Jaworowski #define	  L2CSR0_L2PE		0x40000000	/* L2 Cache Parity Enable */
9044f0962fcSRafal Jaworowski #define	  L2CSR0_L2FI		0x00200000	/* L2 Cache Flash Invalidate */
9054f0962fcSRafal Jaworowski #define	  L2CSR0_L2LFC		0x00000400	/* L2 Cache Lock Flags Clear */
9064f0962fcSRafal Jaworowski 
90728bb01e5SRafal Jaworowski #define	SPR_BUCSR		0x3F5	/* ..8 Branch Unit Control and Status Register */
90828bb01e5SRafal Jaworowski #define	  BUCSR_BPEN		0x00000001	/* Branch Prediction Enable */
9094f0962fcSRafal Jaworowski #define	  BUCSR_BBFI		0x00000200	/* Branch Buffer Flash Invalidate */
91028bb01e5SRafal Jaworowski 
91117f4cae4SRafal Jaworowski #endif /* BOOKE */
912b57e802aSBenno Rice #endif /* !_POWERPC_SPR_H_ */
913