1b57e802aSBenno Rice /* 2b57e802aSBenno Rice * Copyright (c) 2001 The NetBSD Foundation, Inc. 3b57e802aSBenno Rice * All rights reserved. 4b57e802aSBenno Rice * 5b57e802aSBenno Rice * Redistribution and use in source and binary forms, with or without 6b57e802aSBenno Rice * modification, are permitted provided that the following conditions 7b57e802aSBenno Rice * are met: 8b57e802aSBenno Rice * 1. Redistributions of source code must retain the above copyright 9b57e802aSBenno Rice * notice, this list of conditions and the following disclaimer. 10b57e802aSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 11b57e802aSBenno Rice * notice, this list of conditions and the following disclaimer in the 12b57e802aSBenno Rice * documentation and/or other materials provided with the distribution. 13b57e802aSBenno Rice * 3. All advertising materials mentioning features or use of this software 14b57e802aSBenno Rice * must display the following acknowledgement: 15b57e802aSBenno Rice * This product includes software developed by the NetBSD 16b57e802aSBenno Rice * Foundation, Inc. and its contributors. 17b57e802aSBenno Rice * 4. Neither the name of The NetBSD Foundation nor the names of its 18b57e802aSBenno Rice * contributors may be used to endorse or promote products derived 19b57e802aSBenno Rice * from this software without specific prior written permission. 20b57e802aSBenno Rice * 21b57e802aSBenno Rice * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 22b57e802aSBenno Rice * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 23b57e802aSBenno Rice * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 24b57e802aSBenno Rice * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 25b57e802aSBenno Rice * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 26b57e802aSBenno Rice * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 27b57e802aSBenno Rice * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 28b57e802aSBenno Rice * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 29b57e802aSBenno Rice * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 30b57e802aSBenno Rice * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 31b57e802aSBenno Rice * POSSIBILITY OF SUCH DAMAGE. 32b57e802aSBenno Rice * 3319ca68d9SBenno Rice * $NetBSD: spr.h,v 1.25 2002/08/14 15:38:40 matt Exp $ 34b57e802aSBenno Rice * $FreeBSD$ 35b57e802aSBenno Rice */ 36b57e802aSBenno Rice #ifndef _POWERPC_SPR_H_ 37b57e802aSBenno Rice #define _POWERPC_SPR_H_ 38b57e802aSBenno Rice 39b57e802aSBenno Rice #ifndef _LOCORE 40b57e802aSBenno Rice #define mtspr(reg, val) \ 41b57e802aSBenno Rice __asm __volatile("mtspr %0,%1" : : "K"(reg), "r"(val)) 42b57e802aSBenno Rice #define mfspr(reg) \ 4319ca68d9SBenno Rice ( { register_t val; \ 44b57e802aSBenno Rice __asm __volatile("mfspr %0,%1" : "=r"(val) : "K"(reg)); \ 45b57e802aSBenno Rice val; } ) 46b57e802aSBenno Rice #endif /* _LOCORE */ 47b57e802aSBenno Rice 48b57e802aSBenno Rice /* 49b57e802aSBenno Rice * Special Purpose Register declarations. 50b57e802aSBenno Rice * 51b57e802aSBenno Rice * The first column in the comments indicates which PowerPC 52b57e802aSBenno Rice * architectures the SPR is valid on - 4 for 4xx series, 53b57e802aSBenno Rice * 6 for 6xx/7xx series and 8 for 8xx and 8xxx series. 54b57e802aSBenno Rice */ 55b57e802aSBenno Rice 56b57e802aSBenno Rice #define SPR_MQ 0x000 /* .6. 601 MQ register */ 57b57e802aSBenno Rice #define SPR_XER 0x001 /* 468 Fixed Point Exception Register */ 58b57e802aSBenno Rice #define SPR_RTCU_R 0x004 /* .6. 601 RTC Upper - Read */ 59b57e802aSBenno Rice #define SPR_RTCL_R 0x005 /* .6. 601 RTC Lower - Read */ 60b57e802aSBenno Rice #define SPR_LR 0x008 /* 468 Link Register */ 61b57e802aSBenno Rice #define SPR_CTR 0x009 /* 468 Count Register */ 62b57e802aSBenno Rice #define SPR_DSISR 0x012 /* .68 DSI exception source */ 63b57e802aSBenno Rice #define DSISR_DIRECT 0x80000000 /* Direct-store error exception */ 64b57e802aSBenno Rice #define DSISR_NOTFOUND 0x40000000 /* Translation not found */ 65b57e802aSBenno Rice #define DSISR_PROTECT 0x08000000 /* Memory access not permitted */ 66b57e802aSBenno Rice #define DSISR_INVRX 0x04000000 /* Reserve-indexed insn direct-store access */ 67b57e802aSBenno Rice #define DSISR_STORE 0x02000000 /* Store operation */ 68b57e802aSBenno Rice #define DSISR_DABR 0x00400000 /* DABR match */ 69b57e802aSBenno Rice #define DSISR_SEGMENT 0x00200000 /* XXX; not in 6xx PEM */ 70b57e802aSBenno Rice #define DSISR_EAR 0x00100000 /* eciwx/ecowx && EAR[E] == 0 */ 71b57e802aSBenno Rice #define SPR_DAR 0x013 /* .68 Data Address Register */ 72b57e802aSBenno Rice #define SPR_RTCU_W 0x014 /* .6. 601 RTC Upper - Write */ 73b57e802aSBenno Rice #define SPR_RTCL_W 0x015 /* .6. 601 RTC Lower - Write */ 74b57e802aSBenno Rice #define SPR_DEC 0x016 /* .68 DECrementer register */ 75b57e802aSBenno Rice #define SPR_SDR1 0x019 /* .68 Page table base address register */ 76b57e802aSBenno Rice #define SPR_SRR0 0x01a /* 468 Save/Restore Register 0 */ 77b57e802aSBenno Rice #define SPR_SRR1 0x01b /* 468 Save/Restore Register 1 */ 7819ca68d9SBenno Rice #define SPR_EIE 0x050 /* ..8 Exception Interrupt ??? */ 7919ca68d9SBenno Rice #define SPR_EID 0x051 /* ..8 Exception Interrupt ??? */ 8019ca68d9SBenno Rice #define SPR_NRI 0x052 /* ..8 Exception Interrupt ??? */ 81b57e802aSBenno Rice #define SPR_USPRG0 0x100 /* 4.. User SPR General 0 */ 8219ca68d9SBenno Rice #define SPR_VRSAVE 0x100 /* .6. AltiVec VRSAVE */ 83b57e802aSBenno Rice #define SPR_SPRG0 0x110 /* 468 SPR General 0 */ 84b57e802aSBenno Rice #define SPR_SPRG1 0x111 /* 468 SPR General 1 */ 85b57e802aSBenno Rice #define SPR_SPRG2 0x112 /* 468 SPR General 2 */ 86b57e802aSBenno Rice #define SPR_SPRG3 0x113 /* 468 SPR General 3 */ 87b57e802aSBenno Rice #define SPR_SPRG4 0x114 /* 4.. SPR General 4 */ 88b57e802aSBenno Rice #define SPR_SPRG5 0x115 /* 4.. SPR General 5 */ 89b57e802aSBenno Rice #define SPR_SPRG6 0x116 /* 4.. SPR General 6 */ 90b57e802aSBenno Rice #define SPR_SPRG7 0x117 /* 4.. SPR General 7 */ 9119ca68d9SBenno Rice #define SPR_ASR 0x118 /* ... Address Space Register (PPC64) */ 92b57e802aSBenno Rice #define SPR_EAR 0x11a /* .68 External Access Register */ 93b57e802aSBenno Rice #define SPR_TBL 0x11c /* 468 Time Base Lower */ 94b57e802aSBenno Rice #define SPR_TBU 0x11d /* 468 Time Base Upper */ 95b57e802aSBenno Rice #define SPR_PVR 0x11f /* 468 Processor Version Register */ 9619ca68d9SBenno Rice #define MPC601 0x0001 9719ca68d9SBenno Rice #define MPC603 0x0003 9819ca68d9SBenno Rice #define MPC604 0x0004 9919ca68d9SBenno Rice #define MPC602 0x0005 10019ca68d9SBenno Rice #define MPC603e 0x0006 10119ca68d9SBenno Rice #define MPC603ev 0x0007 10219ca68d9SBenno Rice #define MPC750 0x0008 10319ca68d9SBenno Rice #define MPC604ev 0x0009 10419ca68d9SBenno Rice #define MPC7400 0x000c 10519ca68d9SBenno Rice #define MPC620 0x0014 10619ca68d9SBenno Rice #define IBM403 0x0020 10719ca68d9SBenno Rice #define IBM401A1 0x0021 10819ca68d9SBenno Rice #define IBM401B2 0x0022 10919ca68d9SBenno Rice #define IBM401C2 0x0023 11019ca68d9SBenno Rice #define IBM401D2 0x0024 11119ca68d9SBenno Rice #define IBM401E2 0x0025 11219ca68d9SBenno Rice #define IBM401F2 0x0026 11319ca68d9SBenno Rice #define IBM401G2 0x0027 11419ca68d9SBenno Rice #define IBMPOWER3 0x0041 11519ca68d9SBenno Rice #define MPC860 0x0050 11619ca68d9SBenno Rice #define MPC8240 0x0081 11719ca68d9SBenno Rice #define IBM405GP 0x4011 11819ca68d9SBenno Rice #define IBM405L 0x4161 11919ca68d9SBenno Rice #define IBM750FX 0x7000 12019ca68d9SBenno Rice #define MPC7450 0x8000 12119ca68d9SBenno Rice #define MPC7455 0x8001 12219ca68d9SBenno Rice #define MPC7410 0x800c 12319ca68d9SBenno Rice #define MPC8245 0x8081 12419ca68d9SBenno Rice 125b57e802aSBenno Rice #define SPR_IBAT0U 0x210 /* .68 Instruction BAT Reg 0 Upper */ 12619ca68d9SBenno Rice #define SPR_IBAT0U 0x210 /* .6. Instruction BAT Reg 0 Upper */ 12719ca68d9SBenno Rice #define SPR_IBAT0L 0x211 /* .6. Instruction BAT Reg 0 Lower */ 12819ca68d9SBenno Rice #define SPR_IBAT1U 0x212 /* .6. Instruction BAT Reg 1 Upper */ 12919ca68d9SBenno Rice #define SPR_IBAT1L 0x213 /* .6. Instruction BAT Reg 1 Lower */ 13019ca68d9SBenno Rice #define SPR_IBAT2U 0x214 /* .6. Instruction BAT Reg 2 Upper */ 13119ca68d9SBenno Rice #define SPR_IBAT2L 0x215 /* .6. Instruction BAT Reg 2 Lower */ 13219ca68d9SBenno Rice #define SPR_IBAT3U 0x216 /* .6. Instruction BAT Reg 3 Upper */ 13319ca68d9SBenno Rice #define SPR_IBAT3L 0x217 /* .6. Instruction BAT Reg 3 Lower */ 13419ca68d9SBenno Rice #define SPR_DBAT0U 0x218 /* .6. Data BAT Reg 0 Upper */ 13519ca68d9SBenno Rice #define SPR_DBAT0L 0x219 /* .6. Data BAT Reg 0 Lower */ 13619ca68d9SBenno Rice #define SPR_DBAT1U 0x21a /* .6. Data BAT Reg 1 Upper */ 13719ca68d9SBenno Rice #define SPR_DBAT1L 0x21b /* .6. Data BAT Reg 1 Lower */ 13819ca68d9SBenno Rice #define SPR_DBAT2U 0x21c /* .6. Data BAT Reg 2 Upper */ 13919ca68d9SBenno Rice #define SPR_DBAT2L 0x21d /* .6. Data BAT Reg 2 Lower */ 14019ca68d9SBenno Rice #define SPR_DBAT3U 0x21e /* .6. Data BAT Reg 3 Upper */ 14119ca68d9SBenno Rice #define SPR_DBAT3L 0x21f /* .6. Data BAT Reg 3 Lower */ 14219ca68d9SBenno Rice #define SPR_IC_CST 0x230 /* ..8 Instruction Cache CSR */ 14319ca68d9SBenno Rice #define IC_CST_IEN 0x80000000 /* I cache is ENabled (RO) */ 14419ca68d9SBenno Rice #define IC_CST_CMD_INVALL 0x0c000000 /* I cache invalidate all */ 14519ca68d9SBenno Rice #define IC_CST_CMD_UNLOCKALL 0x0a000000 /* I cache unlock all */ 14619ca68d9SBenno Rice #define IC_CST_CMD_UNLOCK 0x08000000 /* I cache unlock block */ 14719ca68d9SBenno Rice #define IC_CST_CMD_LOADLOCK 0x06000000 /* I cache load & lock block */ 14819ca68d9SBenno Rice #define IC_CST_CMD_DISABLE 0x04000000 /* I cache disable */ 14919ca68d9SBenno Rice #define IC_CST_CMD_ENABLE 0x02000000 /* I cache enable */ 15019ca68d9SBenno Rice #define IC_CST_CCER1 0x00200000 /* I cache error type 1 (RO) */ 15119ca68d9SBenno Rice #define IC_CST_CCER2 0x00100000 /* I cache error type 2 (RO) */ 15219ca68d9SBenno Rice #define IC_CST_CCER3 0x00080000 /* I cache error type 3 (RO) */ 15319ca68d9SBenno Rice #define SPR_IBAT4U 0x230 /* .6. Instruction BAT Reg 4 Upper */ 15419ca68d9SBenno Rice #define SPR_IC_ADR 0x231 /* ..8 Instruction Cache Address */ 15519ca68d9SBenno Rice #define SPR_IBAT4L 0x231 /* .6. Instruction BAT Reg 4 Lower */ 15619ca68d9SBenno Rice #define SPR_IC_DAT 0x232 /* ..8 Instruction Cache Data */ 15719ca68d9SBenno Rice #define SPR_IBAT5U 0x232 /* .6. Instruction BAT Reg 5 Upper */ 15819ca68d9SBenno Rice #define SPR_IBAT5L 0x233 /* .6. Instruction BAT Reg 5 Lower */ 15919ca68d9SBenno Rice #define SPR_IBAT6U 0x234 /* .6. Instruction BAT Reg 6 Upper */ 16019ca68d9SBenno Rice #define SPR_IBAT6L 0x235 /* .6. Instruction BAT Reg 6 Lower */ 16119ca68d9SBenno Rice #define SPR_IBAT7U 0x236 /* .6. Instruction BAT Reg 7 Upper */ 16219ca68d9SBenno Rice #define SPR_IBAT7L 0x237 /* .6. Instruction BAT Reg 7 Lower */ 16319ca68d9SBenno Rice #define SPR_DC_CST 0x230 /* ..8 Data Cache CSR */ 16419ca68d9SBenno Rice #define DC_CST_DEN 0x80000000 /* D cache ENabled (RO) */ 16519ca68d9SBenno Rice #define DC_CST_DFWT 0x40000000 /* D cache Force Write-Thru (RO) */ 16619ca68d9SBenno Rice #define DC_CST_LES 0x20000000 /* D cache Little Endian Swap (RO) */ 16719ca68d9SBenno Rice #define DC_CST_CMD_FLUSH 0x0e000000 /* D cache invalidate all */ 16819ca68d9SBenno Rice #define DC_CST_CMD_INVALL 0x0c000000 /* D cache invalidate all */ 16919ca68d9SBenno Rice #define DC_CST_CMD_UNLOCKALL 0x0a000000 /* D cache unlock all */ 17019ca68d9SBenno Rice #define DC_CST_CMD_UNLOCK 0x08000000 /* D cache unlock block */ 17119ca68d9SBenno Rice #define DC_CST_CMD_CLRLESWAP 0x07000000 /* D cache clr little-endian swap */ 17219ca68d9SBenno Rice #define DC_CST_CMD_LOADLOCK 0x06000000 /* D cache load & lock block */ 17319ca68d9SBenno Rice #define DC_CST_CMD_SETLESWAP 0x05000000 /* D cache set little-endian swap */ 17419ca68d9SBenno Rice #define DC_CST_CMD_DISABLE 0x04000000 /* D cache disable */ 17519ca68d9SBenno Rice #define DC_CST_CMD_CLRFWT 0x03000000 /* D cache clear forced write-thru */ 17619ca68d9SBenno Rice #define DC_CST_CMD_ENABLE 0x02000000 /* D cache enable */ 17719ca68d9SBenno Rice #define DC_CST_CMD_SETFWT 0x01000000 /* D cache set forced write-thru */ 17819ca68d9SBenno Rice #define DC_CST_CCER1 0x00200000 /* D cache error type 1 (RO) */ 17919ca68d9SBenno Rice #define DC_CST_CCER2 0x00100000 /* D cache error type 2 (RO) */ 18019ca68d9SBenno Rice #define DC_CST_CCER3 0x00080000 /* D cache error type 3 (RO) */ 18119ca68d9SBenno Rice #define SPR_DBAT4U 0x238 /* .6. Data BAT Reg 4 Upper */ 18219ca68d9SBenno Rice #define SPR_DC_ADR 0x231 /* ..8 Data Cache Address */ 18319ca68d9SBenno Rice #define SPR_DBAT4L 0x239 /* .6. Data BAT Reg 4 Lower */ 18419ca68d9SBenno Rice #define SPR_DC_DAT 0x232 /* ..8 Data Cache Data */ 18519ca68d9SBenno Rice #define SPR_DBAT5U 0x23a /* .6. Data BAT Reg 5 Upper */ 18619ca68d9SBenno Rice #define SPR_DBAT5L 0x23b /* .6. Data BAT Reg 5 Lower */ 18719ca68d9SBenno Rice #define SPR_DBAT6U 0x23c /* .6. Data BAT Reg 6 Upper */ 18819ca68d9SBenno Rice #define SPR_DBAT6L 0x23d /* .6. Data BAT Reg 6 Lower */ 18919ca68d9SBenno Rice #define SPR_DBAT7U 0x23e /* .6. Data BAT Reg 7 Upper */ 19019ca68d9SBenno Rice #define SPR_DBAT7L 0x23f /* .6. Data BAT Reg 7 Lower */ 19119ca68d9SBenno Rice #define SPR_MI_CTR 0x310 /* ..8 IMMU control */ 19219ca68d9SBenno Rice #define Mx_CTR_GPM 0x80000000 /* Group Protection Mode */ 19319ca68d9SBenno Rice #define Mx_CTR_PPM 0x40000000 /* Page Protection Mode */ 19419ca68d9SBenno Rice #define Mx_CTR_CIDEF 0x20000000 /* Cache-Inhibit DEFault */ 19519ca68d9SBenno Rice #define MD_CTR_WTDEF 0x20000000 /* Write-Through DEFault */ 19619ca68d9SBenno Rice #define Mx_CTR_RSV4 0x08000000 /* Reserve 4 TLB entries */ 19719ca68d9SBenno Rice #define MD_CTR_TWAM 0x04000000 /* TableWalk Assist Mode */ 19819ca68d9SBenno Rice #define Mx_CTR_PPCS 0x02000000 /* Priv/user state compare mode */ 19919ca68d9SBenno Rice #define Mx_CTR_TLB_INDX 0x000001f0 /* TLB index mask */ 20019ca68d9SBenno Rice #define Mx_CTR_TLB_INDX_BITPOS 8 /* TLB index shift */ 20119ca68d9SBenno Rice #define SPR_MI_AP 0x312 /* ..8 IMMU access protection */ 20219ca68d9SBenno Rice #define Mx_GP_SUPER(n) (0 << (2*(15-(n)))) /* access is supervisor */ 20319ca68d9SBenno Rice #define Mx_GP_PAGE (1 << (2*(15-(n)))) /* access is page protect */ 20419ca68d9SBenno Rice #define Mx_GP_SWAPPED (2 << (2*(15-(n)))) /* access is swapped */ 20519ca68d9SBenno Rice #define Mx_GP_USER (3 << (2*(15-(n)))) /* access is user */ 20619ca68d9SBenno Rice #define SPR_MI_EPN 0x313 /* ..8 IMMU effective number */ 20719ca68d9SBenno Rice #define Mx_EPN_EPN 0xfffff000 /* Effective Page Number mask */ 20819ca68d9SBenno Rice #define Mx_EPN_EV 0x00000020 /* Entry Valid */ 20919ca68d9SBenno Rice #define Mx_EPN_ASID 0x0000000f /* Address Space ID */ 21019ca68d9SBenno Rice #define SPR_MI_TWC 0x315 /* ..8 IMMU tablewalk control */ 21119ca68d9SBenno Rice #define MD_TWC_L2TB 0xfffff000 /* Level-2 Tablewalk Base */ 21219ca68d9SBenno Rice #define Mx_TWC_APG 0x000001e0 /* Access Protection Group */ 21319ca68d9SBenno Rice #define Mx_TWC_G 0x00000010 /* Guarded memory */ 21419ca68d9SBenno Rice #define Mx_TWC_PS 0x0000000c /* Page Size (L1) */ 21519ca68d9SBenno Rice #define MD_TWC_WT 0x00000002 /* Write-Through */ 21619ca68d9SBenno Rice #define Mx_TWC_V 0x00000001 /* Entry Valid */ 21719ca68d9SBenno Rice #define SPR_MI_RPN 0x316 /* ..8 IMMU real (phys) page number */ 21819ca68d9SBenno Rice #define Mx_RPN_RPN 0xfffff000 /* Real Page Number */ 21919ca68d9SBenno Rice #define Mx_RPN_PP 0x00000ff0 /* Page Protection */ 22019ca68d9SBenno Rice #define Mx_RPN_SPS 0x00000008 /* Small Page Size */ 22119ca68d9SBenno Rice #define Mx_RPN_SH 0x00000004 /* SHared page */ 22219ca68d9SBenno Rice #define Mx_RPN_CI 0x00000002 /* Cache Inhibit */ 22319ca68d9SBenno Rice #define Mx_RPN_V 0x00000001 /* Valid */ 22419ca68d9SBenno Rice #define SPR_MD_CTR 0x318 /* ..8 DMMU control */ 22519ca68d9SBenno Rice #define SPR_M_CASID 0x319 /* ..8 CASID */ 22619ca68d9SBenno Rice #define M_CASID 0x0000000f /* Current AS Id */ 22719ca68d9SBenno Rice #define SPR_MD_AP 0x31a /* ..8 DMMU access protection */ 22819ca68d9SBenno Rice #define SPR_MD_EPN 0x31b /* ..8 DMMU effective number */ 22919ca68d9SBenno Rice #define SPR_M_TWB 0x31c /* ..8 MMU tablewalk base */ 23019ca68d9SBenno Rice #define M_TWB_L1TB 0xfffff000 /* level-1 translation base */ 23119ca68d9SBenno Rice #define M_TWB_L1INDX 0x00000ffc /* level-1 index */ 23219ca68d9SBenno Rice #define SPR_MD_TWC 0x31d /* ..8 DMMU tablewalk control */ 23319ca68d9SBenno Rice #define SPR_MD_RPN 0x31e /* ..8 DMMU real (phys) page number */ 23419ca68d9SBenno Rice #define SPR_MD_TW 0x31f /* ..8 MMU tablewalk scratch */ 23519ca68d9SBenno Rice #define SPR_MI_CAM 0x330 /* ..8 IMMU CAM entry read */ 23619ca68d9SBenno Rice #define SPR_MI_RAM0 0x331 /* ..8 IMMU RAM entry read reg 0 */ 23719ca68d9SBenno Rice #define SPR_MI_RAM1 0x332 /* ..8 IMMU RAM entry read reg 1 */ 23819ca68d9SBenno Rice #define SPR_MD_CAM 0x338 /* ..8 IMMU CAM entry read */ 23919ca68d9SBenno Rice #define SPR_MD_RAM0 0x339 /* ..8 IMMU RAM entry read reg 0 */ 24019ca68d9SBenno Rice #define SPR_MD_RAM1 0x33a /* ..8 IMMU RAM entry read reg 1 */ 241b57e802aSBenno Rice #define SPR_UMMCR2 0x3a0 /* .6. User Monitor Mode Control Register 2 */ 242b57e802aSBenno Rice #define SPR_UMMCR0 0x3a8 /* .6. User Monitor Mode Control Register 0 */ 243b57e802aSBenno Rice #define SPR_USIA 0x3ab /* .6. User Sampled Instruction Address */ 244b57e802aSBenno Rice #define SPR_UMMCR1 0x3ac /* .6. User Monitor Mode Control Register 1 */ 245b57e802aSBenno Rice #define SPR_ZPR 0x3b0 /* 4.. Zone Protection Register */ 246b57e802aSBenno Rice #define SPR_MMCR2 0x3b0 /* .6. Monitor Mode Control Register 2 */ 247b57e802aSBenno Rice #define SPR_MMCR2_THRESHMULT_32 0x80000000 /* Multiply MMCR0 threshold by 32 */ 248b57e802aSBenno Rice #define SPR_MMCR2_THRESHMULT_2 0x00000000 /* Multiply MMCR0 threshold by 2 */ 249b57e802aSBenno Rice #define SPR_PID 0x3b1 /* 4.. Process ID */ 250b57e802aSBenno Rice #define SPR_PMC5 0x3b1 /* .6. Performance Counter Register 5 */ 251b57e802aSBenno Rice #define SPR_PMC6 0x3b2 /* .6. Performance Counter Register 6 */ 252b57e802aSBenno Rice #define SPR_CCR0 0x3b3 /* 4.. Core Configuration Register 0 */ 253b57e802aSBenno Rice #define SPR_IAC3 0x3b4 /* 4.. Instruction Address Compare 3 */ 254b57e802aSBenno Rice #define SPR_IAC4 0x3b5 /* 4.. Instruction Address Compare 4 */ 255b57e802aSBenno Rice #define SPR_DVC1 0x3b6 /* 4.. Data Value Compare 1 */ 256b57e802aSBenno Rice #define SPR_DVC2 0x3b7 /* 4.. Data Value Compare 2 */ 257b57e802aSBenno Rice #define SPR_MMCR0 0x3b8 /* .6. Monitor Mode Control Register 0 */ 258b57e802aSBenno Rice #define SPR_MMCR0_FC 0x80000000 /* Freeze counters */ 259b57e802aSBenno Rice #define SPR_MMCR0_FCS 0x40000000 /* Freeze counters in supervisor mode */ 260b57e802aSBenno Rice #define SPR_MMCR0_FCP 0x20000000 /* Freeze counters in user mode */ 261b57e802aSBenno Rice #define SPR_MMCR0_FCM1 0x10000000 /* Freeze counters when mark=1 */ 262b57e802aSBenno Rice #define SPR_MMCR0_FCM0 0x08000000 /* Freeze counters when mark=0 */ 263b57e802aSBenno Rice #define SPR_MMCR0_PMXE 0x04000000 /* Enable PM interrupt */ 264b57e802aSBenno Rice #define SPR_MMCR0_FCECE 0x02000000 /* Freeze counters after event */ 265b57e802aSBenno Rice #define SPR_MMCR0_TBSEL_15 0x01800000 /* Count bit 15 of TBL */ 266b57e802aSBenno Rice #define SPR_MMCR0_TBSEL_19 0x01000000 /* Count bit 19 of TBL */ 267b57e802aSBenno Rice #define SPR_MMCR0_TBSEL_23 0x00800000 /* Count bit 23 of TBL */ 268b57e802aSBenno Rice #define SPR_MMCR0_TBSEL_31 0x00000000 /* Count bit 31 of TBL */ 269b57e802aSBenno Rice #define SPR_MMCR0_TBEE 0x00400000 /* Time-base event enable */ 270b57e802aSBenno Rice #define SPR_MMCRO_THRESHOLD(x) ((x) << 16) /* Threshold value */ 271b57e802aSBenno Rice #define SPR_MMCR0_PMC1CE 0x00008000 /* PMC1 condition enable */ 272b57e802aSBenno Rice #define SPR_MMCR0_PMCNCE 0x00004000 /* PMCn condition enable */ 273b57e802aSBenno Rice #define SPR_MMCR0_TRIGGER 0x00002000 /* Trigger */ 274b57e802aSBenno Rice #define SPR_MMCR0_PMC1SEL(x) ((x) << 6) /* PMC1 selector */ 275b57e802aSBenno Rice #define SPR_MMCR0_PMC2SEL(x) ((x) << 0) /* PMC2 selector */ 276b57e802aSBenno Rice #define SPR_SGR 0x3b9 /* 4.. Storage Guarded Register */ 277b57e802aSBenno Rice #define SPR_PMC1 0x3b9 /* .6. Performance Counter Register 1 */ 278b57e802aSBenno Rice #define SPR_DCWR 0x3ba /* 4.. Data Cache Write-through Register */ 279b57e802aSBenno Rice #define SPR_PMC2 0x3ba /* .6. Performance Counter Register 2 */ 280b57e802aSBenno Rice #define SPR_SLER 0x3bb /* 4.. Storage Little Endian Register */ 281b57e802aSBenno Rice #define SPR_SIA 0x3bb /* .6. Sampled Instruction Address */ 282b57e802aSBenno Rice #define SPR_MMCR1 0x3bc /* .6. Monitor Mode Control Register 2 */ 283b57e802aSBenno Rice #define SPR_MMCR1_PMC3SEL(x) ((x) << 27) /* PMC 3 selector */ 284b57e802aSBenno Rice #define SPR_MMCR1_PMC4SEL(x) ((x) << 22) /* PMC 4 selector */ 285b57e802aSBenno Rice #define SPR_MMCR1_PMC5SEL(x) ((x) << 17) /* PMC 5 selector */ 286b57e802aSBenno Rice #define SPR_MMCR1_PMC6SEL(x) ((x) << 11) /* PMC 6 selector */ 287b57e802aSBenno Rice 288b57e802aSBenno Rice #define SPR_SU0R 0x3bc /* 4.. Storage User-defined 0 Register */ 289b57e802aSBenno Rice #define SPR_DBCR1 0x3bd /* 4.. Debug Control Register 1 */ 290b57e802aSBenno Rice #define SPR_PMC3 0x3bd /* .6. Performance Counter Register 3 */ 291b57e802aSBenno Rice #define SPR_PMC4 0x3be /* .6. Performance Counter Register 4 */ 292b57e802aSBenno Rice #define SPR_DMISS 0x3d0 /* .68 Data TLB Miss Address Register */ 293b57e802aSBenno Rice #define SPR_DCMP 0x3d1 /* .68 Data TLB Compare Register */ 294b57e802aSBenno Rice #define SPR_HASH1 0x3d2 /* .68 Primary Hash Address Register */ 295b57e802aSBenno Rice #define SPR_ICDBDR 0x3d3 /* 4.. Instruction Cache Debug Data Register */ 296b57e802aSBenno Rice #define SPR_HASH2 0x3d3 /* .68 Secondary Hash Address Register */ 297b57e802aSBenno Rice #define SPR_ESR 0x3d4 /* 4.. Exception Syndrome Register */ 298b57e802aSBenno Rice #define ESR_MCI 0x80000000 /* Machine check - instruction */ 299b57e802aSBenno Rice #define ESR_PIL 0x08000000 /* Program interrupt - illegal */ 300b57e802aSBenno Rice #define ESR_PPR 0x04000000 /* Program interrupt - privileged */ 301b57e802aSBenno Rice #define ESR_PTR 0x02000000 /* Program interrupt - trap */ 302b57e802aSBenno Rice #define ESR_DST 0x00800000 /* Data storage interrupt - store fault */ 303b57e802aSBenno Rice #define ESR_DIZ 0x00800000 /* Data/instruction storage interrupt - zone fault */ 304b57e802aSBenno Rice #define ESR_U0F 0x00008000 /* Data storage interrupt - U0 fault */ 305b57e802aSBenno Rice #define SPR_IMISS 0x3d4 /* .68 Instruction TLB Miss Address Register */ 306b57e802aSBenno Rice #define SPR_TLBMISS 0x3d4 /* .6. TLB Miss Address Register */ 307b57e802aSBenno Rice #define SPR_DEAR 0x3d5 /* 4.. Data Error Address Register */ 308b57e802aSBenno Rice #define SPR_ICMP 0x3d5 /* .68 Instruction TLB Compare Register */ 309b57e802aSBenno Rice #define SPR_PTEHI 0x3d5 /* .6. Instruction TLB Compare Register */ 310b57e802aSBenno Rice #define SPR_EVPR 0x3d6 /* 4.. Exception Vector Prefix Register */ 311b57e802aSBenno Rice #define SPR_RPA 0x3d6 /* .68 Required Physical Address Register */ 312b57e802aSBenno Rice #define SPR_PTELO 0x3d6 /* .6. Required Physical Address Register */ 313b57e802aSBenno Rice #define SPR_TSR 0x3d8 /* 4.. Timer Status Register */ 314b57e802aSBenno Rice #define TSR_ENW 0x80000000 /* Enable Next Watchdog */ 315b57e802aSBenno Rice #define TSR_WIS 0x40000000 /* Watchdog Interrupt Status */ 316b57e802aSBenno Rice #define TSR_WRS_MASK 0x30000000 /* Watchdog Reset Status */ 317b57e802aSBenno Rice #define TSR_WRS_NONE 0x00000000 /* No watchdog reset has occurred */ 318b57e802aSBenno Rice #define TSR_WRS_CORE 0x10000000 /* Core reset was forced by the watchdog */ 319b57e802aSBenno Rice #define TSR_WRS_CHIP 0x20000000 /* Chip reset was forced by the watchdog */ 320b57e802aSBenno Rice #define TSR_WRS_SYSTEM 0x30000000 /* System reset was forced by the watchdog */ 321b57e802aSBenno Rice #define TSR_PIS 0x08000000 /* PIT Interrupt Status */ 322b57e802aSBenno Rice #define TSR_FIS 0x04000000 /* FIT Interrupt Status */ 323b57e802aSBenno Rice #define SPR_TCR 0x3da /* 4.. Timer Control Register */ 324b57e802aSBenno Rice #define TCR_WP_MASK 0xc0000000 /* Watchdog Period mask */ 325b57e802aSBenno Rice #define TCR_WP_2_17 0x00000000 /* 2**17 clocks */ 326b57e802aSBenno Rice #define TCR_WP_2_21 0x40000000 /* 2**21 clocks */ 327b57e802aSBenno Rice #define TCR_WP_2_25 0x80000000 /* 2**25 clocks */ 328b57e802aSBenno Rice #define TCR_WP_2_29 0xc0000000 /* 2**29 clocks */ 329b57e802aSBenno Rice #define TCR_WRC_MASK 0x30000000 /* Watchdog Reset Control mask */ 330b57e802aSBenno Rice #define TCR_WRC_NONE 0x00000000 /* No watchdog reset */ 331b57e802aSBenno Rice #define TCR_WRC_CORE 0x10000000 /* Core reset */ 332b57e802aSBenno Rice #define TCR_WRC_CHIP 0x20000000 /* Chip reset */ 333b57e802aSBenno Rice #define TCR_WRC_SYSTEM 0x30000000 /* System reset */ 334b57e802aSBenno Rice #define TCR_WIE 0x08000000 /* Watchdog Interrupt Enable */ 335b57e802aSBenno Rice #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */ 336b57e802aSBenno Rice #define TCR_FP_MASK 0x03000000 /* FIT Period */ 337b57e802aSBenno Rice #define TCR_FP_2_9 0x00000000 /* 2**9 clocks */ 338b57e802aSBenno Rice #define TCR_FP_2_13 0x01000000 /* 2**13 clocks */ 339b57e802aSBenno Rice #define TCR_FP_2_17 0x02000000 /* 2**17 clocks */ 340b57e802aSBenno Rice #define TCR_FP_2_21 0x03000000 /* 2**21 clocks */ 341b57e802aSBenno Rice #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */ 342b57e802aSBenno Rice #define TCR_ARE 0x00400000 /* Auto Reload Enable */ 343b57e802aSBenno Rice #define SPR_PIT 0x3db /* 4.. Programmable Interval Timer */ 344b57e802aSBenno Rice #define SPR_SRR2 0x3de /* 4.. Save/Restore Register 2 */ 345b57e802aSBenno Rice #define SPR_SRR3 0x3df /* 4.. Save/Restore Register 3 */ 346b57e802aSBenno Rice #define SPR_DBSR 0x3f0 /* 4.. Debug Status Register */ 347b57e802aSBenno Rice #define DBSR_IC 0x80000000 /* Instruction completion debug event */ 348b57e802aSBenno Rice #define DBSR_BT 0x40000000 /* Branch Taken debug event */ 349b57e802aSBenno Rice #define DBSR_EDE 0x20000000 /* Exception debug event */ 350b57e802aSBenno Rice #define DBSR_TIE 0x10000000 /* Trap Instruction debug event */ 351b57e802aSBenno Rice #define DBSR_UDE 0x08000000 /* Unconditional debug event */ 352b57e802aSBenno Rice #define DBSR_IA1 0x04000000 /* IAC1 debug event */ 353b57e802aSBenno Rice #define DBSR_IA2 0x02000000 /* IAC2 debug event */ 354b57e802aSBenno Rice #define DBSR_DR1 0x01000000 /* DAC1 Read debug event */ 355b57e802aSBenno Rice #define DBSR_DW1 0x00800000 /* DAC1 Write debug event */ 356b57e802aSBenno Rice #define DBSR_DR2 0x00400000 /* DAC2 Read debug event */ 357b57e802aSBenno Rice #define DBSR_DW2 0x00200000 /* DAC2 Write debug event */ 358b57e802aSBenno Rice #define DBSR_IDE 0x00100000 /* Imprecise debug event */ 359b57e802aSBenno Rice #define DBSR_IA3 0x00080000 /* IAC3 debug event */ 360b57e802aSBenno Rice #define DBSR_IA4 0x00040000 /* IAC4 debug event */ 361b57e802aSBenno Rice #define DBSR_MRR 0x00000300 /* Most recent reset */ 362b57e802aSBenno Rice #define SPR_HID0 0x3f0 /* ..8 Hardware Implementation Register 0 */ 363b57e802aSBenno Rice #define SPR_HID1 0x3f1 /* ..8 Hardware Implementation Register 1 */ 364b57e802aSBenno Rice #define SPR_DBCR0 0x3f2 /* 4.. Debug Control Register 0 */ 365b57e802aSBenno Rice #define DBCR0_EDM 0x80000000 /* External Debug Mode */ 366b57e802aSBenno Rice #define DBCR0_IDM 0x40000000 /* Internal Debug Mode */ 367b57e802aSBenno Rice #define DBCR0_RST_MASK 0x30000000 /* ReSeT */ 368b57e802aSBenno Rice #define DBCR0_RST_NONE 0x00000000 /* No action */ 369b57e802aSBenno Rice #define DBCR0_RST_CORE 0x10000000 /* Core reset */ 370b57e802aSBenno Rice #define DBCR0_RST_CHIP 0x20000000 /* Chip reset */ 371b57e802aSBenno Rice #define DBCR0_RST_SYSTEM 0x30000000 /* System reset */ 372b57e802aSBenno Rice #define DBCR0_IC 0x08000000 /* Instruction Completion debug event */ 373b57e802aSBenno Rice #define DBCR0_BT 0x04000000 /* Branch Taken debug event */ 374b57e802aSBenno Rice #define DBCR0_EDE 0x02000000 /* Exception Debug Event */ 375b57e802aSBenno Rice #define DBCR0_TDE 0x01000000 /* Trap Debug Event */ 376b57e802aSBenno Rice #define DBCR0_IA1 0x00800000 /* IAC (Instruction Address Compare) 1 debug event */ 377b57e802aSBenno Rice #define DBCR0_IA2 0x00400000 /* IAC 2 debug event */ 378b57e802aSBenno Rice #define DBCR0_IA12 0x00200000 /* Instruction Address Range Compare 1-2 */ 379b57e802aSBenno Rice #define DBCR0_IA12X 0x00100000 /* IA12 eXclusive */ 380b57e802aSBenno Rice #define DBCR0_IA3 0x00080000 /* IAC 3 debug event */ 381b57e802aSBenno Rice #define DBCR0_IA4 0x00040000 /* IAC 4 debug event */ 382b57e802aSBenno Rice #define DBCR0_IA34 0x00020000 /* Instruction Address Range Compare 3-4 */ 383b57e802aSBenno Rice #define DBCR0_IA34X 0x00010000 /* IA34 eXclusive */ 384b57e802aSBenno Rice #define DBCR0_IA12T 0x00008000 /* Instruction Address Range Compare 1-2 range Toggle */ 385b57e802aSBenno Rice #define DBCR0_IA34T 0x00004000 /* Instruction Address Range Compare 3-4 range Toggle */ 386b57e802aSBenno Rice #define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */ 387b57e802aSBenno Rice #define SPR_IABR 0x3f2 /* ..8 Instruction Address Breakpoint Register 0 */ 388b57e802aSBenno Rice #define SPR_HID2 0x3f3 /* ..8 Hardware Implementation Register 2 */ 389b57e802aSBenno Rice #define SPR_IAC1 0x3f4 /* 4.. Instruction Address Compare 1 */ 390b57e802aSBenno Rice #define SPR_IAC2 0x3f5 /* 4.. Instruction Address Compare 2 */ 391b57e802aSBenno Rice #define SPR_DABR 0x3f5 /* .6. Data Address Breakpoint Register */ 392b57e802aSBenno Rice #define SPR_DAC1 0x3f6 /* 4.. Data Address Compare 1 */ 39319ca68d9SBenno Rice #define SPR_MSSCR0 0x3f6 /* .6. Memory SubSystem Control Register */ 39419ca68d9SBenno Rice #define MSSCR0_SHDEN 0x80000000 /* 0: Shared-state enable */ 39519ca68d9SBenno Rice #define MSSCR0_SHDPEN3 0x40000000 /* 1: ~SHD[01] signal enable in MEI mode */ 39619ca68d9SBenno Rice #define MSSCR0_L1INTVEN 0x38000000 /* 2-4: L1 data cache ~HIT intervention enable */ 39719ca68d9SBenno Rice #define MSSCR0_L2INTVEN 0x07000000 /* 5-7: L2 data cache ~HIT intervention enable*/ 39819ca68d9SBenno Rice #define MSSCR0_DL1HWF 0x00800000 /* 8: L1 data cache hardware flush */ 39919ca68d9SBenno Rice #define MSSCR0_MBO 0x00400000 /* 9: must be one */ 40019ca68d9SBenno Rice #define MSSCR0_EMODE 0x00200000 /* 10: MPX bus mode (read-only) */ 40119ca68d9SBenno Rice #define MSSCR0_ABD 0x00100000 /* 11: address bus driven (read-only) */ 40219ca68d9SBenno Rice #define MSSCR0_MBZ 0x000fffff /* 12-31: must be zero */ 403b57e802aSBenno Rice #define SPR_DAC2 0x3f7 /* 4.. Data Address Compare 2 */ 404b57e802aSBenno Rice #define SPR_L2PM 0x3f8 /* .6. L2 Private Memory Control Register */ 405b57e802aSBenno Rice #define SPR_L2CR 0x3f9 /* .6. L2 Control Register */ 406b57e802aSBenno Rice #define L2CR_L2E 0x80000000 /* 0: L2 enable */ 407b57e802aSBenno Rice #define L2CR_L2PE 0x40000000 /* 1: L2 data parity enable */ 408b57e802aSBenno Rice #define L2CR_L2SIZ 0x30000000 /* 2-3: L2 size */ 409b57e802aSBenno Rice #define L2SIZ_2M 0x00000000 410b57e802aSBenno Rice #define L2SIZ_256K 0x10000000 411b57e802aSBenno Rice #define L2SIZ_512K 0x20000000 412b57e802aSBenno Rice #define L2SIZ_1M 0x30000000 413b57e802aSBenno Rice #define L2CR_L2CLK 0x0e000000 /* 4-6: L2 clock ratio */ 414b57e802aSBenno Rice #define L2CLK_DIS 0x00000000 /* disable L2 clock */ 415b57e802aSBenno Rice #define L2CLK_10 0x02000000 /* core clock / 1 */ 416b57e802aSBenno Rice #define L2CLK_15 0x04000000 /* / 1.5 */ 417b57e802aSBenno Rice #define L2CLK_20 0x08000000 /* / 2 */ 418b57e802aSBenno Rice #define L2CLK_25 0x0a000000 /* / 2.5 */ 419b57e802aSBenno Rice #define L2CLK_30 0x0c000000 /* / 3 */ 420b57e802aSBenno Rice #define L2CR_L2RAM 0x01800000 /* 7-8: L2 RAM type */ 421b57e802aSBenno Rice #define L2RAM_FLOWTHRU_BURST 0x00000000 422b57e802aSBenno Rice #define L2RAM_PIPELINE_BURST 0x01000000 423b57e802aSBenno Rice #define L2RAM_PIPELINE_LATE 0x01800000 424b57e802aSBenno Rice #define L2CR_L2DO 0x00400000 /* 9: L2 data-only. 425b57e802aSBenno Rice Setting this bit disables instruction 426b57e802aSBenno Rice caching. */ 427b57e802aSBenno Rice #define L2CR_L2I 0x00200000 /* 10: L2 global invalidate. */ 428b57e802aSBenno Rice #define L2CR_L2CTL 0x00100000 /* 11: L2 RAM control (ZZ enable). 429b57e802aSBenno Rice Enables automatic operation of the 430b57e802aSBenno Rice L2ZZ (low-power mode) signal. */ 431b57e802aSBenno Rice #define L2CR_L2WT 0x00080000 /* 12: L2 write-through. */ 432b57e802aSBenno Rice #define L2CR_L2TS 0x00040000 /* 13: L2 test support. */ 433b57e802aSBenno Rice #define L2CR_L2OH 0x00030000 /* 14-15: L2 output hold. */ 434b57e802aSBenno Rice #define L2CR_L2SL 0x00008000 /* 16: L2 DLL slow. */ 435b57e802aSBenno Rice #define L2CR_L2DF 0x00004000 /* 17: L2 differential clock. */ 436b57e802aSBenno Rice #define L2CR_L2BYP 0x00002000 /* 18: L2 DLL bypass. */ 43719ca68d9SBenno Rice #define L2CR_L2FA 0x00001000 /* 19: L2 flush assist (for software flush). */ 43819ca68d9SBenno Rice #define L2CR_L2HWF 0x00000800 /* 20: L2 hardware flush. */ 43919ca68d9SBenno Rice #define L2CR_L2IO 0x00000400 /* 21: L2 instruction-only. */ 44019ca68d9SBenno Rice #define L2CR_L2CLKSTP 0x00000200 /* 22: L2 clock stop. */ 44119ca68d9SBenno Rice #define L2CR_L2DRO 0x00000100 /* 23: L2DLL rollover checkstop enable. */ 442b57e802aSBenno Rice #define L2CR_L2IP 0x00000001 /* 31: L2 global invalidate in */ 443b57e802aSBenno Rice /* progress (read only). */ 444b57e802aSBenno Rice #define SPR_L3CR 0x3fa /* .6. L3 Control Register */ 445b57e802aSBenno Rice #define L3CR_L3E 0x80000000 /* 0: L3 enable */ 446b57e802aSBenno Rice #define L3CR_L3SIZ 0x10000000 /* 3: L3 size (0=1MB, 1=2MB) */ 447b57e802aSBenno Rice #define SPR_DCCR 0x3fa /* 4.. Data Cache Cachability Register */ 448b57e802aSBenno Rice #define SPR_ICCR 0x3fb /* 4.. Instruction Cache Cachability Register */ 449b57e802aSBenno Rice #define SPR_THRM1 0x3fc /* .6. Thermal Management Register */ 450b57e802aSBenno Rice #define SPR_THRM2 0x3fd /* .6. Thermal Management Register */ 451b57e802aSBenno Rice #define SPR_THRM_TIN 0x80000000 /* Thermal interrupt bit (RO) */ 452b57e802aSBenno Rice #define SPR_THRM_TIV 0x40000000 /* Thermal interrupt valid (RO) */ 453b57e802aSBenno Rice #define SPR_THRM_THRESHOLD(x) ((x) << 23) /* Thermal sensor threshold */ 454b57e802aSBenno Rice #define SPR_THRM_TID 0x00000004 /* Thermal interrupt direction */ 455b57e802aSBenno Rice #define SPR_THRM_TIE 0x00000002 /* Thermal interrupt enable */ 456b57e802aSBenno Rice #define SPR_THRM_VALID 0x00000001 /* Valid bit */ 457b57e802aSBenno Rice #define SPR_THRM3 0x3fe /* .6. Thermal Management Register */ 458b57e802aSBenno Rice #define SPR_THRM_TIMER(x) ((x) << 1) /* Sampling interval timer */ 459b57e802aSBenno Rice #define SPR_THRM_ENABLE 0x00000001 /* TAU Enable */ 460b57e802aSBenno Rice #define SPR_FPECR 0x3fe /* .6. Floating-Point Exception Cause Register */ 461b57e802aSBenno Rice #define SPR_PIR 0x3ff /* .6. Processor Identification Register */ 462b57e802aSBenno Rice 463b57e802aSBenno Rice /* Time Base Register declarations */ 464b57e802aSBenno Rice #define TBR_TBL 0x10c /* 468 Time Base Lower */ 465b57e802aSBenno Rice #define TBR_TBU 0x10d /* 468 Time Base Upper */ 466b57e802aSBenno Rice 467b57e802aSBenno Rice /* Performance counter declarations */ 468b57e802aSBenno Rice #define PMC_OVERFLOW 0x80000000 /* Counter has overflowed */ 469b57e802aSBenno Rice 470b57e802aSBenno Rice /* The first five countable [non-]events are common to all the PMC's */ 471b57e802aSBenno Rice #define PMCN_NONE 0 /* Count nothing */ 472b57e802aSBenno Rice #define PMCN_CYCLES 1 /* Processor cycles */ 473b57e802aSBenno Rice #define PMCN_ICOMP 2 /* Instructions completed */ 474b57e802aSBenno Rice #define PMCN_TBLTRANS 3 /* TBL bit transitions */ 475b57e802aSBenno Rice #define PCMN_IDISPATCH 4 /* Instructions dispatched */ 476b57e802aSBenno Rice 477b57e802aSBenno Rice #endif /* !_POWERPC_SPR_H_ */ 478