160727d8bSWarner Losh /*- 271e3c308SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 371e3c308SPedro F. Giffuni * 4b57e802aSBenno Rice * Copyright (c) 2001 The NetBSD Foundation, Inc. 5b57e802aSBenno Rice * All rights reserved. 6b57e802aSBenno Rice * 7b57e802aSBenno Rice * Redistribution and use in source and binary forms, with or without 8b57e802aSBenno Rice * modification, are permitted provided that the following conditions 9b57e802aSBenno Rice * are met: 10b57e802aSBenno Rice * 1. Redistributions of source code must retain the above copyright 11b57e802aSBenno Rice * notice, this list of conditions and the following disclaimer. 12b57e802aSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 13b57e802aSBenno Rice * notice, this list of conditions and the following disclaimer in the 14b57e802aSBenno Rice * documentation and/or other materials provided with the distribution. 15b57e802aSBenno Rice * 16b57e802aSBenno Rice * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 17b57e802aSBenno Rice * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 18b57e802aSBenno Rice * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 19b57e802aSBenno Rice * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 20b57e802aSBenno Rice * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21b57e802aSBenno Rice * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22b57e802aSBenno Rice * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23b57e802aSBenno Rice * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24b57e802aSBenno Rice * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25b57e802aSBenno Rice * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26b57e802aSBenno Rice * POSSIBILITY OF SUCH DAMAGE. 27b57e802aSBenno Rice * 2819ca68d9SBenno Rice * $NetBSD: spr.h,v 1.25 2002/08/14 15:38:40 matt Exp $ 29b57e802aSBenno Rice * $FreeBSD$ 30b57e802aSBenno Rice */ 31b57e802aSBenno Rice #ifndef _POWERPC_SPR_H_ 32b57e802aSBenno Rice #define _POWERPC_SPR_H_ 33b57e802aSBenno Rice 34b57e802aSBenno Rice #ifndef _LOCORE 35b57e802aSBenno Rice #define mtspr(reg, val) \ 36b57e802aSBenno Rice __asm __volatile("mtspr %0,%1" : : "K"(reg), "r"(val)) 37b57e802aSBenno Rice #define mfspr(reg) \ 3819ca68d9SBenno Rice ( { register_t val; \ 39b57e802aSBenno Rice __asm __volatile("mfspr %0,%1" : "=r"(val) : "K"(reg)); \ 40b57e802aSBenno Rice val; } ) 411c96bdd1SNathan Whitehorn 42c3e289e1SNathan Whitehorn #ifndef __powerpc64__ 43c3e289e1SNathan Whitehorn 441c96bdd1SNathan Whitehorn /* The following routines allow manipulation of the full 64-bit width 451c96bdd1SNathan Whitehorn * of SPRs on 64 bit CPUs in bridge mode */ 461c96bdd1SNathan Whitehorn 471c96bdd1SNathan Whitehorn #define mtspr64(reg,valhi,vallo,scratch) \ 481c96bdd1SNathan Whitehorn __asm __volatile(" \ 491c96bdd1SNathan Whitehorn mfmsr %0; \ 50999987e5SNathan Whitehorn insrdi %0,%5,1,0; \ 511c96bdd1SNathan Whitehorn mtmsrd %0; \ 521c96bdd1SNathan Whitehorn isync; \ 531c96bdd1SNathan Whitehorn \ 541c96bdd1SNathan Whitehorn sld %1,%1,%4; \ 551c96bdd1SNathan Whitehorn or %1,%1,%2; \ 561c96bdd1SNathan Whitehorn mtspr %3,%1; \ 571c96bdd1SNathan Whitehorn srd %1,%1,%4; \ 581c96bdd1SNathan Whitehorn \ 591c96bdd1SNathan Whitehorn clrldi %0,%0,1; \ 601c96bdd1SNathan Whitehorn mtmsrd %0; \ 611c96bdd1SNathan Whitehorn isync;" \ 62999987e5SNathan Whitehorn : "=r"(scratch), "=r"(valhi) : "r"(vallo), "K"(reg), "r"(32), "r"(1)) 631c96bdd1SNathan Whitehorn 641c96bdd1SNathan Whitehorn #define mfspr64upper(reg,scratch) \ 651c96bdd1SNathan Whitehorn ( { register_t val; \ 661c96bdd1SNathan Whitehorn __asm __volatile(" \ 671c96bdd1SNathan Whitehorn mfmsr %0; \ 68999987e5SNathan Whitehorn insrdi %0,%4,1,0; \ 691c96bdd1SNathan Whitehorn mtmsrd %0; \ 701c96bdd1SNathan Whitehorn isync; \ 711c96bdd1SNathan Whitehorn \ 721c96bdd1SNathan Whitehorn mfspr %1,%2; \ 731c96bdd1SNathan Whitehorn srd %1,%1,%3; \ 741c96bdd1SNathan Whitehorn \ 751c96bdd1SNathan Whitehorn clrldi %0,%0,1; \ 761c96bdd1SNathan Whitehorn mtmsrd %0; \ 771c96bdd1SNathan Whitehorn isync;" \ 78999987e5SNathan Whitehorn : "=r"(scratch), "=r"(val) : "K"(reg), "r"(32), "r"(1)); \ 791c96bdd1SNathan Whitehorn val; } ) 801c96bdd1SNathan Whitehorn 81c3e289e1SNathan Whitehorn #endif 82c3e289e1SNathan Whitehorn 83b57e802aSBenno Rice #endif /* _LOCORE */ 84b57e802aSBenno Rice 85b57e802aSBenno Rice /* 86b57e802aSBenno Rice * Special Purpose Register declarations. 87b57e802aSBenno Rice * 88b57e802aSBenno Rice * The first column in the comments indicates which PowerPC 89b57e802aSBenno Rice * architectures the SPR is valid on - 4 for 4xx series, 90b57e802aSBenno Rice * 6 for 6xx/7xx series and 8 for 8xx and 8xxx series. 91b57e802aSBenno Rice */ 92b57e802aSBenno Rice 93b57e802aSBenno Rice #define SPR_MQ 0x000 /* .6. 601 MQ register */ 94b57e802aSBenno Rice #define SPR_XER 0x001 /* 468 Fixed Point Exception Register */ 958b7f0d83SJustin Hibbits #define SPR_DSCR 0x003 /* .6. Data Stream Control Register (Unprivileged) */ 96b57e802aSBenno Rice #define SPR_RTCU_R 0x004 /* .6. 601 RTC Upper - Read */ 97b57e802aSBenno Rice #define SPR_RTCL_R 0x005 /* .6. 601 RTC Lower - Read */ 98b57e802aSBenno Rice #define SPR_LR 0x008 /* 468 Link Register */ 99b57e802aSBenno Rice #define SPR_CTR 0x009 /* 468 Count Register */ 1008b7f0d83SJustin Hibbits #define SPR_DSCRP 0x011 /* Data Stream Control Register (Privileged) */ 101b57e802aSBenno Rice #define SPR_DSISR 0x012 /* .68 DSI exception source */ 102b57e802aSBenno Rice #define DSISR_DIRECT 0x80000000 /* Direct-store error exception */ 103b57e802aSBenno Rice #define DSISR_NOTFOUND 0x40000000 /* Translation not found */ 104b57e802aSBenno Rice #define DSISR_PROTECT 0x08000000 /* Memory access not permitted */ 105b57e802aSBenno Rice #define DSISR_INVRX 0x04000000 /* Reserve-indexed insn direct-store access */ 106b57e802aSBenno Rice #define DSISR_STORE 0x02000000 /* Store operation */ 107b57e802aSBenno Rice #define DSISR_DABR 0x00400000 /* DABR match */ 108b57e802aSBenno Rice #define DSISR_SEGMENT 0x00200000 /* XXX; not in 6xx PEM */ 109b57e802aSBenno Rice #define DSISR_EAR 0x00100000 /* eciwx/ecowx && EAR[E] == 0 */ 11081962477SJustin Hibbits #define DSISR_MC_UE_DEFERRED 0x00008000 /* UE deferred error */ 11181962477SJustin Hibbits #define DSISR_MC_UE_TABLEWALK 0x00004000 /* UE deferred error during tablewalk */ 11281962477SJustin Hibbits #define DSISR_MC_DERAT_MULTIHIT 0x00000800 /* D-ERAT multi-hit */ 11381962477SJustin Hibbits #define DSISR_MC_TLB_MULTIHIT 0x00000400 /* TLB multi-hit */ 11481962477SJustin Hibbits #define DSISR_MC_TLBIE_ERR 0x00000200 /* TLBIE or TLBIEL programming error */ 11581962477SJustin Hibbits #define DSISR_MC_SLB_PARITY 0x00000100 /* SLB parity error */ 11681962477SJustin Hibbits #define DSISR_MC_SLB_MULTIHIT 0x00000080 /* SLB Multi-hit detected (D-side) */ 11781962477SJustin Hibbits #define DSISR_MC_BAD_REAL_LD 0x00000040 /* Bad real address for load. */ 11881962477SJustin Hibbits #define DSISR_MC_BAD_ADDR 0x00000020 /* Bad address for load or store tablewalk */ 119b57e802aSBenno Rice #define SPR_DAR 0x013 /* .68 Data Address Register */ 120b57e802aSBenno Rice #define SPR_RTCU_W 0x014 /* .6. 601 RTC Upper - Write */ 121b57e802aSBenno Rice #define SPR_RTCL_W 0x015 /* .6. 601 RTC Lower - Write */ 122b57e802aSBenno Rice #define SPR_DEC 0x016 /* .68 DECrementer register */ 123b57e802aSBenno Rice #define SPR_SDR1 0x019 /* .68 Page table base address register */ 124b57e802aSBenno Rice #define SPR_SRR0 0x01a /* 468 Save/Restore Register 0 */ 125b57e802aSBenno Rice #define SPR_SRR1 0x01b /* 468 Save/Restore Register 1 */ 126ff30eecfSNathan Whitehorn #define SRR1_ISI_PFAULT 0x40000000 /* ISI page not found */ 127ff30eecfSNathan Whitehorn #define SRR1_ISI_NOEXECUTE 0x10000000 /* Memory marked no-execute */ 128ff30eecfSNathan Whitehorn #define SRR1_ISI_PP 0x08000000 /* PP bits forbid access */ 12981962477SJustin Hibbits #define SRR1_MCHK_DATA 0x00200000 /* Machine check data in DSISR */ 13081962477SJustin Hibbits #define SRR1_MCHK_IFETCH_M 0x081c0000 /* Machine check instr fetch mask */ 13181962477SJustin Hibbits #define SRR1_MCHK_IFETCH_SLBMH 0x000c0000 /* SLB multihit */ 13265bbba25SJustin Hibbits #define SPR_CFAR 0x01c /* Come From Address Register */ 13365bbba25SJustin Hibbits #define SPR_AMR 0x01d /* Authority Mask Register */ 13465bbba25SJustin Hibbits 13565bbba25SJustin Hibbits #define SPR_PID 0x030 /* 4.. Process ID */ 13665bbba25SJustin Hibbits 137ffb56695SRafal Jaworowski #define SPR_DECAR 0x036 /* ..8 Decrementer auto reload */ 13865bbba25SJustin Hibbits #define SPR_IAMR 0x03d /* Instr. Authority Mask Reg */ 13965bbba25SJustin Hibbits 14019ca68d9SBenno Rice #define SPR_EIE 0x050 /* ..8 Exception Interrupt ??? */ 14119ca68d9SBenno Rice #define SPR_EID 0x051 /* ..8 Exception Interrupt ??? */ 14219ca68d9SBenno Rice #define SPR_NRI 0x052 /* ..8 Exception Interrupt ??? */ 143ac2605b1SJustin Hibbits #define SPR_FSCR 0x099 /* Facility Status and Control Register */ 144ac2605b1SJustin Hibbits #define FSCR_IC_MASK 0xFF00000000000000ULL /* FSCR[0:7] is Interrupt Cause */ 145ac2605b1SJustin Hibbits #define FSCR_IC_FP 0x0000000000000000ULL /* FP unavailable */ 146ac2605b1SJustin Hibbits #define FSCR_IC_VSX 0x0100000000000000ULL /* VSX unavailable */ 147ac2605b1SJustin Hibbits #define FSCR_IC_DSCR 0x0200000000000000ULL /* Access to the DSCR at SPRs 3 or 17 */ 148ac2605b1SJustin Hibbits #define FSCR_IC_PM 0x0300000000000000ULL /* Read or write access of a Performance Monitor SPR in group A */ 149ac2605b1SJustin Hibbits #define FSCR_IC_BHRB 0x0400000000000000ULL /* Execution of a BHRB Instruction */ 150ac2605b1SJustin Hibbits #define FSCR_IC_HTM 0x0500000000000000ULL /* Access to a Transactional Memory */ 151b4b4b176SJustin Hibbits /* Reserved 0x0600000000000000ULL */ 152ac2605b1SJustin Hibbits #define FSCR_IC_EBB 0x0700000000000000ULL /* Access to Event-Based Branch */ 153ac2605b1SJustin Hibbits #define FSCR_IC_TAR 0x0800000000000000ULL /* Access to Target Address Register */ 154ac2605b1SJustin Hibbits #define FSCR_IC_STOP 0x0900000000000000ULL /* Access to the 'stop' instruction in privileged non-hypervisor state */ 155ac2605b1SJustin Hibbits #define FSCR_IC_MSG 0x0A00000000000000ULL /* Access to 'msgsndp' or 'msgclrp' instructions */ 156d1d73b0eSJustin Hibbits #define FSCR_IC_LM 0x0A00000000000000ULL /* Access to load monitored facility */ 157ac2605b1SJustin Hibbits #define FSCR_IC_SCV 0x0C00000000000000ULL /* Execution of a 'scv' instruction */ 158d1d73b0eSJustin Hibbits #define FSCR_SCV 0x0000000000001000 /* scv instruction available */ 159d1d73b0eSJustin Hibbits #define FSCR_LM 0x0000000000000800 /* Load monitored facilities available */ 160d1d73b0eSJustin Hibbits #define FSCR_MSGP 0x0000000000000400 /* msgsndp and SPRs available */ 161d1d73b0eSJustin Hibbits #define FSCR_TAR 0x0000000000000100 /* TAR register available */ 162d1d73b0eSJustin Hibbits #define FSCR_EBB 0x0000000000000080 /* Event-based branch available */ 163d1d73b0eSJustin Hibbits #define FSCR_DSCR 0x0000000000000004 /* DSCR available in PR state */ 16465bbba25SJustin Hibbits #define SPR_UAMOR 0x09d /* User Authority Mask Override Register */ 1653eb5d5ddSJustin Hibbits #define SPR_DPDES 0x0b0 /* .6. Directed Privileged Doorbell Exception State Register */ 166889d304bSJustin Hibbits #define SPR_USPRG0 0x100 /* 4.8 User SPR General 0 */ 16719ca68d9SBenno Rice #define SPR_VRSAVE 0x100 /* .6. AltiVec VRSAVE */ 168b57e802aSBenno Rice #define SPR_SPRG0 0x110 /* 468 SPR General 0 */ 169b57e802aSBenno Rice #define SPR_SPRG1 0x111 /* 468 SPR General 1 */ 170b57e802aSBenno Rice #define SPR_SPRG2 0x112 /* 468 SPR General 2 */ 171b57e802aSBenno Rice #define SPR_SPRG3 0x113 /* 468 SPR General 3 */ 172889d304bSJustin Hibbits #define SPR_SPRG4 0x114 /* 4.8 SPR General 4 */ 173889d304bSJustin Hibbits #define SPR_SPRG5 0x115 /* 4.8 SPR General 5 */ 174889d304bSJustin Hibbits #define SPR_SPRG6 0x116 /* 4.8 SPR General 6 */ 175889d304bSJustin Hibbits #define SPR_SPRG7 0x117 /* 4.8 SPR General 7 */ 17630a2bd2fSNathan Whitehorn #define SPR_SCOMC 0x114 /* ... SCOM Address Register (970) */ 17730a2bd2fSNathan Whitehorn #define SPR_SCOMD 0x115 /* ... SCOM Data Register (970) */ 17819ca68d9SBenno Rice #define SPR_ASR 0x118 /* ... Address Space Register (PPC64) */ 179b57e802aSBenno Rice #define SPR_EAR 0x11a /* .68 External Access Register */ 180b57e802aSBenno Rice #define SPR_PVR 0x11f /* 468 Processor Version Register */ 18119ca68d9SBenno Rice #define MPC601 0x0001 18219ca68d9SBenno Rice #define MPC603 0x0003 18319ca68d9SBenno Rice #define MPC604 0x0004 18419ca68d9SBenno Rice #define MPC602 0x0005 18519ca68d9SBenno Rice #define MPC603e 0x0006 18619ca68d9SBenno Rice #define MPC603ev 0x0007 18719ca68d9SBenno Rice #define MPC750 0x0008 1882467c62fSAdrian Chadd #define MPC750CL 0x7000 /* Nintendo Wii's Broadway */ 18919ca68d9SBenno Rice #define MPC604ev 0x0009 19019ca68d9SBenno Rice #define MPC7400 0x000c 19119ca68d9SBenno Rice #define MPC620 0x0014 19219ca68d9SBenno Rice #define IBM403 0x0020 19319ca68d9SBenno Rice #define IBM401A1 0x0021 19419ca68d9SBenno Rice #define IBM401B2 0x0022 19519ca68d9SBenno Rice #define IBM401C2 0x0023 19619ca68d9SBenno Rice #define IBM401D2 0x0024 19719ca68d9SBenno Rice #define IBM401E2 0x0025 19819ca68d9SBenno Rice #define IBM401F2 0x0026 19919ca68d9SBenno Rice #define IBM401G2 0x0027 200c3e289e1SNathan Whitehorn #define IBMRS64II 0x0033 201c3e289e1SNathan Whitehorn #define IBMRS64III 0x0034 202c3e289e1SNathan Whitehorn #define IBMPOWER4 0x0035 203c3e289e1SNathan Whitehorn #define IBMRS64III_2 0x0036 204c3e289e1SNathan Whitehorn #define IBMRS64IV 0x0037 205c3e289e1SNathan Whitehorn #define IBMPOWER4PLUS 0x0038 2061c96bdd1SNathan Whitehorn #define IBM970 0x0039 207c3e289e1SNathan Whitehorn #define IBMPOWER5 0x003a 208c3e289e1SNathan Whitehorn #define IBMPOWER5PLUS 0x003b 2091c96bdd1SNathan Whitehorn #define IBM970FX 0x003c 210c3e289e1SNathan Whitehorn #define IBMPOWER6 0x003e 211c3e289e1SNathan Whitehorn #define IBMPOWER7 0x003f 212c3e289e1SNathan Whitehorn #define IBMPOWER3 0x0040 213c3e289e1SNathan Whitehorn #define IBMPOWER3PLUS 0x0041 2141c96bdd1SNathan Whitehorn #define IBM970MP 0x0044 2151c96bdd1SNathan Whitehorn #define IBM970GX 0x0045 216d9dbc210SNathan Whitehorn #define IBMPOWERPCA2 0x0049 2175d548e66SNathan Whitehorn #define IBMPOWER7PLUS 0x004a 218770047f5SNathan Whitehorn #define IBMPOWER8E 0x004b 219f074eff1SJustin Hibbits #define IBMPOWER8NVL 0x004c 220770047f5SNathan Whitehorn #define IBMPOWER8 0x004d 221dc720811SJustin Hibbits #define IBMPOWER9 0x004e 22219ca68d9SBenno Rice #define MPC860 0x0050 223c3e289e1SNathan Whitehorn #define IBMCELLBE 0x0070 22419ca68d9SBenno Rice #define MPC8240 0x0081 225c3e289e1SNathan Whitehorn #define PA6T 0x0090 22619ca68d9SBenno Rice #define IBM405GP 0x4011 22719ca68d9SBenno Rice #define IBM405L 0x4161 22819ca68d9SBenno Rice #define IBM750FX 0x7000 2294e895c54SPeter Grehan #define MPC745X_P(v) ((v & 0xFFF8) == 0x8000) 23019ca68d9SBenno Rice #define MPC7450 0x8000 23119ca68d9SBenno Rice #define MPC7455 0x8001 232e6d3e1c2SPeter Grehan #define MPC7457 0x8002 2334e895c54SPeter Grehan #define MPC7447A 0x8003 2344e895c54SPeter Grehan #define MPC7448 0x8004 23519ca68d9SBenno Rice #define MPC7410 0x800c 23619ca68d9SBenno Rice #define MPC8245 0x8081 237cb9bdc64SRafal Jaworowski #define FSL_E500v1 0x8020 238cb9bdc64SRafal Jaworowski #define FSL_E500v2 0x8021 2394f0962fcSRafal Jaworowski #define FSL_E500mc 0x8023 2404f0962fcSRafal Jaworowski #define FSL_E5500 0x8024 241dbaeb061SJustin Hibbits #define FSL_E6500 0x8040 242dc720811SJustin Hibbits #define FSL_E300C1 0x8083 243dc720811SJustin Hibbits #define FSL_E300C2 0x8084 244dc720811SJustin Hibbits #define FSL_E300C3 0x8085 245dc720811SJustin Hibbits #define FSL_E300C4 0x8086 24619ca68d9SBenno Rice 2476d13fd63SWojciech Macek #define LPCR_PECE_WAKESET (LPCR_PECE_EXT | LPCR_PECE_DECR | LPCR_PECE_ME) 248c0248976SWojciech Macek 249889d304bSJustin Hibbits #define SPR_DBSR 0x130 /* ..8 Debug Status Register */ 250889d304bSJustin Hibbits #define DBSR_IDE 0x80000000 /* Imprecise debug event. */ 251889d304bSJustin Hibbits #define DBSR_UDE 0x40000000 /* Unconditional debug event. */ 252889d304bSJustin Hibbits #define DBSR_MRR 0x30000000 /* Most recent Reset (mask). */ 253889d304bSJustin Hibbits #define DBSR_ICMP 0x08000000 /* Instr. complete debug event. */ 254889d304bSJustin Hibbits #define DBSR_BRT 0x04000000 /* Branch taken debug event. */ 255889d304bSJustin Hibbits #define DBSR_IRPT 0x02000000 /* Interrupt taken debug event. */ 256889d304bSJustin Hibbits #define DBSR_TRAP 0x01000000 /* Trap instr. debug event. */ 257889d304bSJustin Hibbits #define DBSR_IAC1 0x00800000 /* Instr. address compare #1. */ 258889d304bSJustin Hibbits #define DBSR_IAC2 0x00400000 /* Instr. address compare #2. */ 259889d304bSJustin Hibbits #define DBSR_IAC3 0x00200000 /* Instr. address compare #3. */ 260889d304bSJustin Hibbits #define DBSR_IAC4 0x00100000 /* Instr. address compare #4. */ 261889d304bSJustin Hibbits #define DBSR_DAC1R 0x00080000 /* Data addr. read compare #1. */ 262889d304bSJustin Hibbits #define DBSR_DAC1W 0x00040000 /* Data addr. write compare #1. */ 263889d304bSJustin Hibbits #define DBSR_DAC2R 0x00020000 /* Data addr. read compare #2. */ 264889d304bSJustin Hibbits #define DBSR_DAC2W 0x00010000 /* Data addr. write compare #2. */ 265889d304bSJustin Hibbits #define DBSR_RET 0x00008000 /* Return debug event. */ 266e683c328SJustin Hibbits #define SPR_EPCR 0x133 267e683c328SJustin Hibbits #define EPCR_EXTGS 0x80000000 268e683c328SJustin Hibbits #define EPCR_DTLBGS 0x40000000 269e683c328SJustin Hibbits #define EPCR_ITLBGS 0x20000000 270e683c328SJustin Hibbits #define EPCR_DSIGS 0x10000000 271e683c328SJustin Hibbits #define EPCR_ISIGS 0x08000000 272e683c328SJustin Hibbits #define EPCR_DUVGS 0x04000000 273e683c328SJustin Hibbits #define EPCR_ICM 0x02000000 274e683c328SJustin Hibbits #define EPCR_GICMGS 0x01000000 275e683c328SJustin Hibbits #define EPCR_DGTMI 0x00800000 276e683c328SJustin Hibbits #define EPCR_DMIUH 0x00400000 277e683c328SJustin Hibbits #define EPCR_PMGS 0x00200000 278889d304bSJustin Hibbits #define SPR_DBCR0 0x134 /* ..8 Debug Control Register 0 */ 279889d304bSJustin Hibbits #define SPR_DBCR1 0x135 /* ..8 Debug Control Register 1 */ 280*0137a09dSJustin Hibbits #define SPR_DBCR2 0x136 /* ..8 Debug Control Register 2 */ 281889d304bSJustin Hibbits #define SPR_IAC1 0x138 /* ..8 Instruction Address Compare 1 */ 282889d304bSJustin Hibbits #define SPR_IAC2 0x139 /* ..8 Instruction Address Compare 2 */ 283889d304bSJustin Hibbits #define SPR_IAC3 0x13a /* ..8 Instruction Address Compare 3 */ 284889d304bSJustin Hibbits #define SPR_IAC4 0x13b /* ..8 Instruction Address Compare 4 */ 285d225a2a9SNathan Whitehorn 2864a11ed71SJustin Hibbits #define SPR_HSRR0 0x13a 2874a11ed71SJustin Hibbits #define SPR_HSRR1 0x13b 288889d304bSJustin Hibbits #define SPR_DAC1 0x13c /* ..8 Data Address Compare 1 */ 289889d304bSJustin Hibbits #define SPR_DAC2 0x13d /* ..8 Data Address Compare 2 */ 290889d304bSJustin Hibbits #define SPR_DVC1 0x13e /* ..8 Data Value Compare 1 */ 291889d304bSJustin Hibbits #define SPR_DVC2 0x13f /* ..8 Data Value Compare 2 */ 292889d304bSJustin Hibbits 293889d304bSJustin Hibbits #define SPR_LPCR 0x13e /* .6. Logical Partitioning Control */ 294d225a2a9SNathan Whitehorn #define LPCR_LPES 0x008 /* Bit 60 */ 295ef6da5e5SJustin Hibbits #define LPCR_HVICE 0x002 /* Hypervisor Virtualization Interrupt (Arch 3.0) */ 296c16359cfSBrandon Bergren #define LPCR_ILE (1ULL << 25) /* Interrupt Little-Endian (ISA 2.07) */ 29765bbba25SJustin Hibbits #define LPCR_UPRT (1ULL << 22) /* Use Process Table (ISA 3) */ 29865bbba25SJustin Hibbits #define LPCR_HR (1ULL << 20) /* Host Radix mode */ 299ef6da5e5SJustin Hibbits #define LPCR_PECE_DRBL (1ULL << 16) /* Directed Privileged Doorbell */ 300ef6da5e5SJustin Hibbits #define LPCR_PECE_HDRBL (1ULL << 15) /* Directed Hypervisor Doorbell */ 301ef6da5e5SJustin Hibbits #define LPCR_PECE_EXT (1ULL << 14) /* External exceptions */ 302ef6da5e5SJustin Hibbits #define LPCR_PECE_DECR (1ULL << 13) /* Decrementer exceptions */ 303ef6da5e5SJustin Hibbits #define LPCR_PECE_ME (1ULL << 12) /* Machine Check and Hypervisor */ 304ef6da5e5SJustin Hibbits /* Maintenance exceptions */ 305889d304bSJustin Hibbits #define SPR_LPID 0x13f /* .6. Logical Partitioning Control */ 3068af4cc4dSJustin Hibbits #define SPR_HMER 0x150 /* Hypervisor Maintenance Exception Register */ 3078af4cc4dSJustin Hibbits #define SPR_HMEER 0x151 /* Hypervisor Maintenance Exception Enable Register */ 30865bbba25SJustin Hibbits #define SPR_AMOR 0x15d /* Authority Mask Override Register */ 309d225a2a9SNathan Whitehorn 3103eb5d5ddSJustin Hibbits #define SPR_TIR 0x1be /* .6. Thread Identification Register */ 31110d0cdfcSJustin Hibbits #define SPR_PTCR 0x1d0 /* Partition Table Control Register */ 312b793c8abSJustin Hibbits #define SPR_SPEFSCR 0x200 /* ..8 Signal Processing Engine FSCR. */ 313289041e2SJustin Hibbits #define SPEFSCR_SOVH 0x80000000 314289041e2SJustin Hibbits #define SPEFSCR_OVH 0x40000000 315289041e2SJustin Hibbits #define SPEFSCR_FGH 0x20000000 316289041e2SJustin Hibbits #define SPEFSCR_FXH 0x10000000 317289041e2SJustin Hibbits #define SPEFSCR_FINVH 0x08000000 318289041e2SJustin Hibbits #define SPEFSCR_FDBZH 0x04000000 319289041e2SJustin Hibbits #define SPEFSCR_FUNFH 0x02000000 320289041e2SJustin Hibbits #define SPEFSCR_FOVFH 0x01000000 321289041e2SJustin Hibbits #define SPEFSCR_FINXS 0x00200000 322289041e2SJustin Hibbits #define SPEFSCR_FINVS 0x00100000 323289041e2SJustin Hibbits #define SPEFSCR_FDBZS 0x00080000 324289041e2SJustin Hibbits #define SPEFSCR_FUNFS 0x00040000 325289041e2SJustin Hibbits #define SPEFSCR_FOVFS 0x00020000 326289041e2SJustin Hibbits #define SPEFSCR_SOV 0x00008000 327289041e2SJustin Hibbits #define SPEFSCR_OV 0x00004000 328289041e2SJustin Hibbits #define SPEFSCR_FG 0x00002000 329289041e2SJustin Hibbits #define SPEFSCR_FX 0x00001000 330289041e2SJustin Hibbits #define SPEFSCR_FINV 0x00000800 331289041e2SJustin Hibbits #define SPEFSCR_FDBZ 0x00000400 332289041e2SJustin Hibbits #define SPEFSCR_FUNF 0x00000200 333289041e2SJustin Hibbits #define SPEFSCR_FOVF 0x00000100 334289041e2SJustin Hibbits #define SPEFSCR_FINXE 0x00000040 335289041e2SJustin Hibbits #define SPEFSCR_FINVE 0x00000020 336289041e2SJustin Hibbits #define SPEFSCR_FDBZE 0x00000010 337289041e2SJustin Hibbits #define SPEFSCR_FUNFE 0x00000008 338289041e2SJustin Hibbits #define SPEFSCR_FOVFE 0x00000004 339289041e2SJustin Hibbits #define SPEFSCR_FRMC_M 0x00000003 34019ca68d9SBenno Rice #define SPR_IBAT0U 0x210 /* .6. Instruction BAT Reg 0 Upper */ 34119ca68d9SBenno Rice #define SPR_IBAT0L 0x211 /* .6. Instruction BAT Reg 0 Lower */ 34219ca68d9SBenno Rice #define SPR_IBAT1U 0x212 /* .6. Instruction BAT Reg 1 Upper */ 34319ca68d9SBenno Rice #define SPR_IBAT1L 0x213 /* .6. Instruction BAT Reg 1 Lower */ 34419ca68d9SBenno Rice #define SPR_IBAT2U 0x214 /* .6. Instruction BAT Reg 2 Upper */ 34519ca68d9SBenno Rice #define SPR_IBAT2L 0x215 /* .6. Instruction BAT Reg 2 Lower */ 34619ca68d9SBenno Rice #define SPR_IBAT3U 0x216 /* .6. Instruction BAT Reg 3 Upper */ 34719ca68d9SBenno Rice #define SPR_IBAT3L 0x217 /* .6. Instruction BAT Reg 3 Lower */ 34819ca68d9SBenno Rice #define SPR_DBAT0U 0x218 /* .6. Data BAT Reg 0 Upper */ 34919ca68d9SBenno Rice #define SPR_DBAT0L 0x219 /* .6. Data BAT Reg 0 Lower */ 35019ca68d9SBenno Rice #define SPR_DBAT1U 0x21a /* .6. Data BAT Reg 1 Upper */ 35119ca68d9SBenno Rice #define SPR_DBAT1L 0x21b /* .6. Data BAT Reg 1 Lower */ 35219ca68d9SBenno Rice #define SPR_DBAT2U 0x21c /* .6. Data BAT Reg 2 Upper */ 35319ca68d9SBenno Rice #define SPR_DBAT2L 0x21d /* .6. Data BAT Reg 2 Lower */ 35419ca68d9SBenno Rice #define SPR_DBAT3U 0x21e /* .6. Data BAT Reg 3 Upper */ 35519ca68d9SBenno Rice #define SPR_DBAT3L 0x21f /* .6. Data BAT Reg 3 Lower */ 35619ca68d9SBenno Rice #define SPR_IBAT4U 0x230 /* .6. Instruction BAT Reg 4 Upper */ 357*0137a09dSJustin Hibbits #define SPR_DBCR3 0x231 /* ..8 Debug Control Register 3 */ 35819ca68d9SBenno Rice #define SPR_IBAT4L 0x231 /* .6. Instruction BAT Reg 4 Lower */ 35919ca68d9SBenno Rice #define SPR_IBAT5U 0x232 /* .6. Instruction BAT Reg 5 Upper */ 36019ca68d9SBenno Rice #define SPR_IBAT5L 0x233 /* .6. Instruction BAT Reg 5 Lower */ 361*0137a09dSJustin Hibbits #define SPR_DBCR4 0x233 /* ..8 Debug Control Register 4 */ 36219ca68d9SBenno Rice #define SPR_IBAT6U 0x234 /* .6. Instruction BAT Reg 6 Upper */ 363*0137a09dSJustin Hibbits #define SPR_DBCR5 0x234 /* ..8 Debug Control Register 5 */ 36419ca68d9SBenno Rice #define SPR_IBAT6L 0x235 /* .6. Instruction BAT Reg 6 Lower */ 365*0137a09dSJustin Hibbits #define SPR_IAC5 0x235 /* ..8 Instruction Address Compare 5 */ 36619ca68d9SBenno Rice #define SPR_IBAT7U 0x236 /* .6. Instruction BAT Reg 7 Upper */ 367*0137a09dSJustin Hibbits #define SPR_IAC6 0x236 /* ..8 Instruction Address Compare 6 */ 36819ca68d9SBenno Rice #define SPR_IBAT7L 0x237 /* .6. Instruction BAT Reg 7 Lower */ 369*0137a09dSJustin Hibbits #define SPR_IAC7 0x237 /* ..8 Instruction Address Compare 7 */ 37019ca68d9SBenno Rice #define SPR_DBAT4U 0x238 /* .6. Data BAT Reg 4 Upper */ 371*0137a09dSJustin Hibbits #define SPR_IAC8 0x238 /* ..8 Instruction Address Compare 8 */ 37219ca68d9SBenno Rice #define SPR_DBAT4L 0x239 /* .6. Data BAT Reg 4 Lower */ 37319ca68d9SBenno Rice #define SPR_DBAT5U 0x23a /* .6. Data BAT Reg 5 Upper */ 37419ca68d9SBenno Rice #define SPR_DBAT5L 0x23b /* .6. Data BAT Reg 5 Lower */ 37519ca68d9SBenno Rice #define SPR_DBAT6U 0x23c /* .6. Data BAT Reg 6 Upper */ 37619ca68d9SBenno Rice #define SPR_DBAT6L 0x23d /* .6. Data BAT Reg 6 Lower */ 37719ca68d9SBenno Rice #define SPR_DBAT7U 0x23e /* .6. Data BAT Reg 7 Upper */ 37819ca68d9SBenno Rice #define SPR_DBAT7L 0x23f /* .6. Data BAT Reg 7 Lower */ 379*0137a09dSJustin Hibbits #define SPR_DBCR6 0x25b /* ..8 Debug Control Register 6 */ 380e683c328SJustin Hibbits #define SPR_SPRG8 0x25c /* ..8 SPR General 8 */ 381169dd953SJustin Hibbits 3829fe896ecSLeandro Lupori #define SPR_MMCRA 0x312 /* ... Monitor Mode Control Register A */ 3839fe896ecSLeandro Lupori #define SPR_PMC1 0x313 /* ... PMC 1 */ 3849fe896ecSLeandro Lupori #define SPR_PMC2 0x314 /* ... PMC 2 */ 3859fe896ecSLeandro Lupori #define SPR_PMC3 0x315 /* ... PMC 3 */ 3869fe896ecSLeandro Lupori #define SPR_PMC4 0x316 /* ... PMC 4 */ 3879fe896ecSLeandro Lupori #define SPR_PMC5 0x317 /* ... PMC 5 */ 3889fe896ecSLeandro Lupori #define SPR_PMC6 0x318 /* ... PMC 6 */ 3899fe896ecSLeandro Lupori #define SPR_PMC7 0x319 /* ... PMC 7 */ 3909fe896ecSLeandro Lupori #define SPR_PMC8 0x31a /* ... PMC 8 */ 3919fe896ecSLeandro Lupori 3929fe896ecSLeandro Lupori #define SPR_MMCR0 0x31b /* ... Monitor Mode Control Register 0 */ 3939fe896ecSLeandro Lupori #define SPR_MMCR0_FC 0x80000000 /* Freeze counters */ 3949fe896ecSLeandro Lupori #define SPR_MMCR0_FCS 0x40000000 /* Freeze counters in supervisor mode */ 3959fe896ecSLeandro Lupori #define SPR_MMCR0_FCP 0x20000000 /* Freeze counters in user mode */ 3969fe896ecSLeandro Lupori #define SPR_MMCR0_FCM1 0x10000000 /* Freeze counters when mark=1 */ 3979fe896ecSLeandro Lupori #define SPR_MMCR0_FCM0 0x08000000 /* Freeze counters when mark=0 */ 3989fe896ecSLeandro Lupori #define SPR_MMCR0_PMXE 0x04000000 /* Enable PM interrupt */ 3999fe896ecSLeandro Lupori #define SPR_MMCR0_PMAE 0x04000000 /* PM Alert Enable */ 4009fe896ecSLeandro Lupori #define SPR_MMCR0_FCECE 0x02000000 /* Freeze counters after event */ 4019fe896ecSLeandro Lupori #define SPR_MMCR0_TBSEL_15 0x01800000 /* Count bit 15 of TBL */ 4029fe896ecSLeandro Lupori #define SPR_MMCR0_TBSEL_19 0x01000000 /* Count bit 19 of TBL */ 4039fe896ecSLeandro Lupori #define SPR_MMCR0_TBSEL_23 0x00800000 /* Count bit 23 of TBL */ 4049fe896ecSLeandro Lupori #define SPR_MMCR0_TBSEL_31 0x00000000 /* Count bit 31 of TBL */ 4059fe896ecSLeandro Lupori #define SPR_MMCR0_TBEE 0x00400000 /* Time-base event enable */ 4069fe896ecSLeandro Lupori #define SPR_MMCR0_THRESHOLD(x) ((x) << 16) /* Threshold value */ 4079fe896ecSLeandro Lupori #define SPR_MMCR0_PMC1CE 0x00008000 /* PMC1 condition enable */ 4089fe896ecSLeandro Lupori #define SPR_MMCR0_PMCNCE 0x00004000 /* PMCn condition enable */ 4099fe896ecSLeandro Lupori #define SPR_MMCR0_TRIGGER 0x00002000 /* Trigger */ 4109fe896ecSLeandro Lupori #define SPR_MMCR0_PMAO 0x00000080 /* PM Alert Occurred */ 4119fe896ecSLeandro Lupori #define SPR_MMCR0_FCPC 0x00001000 /* Freeze Counters in Problem State Cond. */ 4129fe896ecSLeandro Lupori #define SPR_MMCR0_FC56 0x00000010 /* Freeze Counters 5-6 */ 4139fe896ecSLeandro Lupori #define SPR_MMCR0_PMC1SEL(x) ((x) << 8) /* PMC1 selector (970) */ 4149fe896ecSLeandro Lupori #define SPR_MMCR0_PMC2SEL(x) ((x) << 1) /* PMC2 selector (970) */ 4159fe896ecSLeandro Lupori #define SPR_MMCR0_74XX_PMC1SEL(x) (((x) & 0x3f) << 6) /* PMC1 selector */ 4169fe896ecSLeandro Lupori #define SPR_MMCR0_74XX_PMC2SEL(x) (((x) & 0x3f) << 0) /* PMC2 selector */ 4179fe896ecSLeandro Lupori 4189fe896ecSLeandro Lupori #define SPR_MMCR1 0x31e /* ... Monitor Mode Control Register 1 */ 4199fe896ecSLeandro Lupori #define SPR_MMCR1_PMC3SEL(x) (((x) & 0x1f) << 27) /* PMC 3 selector */ 4209fe896ecSLeandro Lupori #define SPR_MMCR1_PMC4SEL(x) (((x) & 0x1f) << 22) /* PMC 4 selector */ 4219fe896ecSLeandro Lupori #define SPR_MMCR1_PMC5SEL(x) (((x) & 0x1f) << 17) /* PMC 5 selector */ 4229fe896ecSLeandro Lupori #define SPR_MMCR1_PMC6SEL(x) (((x) & 0x1f) << 12) /* PMC 6 selector */ 4239fe896ecSLeandro Lupori #define SPR_MMCR1_74XX_PMC6SEL(x) (((x) & 0x3f) << 11) /* PMC 6 selector */ 4249fe896ecSLeandro Lupori #define SPR_MMCR1_PMC7SEL(x) (((x) & 0x1f) << 7) /* PMC 7 selector */ 4259fe896ecSLeandro Lupori #define SPR_MMCR1_PMC8SEL(x) (((x) & 0x1f) << 2) /* PMC 8 selector */ 4269fe896ecSLeandro Lupori #define SPR_MMCR1_P8_PMCSEL_ALL 0xffffffff 4279fe896ecSLeandro Lupori #define SPR_MMCR1_P8_PMCNSEL_MASK(n) (0xffUL << ((3-(n))*8)) 4289fe896ecSLeandro Lupori #define SPR_MMCR1_P8_PMCNSEL(n, v) ((unsigned long)(v) << ((3-(n))*8)) 4299fe896ecSLeandro Lupori 4309fe896ecSLeandro Lupori #define SPR_MMCR2 0x311 4319fe896ecSLeandro Lupori #define SPR_MMCR2_CNBIT(n, bit) ((bit) << (((5 - (n)) * 9) + 10)) 4326a32dae2SLeandro Lupori #define SPR_MMCR2_FCNS(n) SPR_MMCR2_CNBIT(n, 0x100ULL) 4336a32dae2SLeandro Lupori #define SPR_MMCR2_FCNP0(n) SPR_MMCR2_CNBIT(n, 0x080ULL) 4346a32dae2SLeandro Lupori #define SPR_MMCR2_FCNP1(n) SPR_MMCR2_CNBIT(n, 0x040ULL) 4356a32dae2SLeandro Lupori #define SPR_MMCR2_FCNM1(n) SPR_MMCR2_CNBIT(n, 0x020ULL) 4366a32dae2SLeandro Lupori #define SPR_MMCR2_FCNM0(n) SPR_MMCR2_CNBIT(n, 0x010ULL) 4376a32dae2SLeandro Lupori #define SPR_MMCR2_FCNWAIT(n) SPR_MMCR2_CNBIT(n, 0x008ULL) 4386a32dae2SLeandro Lupori #define SPR_MMCR2_FCNH(n) SPR_MMCR2_CNBIT(n, 0x004ULL) 4399fe896ecSLeandro Lupori /* Freeze Counter N in Hypervisor/Supervisor/Problem states */ 4409fe896ecSLeandro Lupori #define SPR_MMCR2_FCNHSP(n) \ 4419fe896ecSLeandro Lupori (SPR_MMCR2_FCNS(n) | SPR_MMCR2_FCNP0(n) | \ 4429fe896ecSLeandro Lupori SPR_MMCR2_FCNP1(n) | SPR_MMCR2_FCNH(n)) 443169dd953SJustin Hibbits 44419ca68d9SBenno Rice #define SPR_M_TWB 0x31c /* ..8 MMU tablewalk base */ 44519ca68d9SBenno Rice #define M_TWB_L1TB 0xfffff000 /* level-1 translation base */ 44619ca68d9SBenno Rice #define M_TWB_L1INDX 0x00000ffc /* level-1 index */ 44719ca68d9SBenno Rice #define SPR_MD_TWC 0x31d /* ..8 DMMU tablewalk control */ 44819ca68d9SBenno Rice #define SPR_MD_RPN 0x31e /* ..8 DMMU real (phys) page number */ 44919ca68d9SBenno Rice #define SPR_MD_TW 0x31f /* ..8 MMU tablewalk scratch */ 4503eb5d5ddSJustin Hibbits #define SPR_BESCRS 0x320 /* .6. Branch Event Status and Control Set Register */ 4513eb5d5ddSJustin Hibbits #define SPR_BESCRSU 0x321 /* .6. Branch Event Status and Control Set Register (upper 32-bit) */ 4523eb5d5ddSJustin Hibbits #define SPR_BESCRR 0x322 /* .6. Branch Event Status and Control Reset Register */ 4533eb5d5ddSJustin Hibbits #define SPR_BESCRRU 0x323 /* .6. Branch Event Status and Control Register (upper 32-bit) */ 4543eb5d5ddSJustin Hibbits #define SPR_EBBHR 0x324 /* .6. Event-based Branch Handler Register */ 4553eb5d5ddSJustin Hibbits #define SPR_EBBRR 0x325 /* .6. Event-based Branch Return Register */ 4563eb5d5ddSJustin Hibbits #define SPR_BESCR 0x326 /* .6. Branch Event Status and Control Register */ 4573eb5d5ddSJustin Hibbits #define SPR_LMRR 0x32d /* .6. Load Monitored Region Register */ 4583eb5d5ddSJustin Hibbits #define SPR_LMSER 0x32e /* .6. Load Monitored Section Enable Register */ 4593eb5d5ddSJustin Hibbits #define SPR_TAR 0x32f /* .6. Branch Target Address Register */ 46019ca68d9SBenno Rice #define SPR_MI_CAM 0x330 /* ..8 IMMU CAM entry read */ 46119ca68d9SBenno Rice #define SPR_MI_RAM0 0x331 /* ..8 IMMU RAM entry read reg 0 */ 46219ca68d9SBenno Rice #define SPR_MI_RAM1 0x332 /* ..8 IMMU RAM entry read reg 1 */ 46319ca68d9SBenno Rice #define SPR_MD_CAM 0x338 /* ..8 IMMU CAM entry read */ 46419ca68d9SBenno Rice #define SPR_MD_RAM0 0x339 /* ..8 IMMU RAM entry read reg 0 */ 46519ca68d9SBenno Rice #define SPR_MD_RAM1 0x33a /* ..8 IMMU RAM entry read reg 1 */ 466ce7b8e55SJustin Hibbits #define SPR_PSSCR 0x357 /* Processor Stop Status and Control Register (ISA 3.0) */ 4676b74fa3fSJustin Hibbits #define PSSCR_PLS_S 60 4686b74fa3fSJustin Hibbits #define PSSCR_PLS_M (0xf << PSSCR_PLS_S) 4696b74fa3fSJustin Hibbits #define PSSCR_SD (1 << 22) 4706b74fa3fSJustin Hibbits #define PSSCR_ESL (1 << 21) 4716b74fa3fSJustin Hibbits #define PSSCR_EC (1 << 20) 4726b74fa3fSJustin Hibbits #define PSSCR_PSLL_S 16 4736b74fa3fSJustin Hibbits #define PSSCR_PSLL_M (0xf << PSSCR_PSLL_S) 4746b74fa3fSJustin Hibbits #define PSSCR_TR_S 8 4756b74fa3fSJustin Hibbits #define PSSCR_TR_M (0x3 << PSSCR_TR_S) 4766b74fa3fSJustin Hibbits #define PSSCR_MTL_S 4 4776b74fa3fSJustin Hibbits #define PSSCR_MTL_M (0xf << PSSCR_MTL_S) 4786b74fa3fSJustin Hibbits #define PSSCR_RL_S 0 4796b74fa3fSJustin Hibbits #define PSSCR_RL_M (0xf << PSSCR_RL_S) 480b99540b6SJustin Hibbits #define SPR_PMCR 0x374 /* Processor Management Control Register */ 481b57e802aSBenno Rice #define SPR_UMMCR2 0x3a0 /* .6. User Monitor Mode Control Register 2 */ 482b57e802aSBenno Rice #define SPR_UMMCR0 0x3a8 /* .6. User Monitor Mode Control Register 0 */ 483b57e802aSBenno Rice #define SPR_USIA 0x3ab /* .6. User Sampled Instruction Address */ 484b57e802aSBenno Rice #define SPR_UMMCR1 0x3ac /* .6. User Monitor Mode Control Register 1 */ 4859fe896ecSLeandro Lupori #define SPR_MMCR2_74XX 0x3b0 /* .6. Monitor Mode Control Register 2 */ 4869fe896ecSLeandro Lupori #define SPR_MMCR2_74XX_THRESHMULT_32 0x80000000 /* Multiply MMCR0 threshold by 32 */ 4879fe896ecSLeandro Lupori #define SPR_MMCR2_74XX_THRESHMULT_2 0x00000000 /* Multiply MMCR0 threshold by 2 */ 4889fe896ecSLeandro Lupori #define SPR_PMC5_74XX 0x3b1 /* .6. Performance Counter Register 5 */ 4899fe896ecSLeandro Lupori #define SPR_PMC6_74XX 0x3b2 /* .6. Performance Counter Register 6 */ 4909fe896ecSLeandro Lupori #define SPR_MMCR0_74XX 0x3b8 /* .6. Monitor Mode Control Register 0 */ 4919fe896ecSLeandro Lupori #define SPR_PMC1_74XX 0x3b9 /* .6. Performance Counter Register 1 */ 4929fe896ecSLeandro Lupori #define SPR_PMC2_74XX 0x3ba /* .6. Performance Counter Register 2 */ 493b57e802aSBenno Rice #define SPR_SIA 0x3bb /* .6. Sampled Instruction Address */ 4949fe896ecSLeandro Lupori #define SPR_MMCR1_74XX 0x3bc /* .6. Monitor Mode Control Register 2 */ 495b57e802aSBenno Rice 4969fe896ecSLeandro Lupori #define SPR_PMC3_74XX 0x3bd /* .6. Performance Counter Register 3 */ 4979fe896ecSLeandro Lupori #define SPR_PMC4_74XX 0x3be /* .6. Performance Counter Register 4 */ 498b57e802aSBenno Rice #define SPR_DMISS 0x3d0 /* .68 Data TLB Miss Address Register */ 499b57e802aSBenno Rice #define SPR_DCMP 0x3d1 /* .68 Data TLB Compare Register */ 500b57e802aSBenno Rice #define SPR_HASH1 0x3d2 /* .68 Primary Hash Address Register */ 501b57e802aSBenno Rice #define SPR_HASH2 0x3d3 /* .68 Secondary Hash Address Register */ 502b57e802aSBenno Rice #define SPR_IMISS 0x3d4 /* .68 Instruction TLB Miss Address Register */ 503b57e802aSBenno Rice #define SPR_TLBMISS 0x3d4 /* .6. TLB Miss Address Register */ 504ab3f2a38SBrandon Bergren #define SPR_DEAR 0x03d /* ..8 Data Exception Address Register */ 505b57e802aSBenno Rice #define SPR_ICMP 0x3d5 /* .68 Instruction TLB Compare Register */ 506b57e802aSBenno Rice #define SPR_PTEHI 0x3d5 /* .6. Instruction TLB Compare Register */ 507b57e802aSBenno Rice #define SPR_RPA 0x3d6 /* .68 Required Physical Address Register */ 508b57e802aSBenno Rice #define SPR_PTELO 0x3d6 /* .6. Required Physical Address Register */ 509ffb56695SRafal Jaworowski 510ffb56695SRafal Jaworowski #define SPR_TSR 0x150 /* ..8 Timer Status Register */ 511ffb56695SRafal Jaworowski #define SPR_TCR 0x154 /* ..8 Timer Control Register */ 512ffb56695SRafal Jaworowski 513b57e802aSBenno Rice #define TSR_ENW 0x80000000 /* Enable Next Watchdog */ 514b57e802aSBenno Rice #define TSR_WIS 0x40000000 /* Watchdog Interrupt Status */ 515b57e802aSBenno Rice #define TSR_WRS_MASK 0x30000000 /* Watchdog Reset Status */ 516b57e802aSBenno Rice #define TSR_WRS_NONE 0x00000000 /* No watchdog reset has occurred */ 517b57e802aSBenno Rice #define TSR_WRS_CORE 0x10000000 /* Core reset was forced by the watchdog */ 518b57e802aSBenno Rice #define TSR_WRS_CHIP 0x20000000 /* Chip reset was forced by the watchdog */ 519b57e802aSBenno Rice #define TSR_WRS_SYSTEM 0x30000000 /* System reset was forced by the watchdog */ 520b57e802aSBenno Rice #define TSR_PIS 0x08000000 /* PIT Interrupt Status */ 521ffb56695SRafal Jaworowski #define TSR_DIS 0x08000000 /* Decrementer Interrupt Status */ 522b57e802aSBenno Rice #define TSR_FIS 0x04000000 /* FIT Interrupt Status */ 523ffb56695SRafal Jaworowski 524b57e802aSBenno Rice #define TCR_WP_MASK 0xc0000000 /* Watchdog Period mask */ 525b57e802aSBenno Rice #define TCR_WP_2_17 0x00000000 /* 2**17 clocks */ 526b57e802aSBenno Rice #define TCR_WP_2_21 0x40000000 /* 2**21 clocks */ 527b57e802aSBenno Rice #define TCR_WP_2_25 0x80000000 /* 2**25 clocks */ 528b57e802aSBenno Rice #define TCR_WP_2_29 0xc0000000 /* 2**29 clocks */ 529b57e802aSBenno Rice #define TCR_WRC_MASK 0x30000000 /* Watchdog Reset Control mask */ 530b57e802aSBenno Rice #define TCR_WRC_NONE 0x00000000 /* No watchdog reset */ 531b57e802aSBenno Rice #define TCR_WRC_CORE 0x10000000 /* Core reset */ 532b57e802aSBenno Rice #define TCR_WRC_CHIP 0x20000000 /* Chip reset */ 533b57e802aSBenno Rice #define TCR_WRC_SYSTEM 0x30000000 /* System reset */ 534b57e802aSBenno Rice #define TCR_WIE 0x08000000 /* Watchdog Interrupt Enable */ 535b57e802aSBenno Rice #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */ 536ffb56695SRafal Jaworowski #define TCR_DIE 0x04000000 /* Pecrementer Interrupt Enable */ 537b57e802aSBenno Rice #define TCR_FP_MASK 0x03000000 /* FIT Period */ 538b57e802aSBenno Rice #define TCR_FP_2_9 0x00000000 /* 2**9 clocks */ 539b57e802aSBenno Rice #define TCR_FP_2_13 0x01000000 /* 2**13 clocks */ 540b57e802aSBenno Rice #define TCR_FP_2_17 0x02000000 /* 2**17 clocks */ 541b57e802aSBenno Rice #define TCR_FP_2_21 0x03000000 /* 2**21 clocks */ 542b57e802aSBenno Rice #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */ 543b57e802aSBenno Rice #define TCR_ARE 0x00400000 /* Auto Reload Enable */ 544ffb56695SRafal Jaworowski 545ffb56695SRafal Jaworowski #define SPR_HID0 0x3f0 /* ..8 Hardware Implementation Register 0 */ 546ffb56695SRafal Jaworowski #define SPR_HID1 0x3f1 /* ..8 Hardware Implementation Register 1 */ 5474f0962fcSRafal Jaworowski #define SPR_HID2 0x3f3 /* ..8 Hardware Implementation Register 2 */ 5488cf9d6cdSNathan Whitehorn #define SPR_HID4 0x3f4 /* ..8 Hardware Implementation Register 4 */ 5498cf9d6cdSNathan Whitehorn #define SPR_HID5 0x3f6 /* ..8 Hardware Implementation Register 5 */ 5502971d3bbSNathan Whitehorn #define SPR_HID6 0x3f9 /* ..8 Hardware Implementation Register 6 */ 5512971d3bbSNathan Whitehorn 5522971d3bbSNathan Whitehorn #define SPR_CELL_TSRL 0x380 /* ... Cell BE Thread Status Register */ 5532971d3bbSNathan Whitehorn #define SPR_CELL_TSCR 0x399 /* ... Cell BE Thread Switch Register */ 554ffb56695SRafal Jaworowski 555ffb56695SRafal Jaworowski #if defined(AIM) 556ffb56695SRafal Jaworowski #define SPR_PIR 0x3ff /* .6. Processor Identification Register */ 55717f4cae4SRafal Jaworowski #elif defined(BOOKE) 558b40ce02aSNathan Whitehorn #define SPR_PIR 0x11e /* ..8 Processor Identification Register */ 559ffb56695SRafal Jaworowski #endif 560ffb56695SRafal Jaworowski 561b57e802aSBenno Rice #define DBCR0_EDM 0x80000000 /* External Debug Mode */ 562b57e802aSBenno Rice #define DBCR0_IDM 0x40000000 /* Internal Debug Mode */ 563b57e802aSBenno Rice #define DBCR0_RST_MASK 0x30000000 /* ReSeT */ 564b57e802aSBenno Rice #define DBCR0_RST_NONE 0x00000000 /* No action */ 565b57e802aSBenno Rice #define DBCR0_RST_CORE 0x10000000 /* Core reset */ 566b57e802aSBenno Rice #define DBCR0_RST_CHIP 0x20000000 /* Chip reset */ 567b57e802aSBenno Rice #define DBCR0_RST_SYSTEM 0x30000000 /* System reset */ 568b57e802aSBenno Rice #define DBCR0_IC 0x08000000 /* Instruction Completion debug event */ 569b57e802aSBenno Rice #define DBCR0_BT 0x04000000 /* Branch Taken debug event */ 570b57e802aSBenno Rice #define DBCR0_EDE 0x02000000 /* Exception Debug Event */ 571b57e802aSBenno Rice #define DBCR0_TDE 0x01000000 /* Trap Debug Event */ 572b57e802aSBenno Rice #define DBCR0_IA1 0x00800000 /* IAC (Instruction Address Compare) 1 debug event */ 573b57e802aSBenno Rice #define DBCR0_IA2 0x00400000 /* IAC 2 debug event */ 574b57e802aSBenno Rice #define DBCR0_IA12 0x00200000 /* Instruction Address Range Compare 1-2 */ 575b57e802aSBenno Rice #define DBCR0_IA12X 0x00100000 /* IA12 eXclusive */ 576b57e802aSBenno Rice #define DBCR0_IA3 0x00080000 /* IAC 3 debug event */ 577b57e802aSBenno Rice #define DBCR0_IA4 0x00040000 /* IAC 4 debug event */ 578b57e802aSBenno Rice #define DBCR0_IA34 0x00020000 /* Instruction Address Range Compare 3-4 */ 579b57e802aSBenno Rice #define DBCR0_IA34X 0x00010000 /* IA34 eXclusive */ 580b57e802aSBenno Rice #define DBCR0_IA12T 0x00008000 /* Instruction Address Range Compare 1-2 range Toggle */ 581b57e802aSBenno Rice #define DBCR0_IA34T 0x00004000 /* Instruction Address Range Compare 3-4 range Toggle */ 582b57e802aSBenno Rice #define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */ 583ffb56695SRafal Jaworowski 584b57e802aSBenno Rice #define SPR_IABR 0x3f2 /* ..8 Instruction Address Breakpoint Register 0 */ 585b57e802aSBenno Rice #define SPR_DABR 0x3f5 /* .6. Data Address Breakpoint Register */ 58619ca68d9SBenno Rice #define SPR_MSSCR0 0x3f6 /* .6. Memory SubSystem Control Register */ 58719ca68d9SBenno Rice #define MSSCR0_SHDEN 0x80000000 /* 0: Shared-state enable */ 58819ca68d9SBenno Rice #define MSSCR0_SHDPEN3 0x40000000 /* 1: ~SHD[01] signal enable in MEI mode */ 58919ca68d9SBenno Rice #define MSSCR0_L1INTVEN 0x38000000 /* 2-4: L1 data cache ~HIT intervention enable */ 59019ca68d9SBenno Rice #define MSSCR0_L2INTVEN 0x07000000 /* 5-7: L2 data cache ~HIT intervention enable*/ 59119ca68d9SBenno Rice #define MSSCR0_DL1HWF 0x00800000 /* 8: L1 data cache hardware flush */ 59219ca68d9SBenno Rice #define MSSCR0_MBO 0x00400000 /* 9: must be one */ 59319ca68d9SBenno Rice #define MSSCR0_EMODE 0x00200000 /* 10: MPX bus mode (read-only) */ 59419ca68d9SBenno Rice #define MSSCR0_ABD 0x00100000 /* 11: address bus driven (read-only) */ 59519ca68d9SBenno Rice #define MSSCR0_MBZ 0x000fffff /* 12-31: must be zero */ 5964702d987SJustin Hibbits #define MSSCR0_L2PFE 0x00000003 /* 30-31: L2 prefetch enable */ 597398973f8SJustin Hibbits #define SPR_MSSSR0 0x3f7 /* .6. Memory Subsystem Status Register (MPC745x) */ 598398973f8SJustin Hibbits #define MSSSR0_L2TAG 0x00040000 /* 13: L2 tag parity error */ 599398973f8SJustin Hibbits #define MSSSR0_L2DAT 0x00020000 /* 14: L2 data parity error */ 600398973f8SJustin Hibbits #define MSSSR0_L3TAG 0x00010000 /* 15: L3 tag parity error */ 601398973f8SJustin Hibbits #define MSSSR0_L3DAT 0x00008000 /* 16: L3 data parity error */ 602398973f8SJustin Hibbits #define MSSSR0_APE 0x00004000 /* 17: Address parity error */ 603398973f8SJustin Hibbits #define MSSSR0_DPE 0x00002000 /* 18: Data parity error */ 604398973f8SJustin Hibbits #define MSSSR0_TEA 0x00001000 /* 19: Bus transfer error acknowledge */ 6054702d987SJustin Hibbits #define SPR_LDSTCR 0x3f8 /* .6. Load/Store Control Register */ 606b57e802aSBenno Rice #define SPR_L2PM 0x3f8 /* .6. L2 Private Memory Control Register */ 607b57e802aSBenno Rice #define SPR_L2CR 0x3f9 /* .6. L2 Control Register */ 608b57e802aSBenno Rice #define L2CR_L2E 0x80000000 /* 0: L2 enable */ 609b57e802aSBenno Rice #define L2CR_L2PE 0x40000000 /* 1: L2 data parity enable */ 610b57e802aSBenno Rice #define L2CR_L2SIZ 0x30000000 /* 2-3: L2 size */ 611b57e802aSBenno Rice #define L2SIZ_2M 0x00000000 612b57e802aSBenno Rice #define L2SIZ_256K 0x10000000 613b57e802aSBenno Rice #define L2SIZ_512K 0x20000000 614b57e802aSBenno Rice #define L2SIZ_1M 0x30000000 615b57e802aSBenno Rice #define L2CR_L2CLK 0x0e000000 /* 4-6: L2 clock ratio */ 616b57e802aSBenno Rice #define L2CLK_DIS 0x00000000 /* disable L2 clock */ 617b57e802aSBenno Rice #define L2CLK_10 0x02000000 /* core clock / 1 */ 618b57e802aSBenno Rice #define L2CLK_15 0x04000000 /* / 1.5 */ 619b57e802aSBenno Rice #define L2CLK_20 0x08000000 /* / 2 */ 620b57e802aSBenno Rice #define L2CLK_25 0x0a000000 /* / 2.5 */ 621b57e802aSBenno Rice #define L2CLK_30 0x0c000000 /* / 3 */ 622b57e802aSBenno Rice #define L2CR_L2RAM 0x01800000 /* 7-8: L2 RAM type */ 623b57e802aSBenno Rice #define L2RAM_FLOWTHRU_BURST 0x00000000 624b57e802aSBenno Rice #define L2RAM_PIPELINE_BURST 0x01000000 625b57e802aSBenno Rice #define L2RAM_PIPELINE_LATE 0x01800000 626b57e802aSBenno Rice #define L2CR_L2DO 0x00400000 /* 9: L2 data-only. 627b57e802aSBenno Rice Setting this bit disables instruction 628b57e802aSBenno Rice caching. */ 629b57e802aSBenno Rice #define L2CR_L2I 0x00200000 /* 10: L2 global invalidate. */ 6304702d987SJustin Hibbits #define L2CR_L2IO_7450 0x00010000 /* 11: L2 instruction-only (MPC745x). */ 631b57e802aSBenno Rice #define L2CR_L2CTL 0x00100000 /* 11: L2 RAM control (ZZ enable). 632b57e802aSBenno Rice Enables automatic operation of the 633b57e802aSBenno Rice L2ZZ (low-power mode) signal. */ 634b57e802aSBenno Rice #define L2CR_L2WT 0x00080000 /* 12: L2 write-through. */ 635b57e802aSBenno Rice #define L2CR_L2TS 0x00040000 /* 13: L2 test support. */ 636b57e802aSBenno Rice #define L2CR_L2OH 0x00030000 /* 14-15: L2 output hold. */ 6374702d987SJustin Hibbits #define L2CR_L2DO_7450 0x00010000 /* 15: L2 data-only (MPC745x). */ 638b57e802aSBenno Rice #define L2CR_L2SL 0x00008000 /* 16: L2 DLL slow. */ 639b57e802aSBenno Rice #define L2CR_L2DF 0x00004000 /* 17: L2 differential clock. */ 640b57e802aSBenno Rice #define L2CR_L2BYP 0x00002000 /* 18: L2 DLL bypass. */ 64119ca68d9SBenno Rice #define L2CR_L2FA 0x00001000 /* 19: L2 flush assist (for software flush). */ 64219ca68d9SBenno Rice #define L2CR_L2HWF 0x00000800 /* 20: L2 hardware flush. */ 64319ca68d9SBenno Rice #define L2CR_L2IO 0x00000400 /* 21: L2 instruction-only. */ 64419ca68d9SBenno Rice #define L2CR_L2CLKSTP 0x00000200 /* 22: L2 clock stop. */ 64519ca68d9SBenno Rice #define L2CR_L2DRO 0x00000100 /* 23: L2DLL rollover checkstop enable. */ 646b57e802aSBenno Rice #define L2CR_L2IP 0x00000001 /* 31: L2 global invalidate in */ 647b57e802aSBenno Rice /* progress (read only). */ 648b57e802aSBenno Rice #define SPR_L3CR 0x3fa /* .6. L3 Control Register */ 649b57e802aSBenno Rice #define L3CR_L3E 0x80000000 /* 0: L3 enable */ 650cf0c3004SMarcel Moolenaar #define L3CR_L3PE 0x40000000 /* 1: L3 data parity enable */ 651cf0c3004SMarcel Moolenaar #define L3CR_L3APE 0x20000000 652b57e802aSBenno Rice #define L3CR_L3SIZ 0x10000000 /* 3: L3 size (0=1MB, 1=2MB) */ 653cf0c3004SMarcel Moolenaar #define L3CR_L3CLKEN 0x08000000 /* 4: Enables L3_CLK[0:1] */ 654cf0c3004SMarcel Moolenaar #define L3CR_L3CLK 0x03800000 655cf0c3004SMarcel Moolenaar #define L3CR_L3IO 0x00400000 656cf0c3004SMarcel Moolenaar #define L3CR_L3CLKEXT 0x00200000 657cf0c3004SMarcel Moolenaar #define L3CR_L3CKSPEXT 0x00100000 658cf0c3004SMarcel Moolenaar #define L3CR_L3OH1 0x00080000 659cf0c3004SMarcel Moolenaar #define L3CR_L3SPO 0x00040000 660cf0c3004SMarcel Moolenaar #define L3CR_L3CKSP 0x00030000 661cf0c3004SMarcel Moolenaar #define L3CR_L3PSP 0x0000e000 662cf0c3004SMarcel Moolenaar #define L3CR_L3REP 0x00001000 663cf0c3004SMarcel Moolenaar #define L3CR_L3HWF 0x00000800 664cf0c3004SMarcel Moolenaar #define L3CR_L3I 0x00000400 /* 21: L3 global invalidate */ 665cf0c3004SMarcel Moolenaar #define L3CR_L3RT 0x00000300 666cf0c3004SMarcel Moolenaar #define L3CR_L3NIRCA 0x00000080 667cf0c3004SMarcel Moolenaar #define L3CR_L3DO 0x00000040 668cf0c3004SMarcel Moolenaar #define L3CR_PMEN 0x00000004 669cf0c3004SMarcel Moolenaar #define L3CR_PMSIZ 0x00000003 670cf0c3004SMarcel Moolenaar 671b57e802aSBenno Rice #define SPR_THRM1 0x3fc /* .6. Thermal Management Register */ 672b57e802aSBenno Rice #define SPR_THRM2 0x3fd /* .6. Thermal Management Register */ 673b57e802aSBenno Rice #define SPR_THRM_TIN 0x80000000 /* Thermal interrupt bit (RO) */ 674b57e802aSBenno Rice #define SPR_THRM_TIV 0x40000000 /* Thermal interrupt valid (RO) */ 675b57e802aSBenno Rice #define SPR_THRM_THRESHOLD(x) ((x) << 23) /* Thermal sensor threshold */ 676b57e802aSBenno Rice #define SPR_THRM_TID 0x00000004 /* Thermal interrupt direction */ 677b57e802aSBenno Rice #define SPR_THRM_TIE 0x00000002 /* Thermal interrupt enable */ 678b57e802aSBenno Rice #define SPR_THRM_VALID 0x00000001 /* Valid bit */ 679b57e802aSBenno Rice #define SPR_THRM3 0x3fe /* .6. Thermal Management Register */ 680b57e802aSBenno Rice #define SPR_THRM_TIMER(x) ((x) << 1) /* Sampling interval timer */ 681b57e802aSBenno Rice #define SPR_THRM_ENABLE 0x00000001 /* TAU Enable */ 682b57e802aSBenno Rice #define SPR_FPECR 0x3fe /* .6. Floating-Point Exception Cause Register */ 683b57e802aSBenno Rice 684b57e802aSBenno Rice /* Time Base Register declarations */ 685ffb56695SRafal Jaworowski #define TBR_TBL 0x10c /* 468 Time Base Lower - read */ 686ffb56695SRafal Jaworowski #define TBR_TBU 0x10d /* 468 Time Base Upper - read */ 687ffb56695SRafal Jaworowski #define TBR_TBWL 0x11c /* 468 Time Base Lower - supervisor, write */ 688ffb56695SRafal Jaworowski #define TBR_TBWU 0x11d /* 468 Time Base Upper - supervisor, write */ 689b57e802aSBenno Rice 690b57e802aSBenno Rice /* Performance counter declarations */ 691b57e802aSBenno Rice #define PMC_OVERFLOW 0x80000000 /* Counter has overflowed */ 692b57e802aSBenno Rice 69330a2bd2fSNathan Whitehorn /* The first five countable [non-]events are common to many PMC's */ 694b57e802aSBenno Rice #define PMCN_NONE 0 /* Count nothing */ 695b57e802aSBenno Rice #define PMCN_CYCLES 1 /* Processor cycles */ 696b57e802aSBenno Rice #define PMCN_ICOMP 2 /* Instructions completed */ 697b57e802aSBenno Rice #define PMCN_TBLTRANS 3 /* TBL bit transitions */ 698b57e802aSBenno Rice #define PCMN_IDISPATCH 4 /* Instructions dispatched */ 699b57e802aSBenno Rice 70030a2bd2fSNathan Whitehorn /* Similar things for the 970 PMC direct counters */ 70130a2bd2fSNathan Whitehorn #define PMC970N_NONE 0x8 /* Count nothing */ 70230a2bd2fSNathan Whitehorn #define PMC970N_CYCLES 0xf /* Processor cycles */ 70330a2bd2fSNathan Whitehorn #define PMC970N_ICOMP 0x9 /* Instructions completed */ 70430a2bd2fSNathan Whitehorn 70521776ff8SNathan Whitehorn #if defined(BOOKE) 706ffb56695SRafal Jaworowski 7076035018bSJustin Hibbits #define SPR_MCARU 0x239 /* ..8 Machine Check Address register upper bits */ 7084f0962fcSRafal Jaworowski #define SPR_MCSR 0x23c /* ..8 Machine Check Syndrome register */ 70981962477SJustin Hibbits #define MCSR_MCP 0x80000000 /* Machine check input signal to core */ 71081962477SJustin Hibbits #define MCSR_L2MMU_MHIT 0x08000000 /* L2 MMU simultaneous hit */ 71181962477SJustin Hibbits #define MCSR_NMI 0x00100000 /* Non-maskable interrupt */ 71281962477SJustin Hibbits #define MCSR_MAV 0x00080000 /* MCAR address valid */ 71381962477SJustin Hibbits #define MCSR_MEA 0x00040000 /* MCAR effective address */ 71481962477SJustin Hibbits #define MCSR_IF 0x00010000 /* Instruction fetch error report */ 71581962477SJustin Hibbits #define MCSR_LD 0x00008000 /* Load instruction error report */ 71681962477SJustin Hibbits #define MCSR_ST 0x00004000 /* Store instruction error report */ 71781962477SJustin Hibbits #define MCSR_LDG 0x00002000 /* Guarded load instruction error report */ 71881962477SJustin Hibbits #define MCSR_TLBSYNC 0x00000002 /* Simultaneous TLBSYNC detected */ 7196035018bSJustin Hibbits #define SPR_MCAR 0x23d /* ..8 Machine Check Address register */ 7204f0962fcSRafal Jaworowski 721ffb56695SRafal Jaworowski #define SPR_ESR 0x003e /* ..8 Exception Syndrome Register */ 722ffb56695SRafal Jaworowski #define ESR_PIL 0x08000000 /* Program interrupt - illegal */ 723ffb56695SRafal Jaworowski #define ESR_PPR 0x04000000 /* Program interrupt - privileged */ 724ffb56695SRafal Jaworowski #define ESR_PTR 0x02000000 /* Program interrupt - trap */ 725ffb56695SRafal Jaworowski #define ESR_ST 0x00800000 /* Store operation */ 726ffb56695SRafal Jaworowski #define ESR_DLK 0x00200000 /* Data storage, D cache locking */ 727ffb56695SRafal Jaworowski #define ESR_ILK 0x00100000 /* Data storage, I cache locking */ 728ffb56695SRafal Jaworowski #define ESR_BO 0x00020000 /* Data/instruction storage, byte ordering */ 729ffb56695SRafal Jaworowski #define ESR_SPE 0x00000080 /* SPE exception bit */ 730ffb56695SRafal Jaworowski 731ffb56695SRafal Jaworowski #define SPR_CSRR0 0x03a /* ..8 58 Critical SRR0 */ 732ffb56695SRafal Jaworowski #define SPR_CSRR1 0x03b /* ..8 59 Critical SRR1 */ 733ffb56695SRafal Jaworowski #define SPR_MCSRR0 0x23a /* ..8 570 Machine check SRR0 */ 734ffb56695SRafal Jaworowski #define SPR_MCSRR1 0x23b /* ..8 571 Machine check SRR1 */ 73591722a2fSJustin Hibbits #define SPR_DSRR0 0x23e /* ..8 574 Debug SRR0<E.ED> */ 73691722a2fSJustin Hibbits #define SPR_DSRR1 0x23f /* ..8 575 Debug SRR1<E.ED> */ 737ffb56695SRafal Jaworowski 7384f0962fcSRafal Jaworowski #define SPR_MMUCSR0 0x3f4 /* ..8 1012 MMU Control and Status Register 0 */ 7394f0962fcSRafal Jaworowski #define MMUCSR0_L2TLB0_FI 0x04 /* TLB0 flash invalidate */ 7404f0962fcSRafal Jaworowski #define MMUCSR0_L2TLB1_FI 0x02 /* TLB1 flash invalidate */ 7414f0962fcSRafal Jaworowski 742ffb56695SRafal Jaworowski #define SPR_SVR 0x3ff /* ..8 1023 System Version Register */ 743df697aa0SMarcel Moolenaar #define SVR_MPC8533 0x8034 744df697aa0SMarcel Moolenaar #define SVR_MPC8533E 0x803c 745fe48da3fSRafal Jaworowski #define SVR_MPC8541 0x8072 746fe48da3fSRafal Jaworowski #define SVR_MPC8541E 0x807a 747389e4721SRafal Jaworowski #define SVR_MPC8548 0x8031 748389e4721SRafal Jaworowski #define SVR_MPC8548E 0x8039 749fe48da3fSRafal Jaworowski #define SVR_MPC8555 0x8071 750fe48da3fSRafal Jaworowski #define SVR_MPC8555E 0x8079 751fe48da3fSRafal Jaworowski #define SVR_MPC8572 0x80e0 752fe48da3fSRafal Jaworowski #define SVR_MPC8572E 0x80e8 753df697aa0SMarcel Moolenaar #define SVR_P1011 0x80e5 754df697aa0SMarcel Moolenaar #define SVR_P1011E 0x80ed 7556529f950SJustin Hibbits #define SVR_P1013 0x80e7 7566529f950SJustin Hibbits #define SVR_P1013E 0x80ef 757df697aa0SMarcel Moolenaar #define SVR_P1020 0x80e4 758df697aa0SMarcel Moolenaar #define SVR_P1020E 0x80ec 7596529f950SJustin Hibbits #define SVR_P1022 0x80e6 7606529f950SJustin Hibbits #define SVR_P1022E 0x80ee 761df697aa0SMarcel Moolenaar #define SVR_P2010 0x80e3 762df697aa0SMarcel Moolenaar #define SVR_P2010E 0x80eb 763df697aa0SMarcel Moolenaar #define SVR_P2020 0x80e2 764df697aa0SMarcel Moolenaar #define SVR_P2020E 0x80ea 7654f0962fcSRafal Jaworowski #define SVR_P2041 0x8210 7664f0962fcSRafal Jaworowski #define SVR_P2041E 0x8218 7674f0962fcSRafal Jaworowski #define SVR_P3041 0x8211 7684f0962fcSRafal Jaworowski #define SVR_P3041E 0x8219 769ebfbeb83SMarcel Moolenaar #define SVR_P4040 0x8200 770ebfbeb83SMarcel Moolenaar #define SVR_P4040E 0x8208 771ebfbeb83SMarcel Moolenaar #define SVR_P4080 0x8201 772ebfbeb83SMarcel Moolenaar #define SVR_P4080E 0x8209 773f6bd9666SJustin Hibbits #define SVR_P5010 0x8221 774f6bd9666SJustin Hibbits #define SVR_P5010E 0x8229 7754f0962fcSRafal Jaworowski #define SVR_P5020 0x8220 7764f0962fcSRafal Jaworowski #define SVR_P5020E 0x8228 777dc720811SJustin Hibbits #define SVR_P5021 0x8205 778dc720811SJustin Hibbits #define SVR_P5021E 0x820d 779dc720811SJustin Hibbits #define SVR_P5040 0x8204 780dc720811SJustin Hibbits #define SVR_P5040E 0x820c 781fe48da3fSRafal Jaworowski #define SVR_VER(svr) (((svr) >> 16) & 0xffff) 782653b7b49SRafal Jaworowski 783ffb56695SRafal Jaworowski #define SPR_PID0 0x030 /* ..8 Process ID Register 0 */ 784ffb56695SRafal Jaworowski #define SPR_PID1 0x279 /* ..8 Process ID Register 1 */ 785ffb56695SRafal Jaworowski #define SPR_PID2 0x27a /* ..8 Process ID Register 2 */ 786ffb56695SRafal Jaworowski 787ffb56695SRafal Jaworowski #define SPR_TLB0CFG 0x2B0 /* ..8 TLB 0 Config Register */ 788ffb56695SRafal Jaworowski #define SPR_TLB1CFG 0x2B1 /* ..8 TLB 1 Config Register */ 789ffb56695SRafal Jaworowski #define TLBCFG_ASSOC_MASK 0xff000000 /* Associativity of TLB */ 790ffb56695SRafal Jaworowski #define TLBCFG_ASSOC_SHIFT 24 791ffb56695SRafal Jaworowski #define TLBCFG_NENTRY_MASK 0x00000fff /* Number of entries in TLB */ 792ffb56695SRafal Jaworowski 793ffb56695SRafal Jaworowski #define SPR_IVPR 0x03f /* ..8 Interrupt Vector Prefix Register */ 794ffb56695SRafal Jaworowski #define SPR_IVOR0 0x190 /* ..8 Critical input */ 795ffb56695SRafal Jaworowski #define SPR_IVOR1 0x191 /* ..8 Machine check */ 796ffb56695SRafal Jaworowski #define SPR_IVOR2 0x192 797ffb56695SRafal Jaworowski #define SPR_IVOR3 0x193 798ffb56695SRafal Jaworowski #define SPR_IVOR4 0x194 799ffb56695SRafal Jaworowski #define SPR_IVOR5 0x195 800ffb56695SRafal Jaworowski #define SPR_IVOR6 0x196 801ffb56695SRafal Jaworowski #define SPR_IVOR7 0x197 802ffb56695SRafal Jaworowski #define SPR_IVOR8 0x198 803ffb56695SRafal Jaworowski #define SPR_IVOR9 0x199 804ffb56695SRafal Jaworowski #define SPR_IVOR10 0x19a 805ffb56695SRafal Jaworowski #define SPR_IVOR11 0x19b 806ffb56695SRafal Jaworowski #define SPR_IVOR12 0x19c 807ffb56695SRafal Jaworowski #define SPR_IVOR13 0x19d 808ffb56695SRafal Jaworowski #define SPR_IVOR14 0x19e 809ffb56695SRafal Jaworowski #define SPR_IVOR15 0x19f 810ffb56695SRafal Jaworowski #define SPR_IVOR32 0x210 811ffb56695SRafal Jaworowski #define SPR_IVOR33 0x211 812ffb56695SRafal Jaworowski #define SPR_IVOR34 0x212 813ffb56695SRafal Jaworowski #define SPR_IVOR35 0x213 814ffb56695SRafal Jaworowski 815ffb56695SRafal Jaworowski #define SPR_MAS0 0x270 /* ..8 MMU Assist Register 0 Book-E/e500 */ 816ffb56695SRafal Jaworowski #define SPR_MAS1 0x271 /* ..8 MMU Assist Register 1 Book-E/e500 */ 817ffb56695SRafal Jaworowski #define SPR_MAS2 0x272 /* ..8 MMU Assist Register 2 Book-E/e500 */ 818ffb56695SRafal Jaworowski #define SPR_MAS3 0x273 /* ..8 MMU Assist Register 3 Book-E/e500 */ 819ffb56695SRafal Jaworowski #define SPR_MAS4 0x274 /* ..8 MMU Assist Register 4 Book-E/e500 */ 820ffb56695SRafal Jaworowski #define SPR_MAS5 0x275 /* ..8 MMU Assist Register 5 Book-E */ 821ffb56695SRafal Jaworowski #define SPR_MAS6 0x276 /* ..8 MMU Assist Register 6 Book-E/e500 */ 822ffb56695SRafal Jaworowski #define SPR_MAS7 0x3B0 /* ..8 MMU Assist Register 7 Book-E/e500 */ 8234f0962fcSRafal Jaworowski #define SPR_MAS8 0x155 /* ..8 MMU Assist Register 8 Book-E/e500 */ 8244f0962fcSRafal Jaworowski 8254f0962fcSRafal Jaworowski #define SPR_L1CFG0 0x203 /* ..8 L1 cache configuration register 0 */ 8264f0962fcSRafal Jaworowski #define SPR_L1CFG1 0x204 /* ..8 L1 cache configuration register 1 */ 8274f0962fcSRafal Jaworowski 8284f0962fcSRafal Jaworowski #define SPR_CCR1 0x378 8294f0962fcSRafal Jaworowski #define CCR1_L2COBE 0x00000040 8304f0962fcSRafal Jaworowski 8314f0962fcSRafal Jaworowski #define DCR_L2DCDCRAI 0x0000 /* L2 D-Cache DCR Address Pointer */ 8324f0962fcSRafal Jaworowski #define DCR_L2DCDCRDI 0x0001 /* L2 D-Cache DCR Data Indirect */ 8334f0962fcSRafal Jaworowski #define DCR_L2CR0 0x00 /* L2 Cache Configuration Register 0 */ 8344f0962fcSRafal Jaworowski #define L2CR0_AS 0x30000000 835ffb56695SRafal Jaworowski 836ffb56695SRafal Jaworowski #define SPR_L1CSR0 0x3F2 /* ..8 L1 Cache Control and Status Register 0 */ 837ffb56695SRafal Jaworowski #define L1CSR0_DCPE 0x00010000 /* Data Cache Parity Enable */ 838ffb56695SRafal Jaworowski #define L1CSR0_DCLFR 0x00000100 /* Data Cache Lock Bits Flash Reset */ 839ffb56695SRafal Jaworowski #define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */ 840ffb56695SRafal Jaworowski #define L1CSR0_DCE 0x00000001 /* Data Cache Enable */ 841ffb56695SRafal Jaworowski #define SPR_L1CSR1 0x3F3 /* ..8 L1 Cache Control and Status Register 1 */ 842ffb56695SRafal Jaworowski #define L1CSR1_ICPE 0x00010000 /* Instruction Cache Parity Enable */ 8434f0962fcSRafal Jaworowski #define L1CSR1_ICUL 0x00000400 /* Instr Cache Unable to Lock */ 844ffb56695SRafal Jaworowski #define L1CSR1_ICLFR 0x00000100 /* Instruction Cache Lock Bits Flash Reset */ 845ffb56695SRafal Jaworowski #define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */ 846ffb56695SRafal Jaworowski #define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */ 847ffb56695SRafal Jaworowski 8488415f755SBrandon Bergren #define SPR_L2CFG0 0x207 /* ..8 L2 Configuration Register 0 */ 8494f0962fcSRafal Jaworowski #define SPR_L2CSR0 0x3F9 /* ..8 L2 Cache Control and Status Register 0 */ 8504f0962fcSRafal Jaworowski #define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */ 8514f0962fcSRafal Jaworowski #define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity Enable */ 8524f0962fcSRafal Jaworowski #define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */ 8534f0962fcSRafal Jaworowski #define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flags Clear */ 8544f0962fcSRafal Jaworowski 85528bb01e5SRafal Jaworowski #define SPR_BUCSR 0x3F5 /* ..8 Branch Unit Control and Status Register */ 85628bb01e5SRafal Jaworowski #define BUCSR_BPEN 0x00000001 /* Branch Prediction Enable */ 8574f0962fcSRafal Jaworowski #define BUCSR_BBFI 0x00000200 /* Branch Buffer Flash Invalidate */ 85828bb01e5SRafal Jaworowski 85917f4cae4SRafal Jaworowski #endif /* BOOKE */ 860b57e802aSBenno Rice #endif /* !_POWERPC_SPR_H_ */ 861