1f70f23ccSOleksandr Tymoshenko /*- 2f70f23ccSOleksandr Tymoshenko * Copyright (c) 2012 Semihalf. 3f70f23ccSOleksandr Tymoshenko * All rights reserved. 4f70f23ccSOleksandr Tymoshenko * 5f70f23ccSOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without 6f70f23ccSOleksandr Tymoshenko * modification, are permitted provided that the following conditions 7f70f23ccSOleksandr Tymoshenko * are met: 8f70f23ccSOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright 9f70f23ccSOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer. 10f70f23ccSOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright 11f70f23ccSOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the 12f70f23ccSOleksandr Tymoshenko * documentation and/or other materials provided with the distribution. 13f70f23ccSOleksandr Tymoshenko * 14f70f23ccSOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15f70f23ccSOleksandr Tymoshenko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16f70f23ccSOleksandr Tymoshenko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17f70f23ccSOleksandr Tymoshenko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18f70f23ccSOleksandr Tymoshenko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19f70f23ccSOleksandr Tymoshenko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20f70f23ccSOleksandr Tymoshenko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21f70f23ccSOleksandr Tymoshenko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22f70f23ccSOleksandr Tymoshenko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23f70f23ccSOleksandr Tymoshenko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24f70f23ccSOleksandr Tymoshenko * SUCH DAMAGE. 25f70f23ccSOleksandr Tymoshenko */ 26f70f23ccSOleksandr Tymoshenko 27cf9df3c5SAndrew Turner #include "opt_acpi.h" 28cf9df3c5SAndrew Turner #include "opt_platform.h" 29cf9df3c5SAndrew Turner 30f70f23ccSOleksandr Tymoshenko #include <sys/cdefs.h> 31f70f23ccSOleksandr Tymoshenko __FBSDID("$FreeBSD$"); 32f70f23ccSOleksandr Tymoshenko 33f70f23ccSOleksandr Tymoshenko #include <sys/param.h> 34f70f23ccSOleksandr Tymoshenko #include <sys/systm.h> 35f70f23ccSOleksandr Tymoshenko #include <sys/kernel.h> 36f70f23ccSOleksandr Tymoshenko #include <sys/bus.h> 37f70f23ccSOleksandr Tymoshenko #include <machine/bus.h> 38f70f23ccSOleksandr Tymoshenko 39f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart.h> 40f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart_cpu.h> 41cf9df3c5SAndrew Turner #ifdef FDT 423bb693afSIan Lepore #include <dev/uart/uart_cpu_fdt.h> 43cf9df3c5SAndrew Turner #endif 44f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart_bus.h> 45f70f23ccSOleksandr Tymoshenko #include "uart_if.h" 46f70f23ccSOleksandr Tymoshenko 47*eba1a249SAndrew Turner #ifdef DEV_ACPI 48*eba1a249SAndrew Turner #include <dev/uart/uart_cpu_acpi.h> 49*eba1a249SAndrew Turner #include <contrib/dev/acpica/include/acpi.h> 50*eba1a249SAndrew Turner #include <contrib/dev/acpica/include/actables.h> 51*eba1a249SAndrew Turner #endif 52*eba1a249SAndrew Turner 53f70f23ccSOleksandr Tymoshenko #include <sys/kdb.h> 54f70f23ccSOleksandr Tymoshenko 55f70f23ccSOleksandr Tymoshenko /* PL011 UART registers and masks*/ 56f70f23ccSOleksandr Tymoshenko #define UART_DR 0x00 /* Data register */ 57f70f23ccSOleksandr Tymoshenko #define DR_FE (1 << 8) /* Framing error */ 58f70f23ccSOleksandr Tymoshenko #define DR_PE (1 << 9) /* Parity error */ 59f70f23ccSOleksandr Tymoshenko #define DR_BE (1 << 10) /* Break error */ 60f70f23ccSOleksandr Tymoshenko #define DR_OE (1 << 11) /* Overrun error */ 61f70f23ccSOleksandr Tymoshenko 62f70f23ccSOleksandr Tymoshenko #define UART_FR 0x06 /* Flag register */ 6317d2ee01SZbigniew Bodek #define FR_TXFF (1 << 5) /* Transmit FIFO/reg full */ 64f70f23ccSOleksandr Tymoshenko #define FR_RXFF (1 << 6) /* Receive FIFO/reg full */ 65f70f23ccSOleksandr Tymoshenko #define FR_TXFE (1 << 7) /* Transmit FIFO/reg empty */ 66f70f23ccSOleksandr Tymoshenko 67f70f23ccSOleksandr Tymoshenko #define UART_IBRD 0x09 /* Integer baud rate register */ 68f70f23ccSOleksandr Tymoshenko #define IBRD_BDIVINT 0xffff /* Significant part of int. divisor value */ 69f70f23ccSOleksandr Tymoshenko 70f70f23ccSOleksandr Tymoshenko #define UART_FBRD 0x0a /* Fractional baud rate register */ 71f70f23ccSOleksandr Tymoshenko #define FBRD_BDIVFRAC 0x3f /* Significant part of frac. divisor value */ 72f70f23ccSOleksandr Tymoshenko 73f70f23ccSOleksandr Tymoshenko #define UART_LCR_H 0x0b /* Line control register */ 74f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN8 (0x3 << 5) 75f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN7 (0x2 << 5) 76f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN6 (0x1 << 5) 77f70f23ccSOleksandr Tymoshenko #define LCR_H_FEN (1 << 4) /* FIFO mode enable */ 78f70f23ccSOleksandr Tymoshenko #define LCR_H_STP2 (1 << 3) /* 2 stop frames at the end */ 79f70f23ccSOleksandr Tymoshenko #define LCR_H_EPS (1 << 2) /* Even parity select */ 80f70f23ccSOleksandr Tymoshenko #define LCR_H_PEN (1 << 1) /* Parity enable */ 81f70f23ccSOleksandr Tymoshenko 82f70f23ccSOleksandr Tymoshenko #define UART_CR 0x0c /* Control register */ 83f70f23ccSOleksandr Tymoshenko #define CR_RXE (1 << 9) /* Receive enable */ 84f70f23ccSOleksandr Tymoshenko #define CR_TXE (1 << 8) /* Transmit enable */ 85f70f23ccSOleksandr Tymoshenko #define CR_UARTEN (1 << 0) /* UART enable */ 86f70f23ccSOleksandr Tymoshenko 87f70f23ccSOleksandr Tymoshenko #define UART_IMSC 0x0e /* Interrupt mask set/clear register */ 88f70f23ccSOleksandr Tymoshenko #define IMSC_MASK_ALL 0x7ff /* Mask all interrupts */ 89f70f23ccSOleksandr Tymoshenko 90f70f23ccSOleksandr Tymoshenko #define UART_RIS 0x0f /* Raw interrupt status register */ 91f70f23ccSOleksandr Tymoshenko #define UART_RXREADY (1 << 4) /* RX buffer full */ 92f70f23ccSOleksandr Tymoshenko #define UART_TXEMPTY (1 << 5) /* TX buffer empty */ 9383dbea14SRuslan Bukin #define RIS_RTIM (1 << 6) /* Receive timeout */ 94f70f23ccSOleksandr Tymoshenko #define RIS_FE (1 << 7) /* Framing error interrupt status */ 95f70f23ccSOleksandr Tymoshenko #define RIS_PE (1 << 8) /* Parity error interrupt status */ 96f70f23ccSOleksandr Tymoshenko #define RIS_BE (1 << 9) /* Break error interrupt status */ 97f70f23ccSOleksandr Tymoshenko #define RIS_OE (1 << 10) /* Overrun interrupt status */ 98f70f23ccSOleksandr Tymoshenko 99f70f23ccSOleksandr Tymoshenko #define UART_MIS 0x10 /* Masked interrupt status register */ 100f70f23ccSOleksandr Tymoshenko #define UART_ICR 0x11 /* Interrupt clear register */ 101f70f23ccSOleksandr Tymoshenko 102f70f23ccSOleksandr Tymoshenko /* 103f70f23ccSOleksandr Tymoshenko * FIXME: actual register size is SoC-dependent, we need to handle it 104f70f23ccSOleksandr Tymoshenko */ 105f70f23ccSOleksandr Tymoshenko #define __uart_getreg(bas, reg) \ 106f70f23ccSOleksandr Tymoshenko bus_space_read_4((bas)->bst, (bas)->bsh, uart_regofs(bas, reg)) 107f70f23ccSOleksandr Tymoshenko #define __uart_setreg(bas, reg, value) \ 108f70f23ccSOleksandr Tymoshenko bus_space_write_4((bas)->bst, (bas)->bsh, uart_regofs(bas, reg), value) 109f70f23ccSOleksandr Tymoshenko 110f70f23ccSOleksandr Tymoshenko /* 111f70f23ccSOleksandr Tymoshenko * Low-level UART interface. 112f70f23ccSOleksandr Tymoshenko */ 113f70f23ccSOleksandr Tymoshenko static int uart_pl011_probe(struct uart_bas *bas); 114f70f23ccSOleksandr Tymoshenko static void uart_pl011_init(struct uart_bas *bas, int, int, int, int); 115f70f23ccSOleksandr Tymoshenko static void uart_pl011_term(struct uart_bas *bas); 116f70f23ccSOleksandr Tymoshenko static void uart_pl011_putc(struct uart_bas *bas, int); 117f70f23ccSOleksandr Tymoshenko static int uart_pl011_rxready(struct uart_bas *bas); 118f70f23ccSOleksandr Tymoshenko static int uart_pl011_getc(struct uart_bas *bas, struct mtx *); 119f70f23ccSOleksandr Tymoshenko 120f70f23ccSOleksandr Tymoshenko static struct uart_ops uart_pl011_ops = { 121f70f23ccSOleksandr Tymoshenko .probe = uart_pl011_probe, 122f70f23ccSOleksandr Tymoshenko .init = uart_pl011_init, 123f70f23ccSOleksandr Tymoshenko .term = uart_pl011_term, 124f70f23ccSOleksandr Tymoshenko .putc = uart_pl011_putc, 125f70f23ccSOleksandr Tymoshenko .rxready = uart_pl011_rxready, 126f70f23ccSOleksandr Tymoshenko .getc = uart_pl011_getc, 127f70f23ccSOleksandr Tymoshenko }; 128f70f23ccSOleksandr Tymoshenko 129f70f23ccSOleksandr Tymoshenko static int 130f70f23ccSOleksandr Tymoshenko uart_pl011_probe(struct uart_bas *bas) 131f70f23ccSOleksandr Tymoshenko { 132f70f23ccSOleksandr Tymoshenko 133f70f23ccSOleksandr Tymoshenko return (0); 134f70f23ccSOleksandr Tymoshenko } 135f70f23ccSOleksandr Tymoshenko 136f70f23ccSOleksandr Tymoshenko static void 137a0eae699SOleksandr Tymoshenko uart_pl011_param(struct uart_bas *bas, int baudrate, int databits, int stopbits, 138f70f23ccSOleksandr Tymoshenko int parity) 139f70f23ccSOleksandr Tymoshenko { 140f70f23ccSOleksandr Tymoshenko uint32_t ctrl, line; 141f70f23ccSOleksandr Tymoshenko uint32_t baud; 142f70f23ccSOleksandr Tymoshenko 143f70f23ccSOleksandr Tymoshenko /* 144f70f23ccSOleksandr Tymoshenko * Zero all settings to make sure 145f70f23ccSOleksandr Tymoshenko * UART is disabled and not configured 146f70f23ccSOleksandr Tymoshenko */ 147f70f23ccSOleksandr Tymoshenko ctrl = line = 0x0; 148f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_CR, ctrl); 149f70f23ccSOleksandr Tymoshenko 150f70f23ccSOleksandr Tymoshenko /* As we know UART is disabled we may setup the line */ 151f70f23ccSOleksandr Tymoshenko switch (databits) { 152f70f23ccSOleksandr Tymoshenko case 7: 153f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN7; 154f70f23ccSOleksandr Tymoshenko break; 155f70f23ccSOleksandr Tymoshenko case 6: 156f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN6; 157f70f23ccSOleksandr Tymoshenko break; 158f70f23ccSOleksandr Tymoshenko case 8: 159f70f23ccSOleksandr Tymoshenko default: 160f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN8; 161f70f23ccSOleksandr Tymoshenko break; 162f70f23ccSOleksandr Tymoshenko } 163f70f23ccSOleksandr Tymoshenko 164f70f23ccSOleksandr Tymoshenko if (stopbits == 2) 165f70f23ccSOleksandr Tymoshenko line |= LCR_H_STP2; 166f70f23ccSOleksandr Tymoshenko else 167f70f23ccSOleksandr Tymoshenko line &= ~LCR_H_STP2; 168f70f23ccSOleksandr Tymoshenko 169f70f23ccSOleksandr Tymoshenko if (parity) 170f70f23ccSOleksandr Tymoshenko line |= LCR_H_PEN; 171f70f23ccSOleksandr Tymoshenko else 172f70f23ccSOleksandr Tymoshenko line &= ~LCR_H_PEN; 173f70f23ccSOleksandr Tymoshenko 174f70f23ccSOleksandr Tymoshenko /* Configure the rest */ 175f70f23ccSOleksandr Tymoshenko line &= ~LCR_H_FEN; 176f70f23ccSOleksandr Tymoshenko ctrl |= (CR_RXE | CR_TXE | CR_UARTEN); 177f70f23ccSOleksandr Tymoshenko 1786dd028d8SIan Lepore if (bas->rclk != 0 && baudrate != 0) { 1796dd028d8SIan Lepore baud = bas->rclk * 4 / baudrate; 1806dd028d8SIan Lepore __uart_setreg(bas, UART_IBRD, ((uint32_t)(baud >> 6)) & IBRD_BDIVINT); 1816dd028d8SIan Lepore __uart_setreg(bas, UART_FBRD, (uint32_t)(baud & 0x3F) & FBRD_BDIVFRAC); 1826dd028d8SIan Lepore } 183f70f23ccSOleksandr Tymoshenko 184f70f23ccSOleksandr Tymoshenko /* Add config. to line before reenabling UART */ 185f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_LCR_H, (__uart_getreg(bas, UART_LCR_H) & 186f70f23ccSOleksandr Tymoshenko ~0xff) | line); 187f70f23ccSOleksandr Tymoshenko 188f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_CR, ctrl); 189f70f23ccSOleksandr Tymoshenko } 190f70f23ccSOleksandr Tymoshenko 191f70f23ccSOleksandr Tymoshenko static void 192a0eae699SOleksandr Tymoshenko uart_pl011_init(struct uart_bas *bas, int baudrate, int databits, int stopbits, 193a0eae699SOleksandr Tymoshenko int parity) 194a0eae699SOleksandr Tymoshenko { 195a0eae699SOleksandr Tymoshenko /* Mask all interrupts */ 196a0eae699SOleksandr Tymoshenko __uart_setreg(bas, UART_IMSC, __uart_getreg(bas, UART_IMSC) & 197a0eae699SOleksandr Tymoshenko ~IMSC_MASK_ALL); 198a0eae699SOleksandr Tymoshenko 199a0eae699SOleksandr Tymoshenko uart_pl011_param(bas, baudrate, databits, stopbits, parity); 200a0eae699SOleksandr Tymoshenko } 201a0eae699SOleksandr Tymoshenko 202a0eae699SOleksandr Tymoshenko static void 203f70f23ccSOleksandr Tymoshenko uart_pl011_term(struct uart_bas *bas) 204f70f23ccSOleksandr Tymoshenko { 205f70f23ccSOleksandr Tymoshenko } 206f70f23ccSOleksandr Tymoshenko 207f70f23ccSOleksandr Tymoshenko static void 208f70f23ccSOleksandr Tymoshenko uart_pl011_putc(struct uart_bas *bas, int c) 209f70f23ccSOleksandr Tymoshenko { 210f70f23ccSOleksandr Tymoshenko 21117d2ee01SZbigniew Bodek /* Wait when TX FIFO full. Push character otherwise. */ 21217d2ee01SZbigniew Bodek while (__uart_getreg(bas, UART_FR) & FR_TXFF) 213f70f23ccSOleksandr Tymoshenko ; 214f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_DR, c & 0xff); 215f70f23ccSOleksandr Tymoshenko } 216f70f23ccSOleksandr Tymoshenko 217f70f23ccSOleksandr Tymoshenko static int 218f70f23ccSOleksandr Tymoshenko uart_pl011_rxready(struct uart_bas *bas) 219f70f23ccSOleksandr Tymoshenko { 220f70f23ccSOleksandr Tymoshenko 221f70f23ccSOleksandr Tymoshenko return (__uart_getreg(bas, UART_FR) & FR_RXFF); 222f70f23ccSOleksandr Tymoshenko } 223f70f23ccSOleksandr Tymoshenko 224f70f23ccSOleksandr Tymoshenko static int 225f70f23ccSOleksandr Tymoshenko uart_pl011_getc(struct uart_bas *bas, struct mtx *hwmtx) 226f70f23ccSOleksandr Tymoshenko { 227f70f23ccSOleksandr Tymoshenko int c; 228f70f23ccSOleksandr Tymoshenko 229f70f23ccSOleksandr Tymoshenko while (!uart_pl011_rxready(bas)) 230f70f23ccSOleksandr Tymoshenko ; 231f70f23ccSOleksandr Tymoshenko c = __uart_getreg(bas, UART_DR) & 0xff; 232f70f23ccSOleksandr Tymoshenko 233f70f23ccSOleksandr Tymoshenko return (c); 234f70f23ccSOleksandr Tymoshenko } 235f70f23ccSOleksandr Tymoshenko 236f70f23ccSOleksandr Tymoshenko /* 237f70f23ccSOleksandr Tymoshenko * High-level UART interface. 238f70f23ccSOleksandr Tymoshenko */ 239f70f23ccSOleksandr Tymoshenko struct uart_pl011_softc { 240f70f23ccSOleksandr Tymoshenko struct uart_softc base; 241f70f23ccSOleksandr Tymoshenko uint8_t fcr; 242f70f23ccSOleksandr Tymoshenko uint8_t ier; 243f70f23ccSOleksandr Tymoshenko uint8_t mcr; 244f70f23ccSOleksandr Tymoshenko 245f70f23ccSOleksandr Tymoshenko uint8_t ier_mask; 246f70f23ccSOleksandr Tymoshenko uint8_t ier_rxbits; 247f70f23ccSOleksandr Tymoshenko }; 248f70f23ccSOleksandr Tymoshenko 249f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_attach(struct uart_softc *); 250f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_detach(struct uart_softc *); 251f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_flush(struct uart_softc *, int); 252f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_getsig(struct uart_softc *); 253f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_ioctl(struct uart_softc *, int, intptr_t); 254f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_ipend(struct uart_softc *); 255f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_param(struct uart_softc *, int, int, int, int); 256f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_probe(struct uart_softc *); 257f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_receive(struct uart_softc *); 258f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_setsig(struct uart_softc *, int); 259f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_transmit(struct uart_softc *); 260d76a1ef4SWarner Losh static void uart_pl011_bus_grab(struct uart_softc *); 261d76a1ef4SWarner Losh static void uart_pl011_bus_ungrab(struct uart_softc *); 262f70f23ccSOleksandr Tymoshenko 263f70f23ccSOleksandr Tymoshenko static kobj_method_t uart_pl011_methods[] = { 264f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_attach, uart_pl011_bus_attach), 265f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_detach, uart_pl011_bus_detach), 266f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_flush, uart_pl011_bus_flush), 267f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_getsig, uart_pl011_bus_getsig), 268f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_ioctl, uart_pl011_bus_ioctl), 269f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_ipend, uart_pl011_bus_ipend), 270f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_param, uart_pl011_bus_param), 271f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_probe, uart_pl011_bus_probe), 272f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_receive, uart_pl011_bus_receive), 273f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_setsig, uart_pl011_bus_setsig), 274f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_transmit, uart_pl011_bus_transmit), 275d76a1ef4SWarner Losh KOBJMETHOD(uart_grab, uart_pl011_bus_grab), 276d76a1ef4SWarner Losh KOBJMETHOD(uart_ungrab, uart_pl011_bus_ungrab), 277d76a1ef4SWarner Losh 278f70f23ccSOleksandr Tymoshenko { 0, 0 } 279f70f23ccSOleksandr Tymoshenko }; 280f70f23ccSOleksandr Tymoshenko 2813bb693afSIan Lepore static struct uart_class uart_pl011_class = { 282f70f23ccSOleksandr Tymoshenko "uart_pl011", 283f70f23ccSOleksandr Tymoshenko uart_pl011_methods, 284f70f23ccSOleksandr Tymoshenko sizeof(struct uart_pl011_softc), 285f70f23ccSOleksandr Tymoshenko .uc_ops = &uart_pl011_ops, 286f70f23ccSOleksandr Tymoshenko .uc_range = 0x48, 287405ada37SAndrew Turner .uc_rclk = 0, 288405ada37SAndrew Turner .uc_rshift = 2 289f70f23ccSOleksandr Tymoshenko }; 290f70f23ccSOleksandr Tymoshenko 291cf9df3c5SAndrew Turner 292cf9df3c5SAndrew Turner #ifdef FDT 2933bb693afSIan Lepore static struct ofw_compat_data compat_data[] = { 2943bb693afSIan Lepore {"arm,pl011", (uintptr_t)&uart_pl011_class}, 2953bb693afSIan Lepore {NULL, (uintptr_t)NULL}, 2963bb693afSIan Lepore }; 2973bb693afSIan Lepore UART_FDT_CLASS_AND_DEVICE(compat_data); 298cf9df3c5SAndrew Turner #endif 299cf9df3c5SAndrew Turner 300cf9df3c5SAndrew Turner #ifdef DEV_ACPI 301cf9df3c5SAndrew Turner static struct acpi_uart_compat_data acpi_compat_data[] = { 302*eba1a249SAndrew Turner {"ARMH0011", &uart_pl011_class, ACPI_DBG2_ARM_PL011}, 303*eba1a249SAndrew Turner {NULL, NULL, 0}, 304cf9df3c5SAndrew Turner }; 305cf9df3c5SAndrew Turner UART_ACPI_CLASS_AND_DEVICE(acpi_compat_data); 306cf9df3c5SAndrew Turner #endif 3073bb693afSIan Lepore 308f70f23ccSOleksandr Tymoshenko static int 309f70f23ccSOleksandr Tymoshenko uart_pl011_bus_attach(struct uart_softc *sc) 310f70f23ccSOleksandr Tymoshenko { 311f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 31283dbea14SRuslan Bukin int reg; 313f70f23ccSOleksandr Tymoshenko 314f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 31583dbea14SRuslan Bukin 31683dbea14SRuslan Bukin /* Enable interrupts */ 31783dbea14SRuslan Bukin reg = (UART_RXREADY | RIS_RTIM | UART_TXEMPTY); 31883dbea14SRuslan Bukin __uart_setreg(bas, UART_IMSC, reg); 31983dbea14SRuslan Bukin 32083dbea14SRuslan Bukin /* Clear interrupts */ 321f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_ICR, IMSC_MASK_ALL); 322f70f23ccSOleksandr Tymoshenko 323f70f23ccSOleksandr Tymoshenko return (0); 324f70f23ccSOleksandr Tymoshenko } 325f70f23ccSOleksandr Tymoshenko 326f70f23ccSOleksandr Tymoshenko static int 327f70f23ccSOleksandr Tymoshenko uart_pl011_bus_detach(struct uart_softc *sc) 328f70f23ccSOleksandr Tymoshenko { 329f70f23ccSOleksandr Tymoshenko 330f70f23ccSOleksandr Tymoshenko return (0); 331f70f23ccSOleksandr Tymoshenko } 332f70f23ccSOleksandr Tymoshenko 333f70f23ccSOleksandr Tymoshenko static int 334f70f23ccSOleksandr Tymoshenko uart_pl011_bus_flush(struct uart_softc *sc, int what) 335f70f23ccSOleksandr Tymoshenko { 336f70f23ccSOleksandr Tymoshenko 337f70f23ccSOleksandr Tymoshenko return (0); 338f70f23ccSOleksandr Tymoshenko } 339f70f23ccSOleksandr Tymoshenko 340f70f23ccSOleksandr Tymoshenko static int 341f70f23ccSOleksandr Tymoshenko uart_pl011_bus_getsig(struct uart_softc *sc) 342f70f23ccSOleksandr Tymoshenko { 343f70f23ccSOleksandr Tymoshenko 344f70f23ccSOleksandr Tymoshenko return (0); 345f70f23ccSOleksandr Tymoshenko } 346f70f23ccSOleksandr Tymoshenko 347f70f23ccSOleksandr Tymoshenko static int 348f70f23ccSOleksandr Tymoshenko uart_pl011_bus_ioctl(struct uart_softc *sc, int request, intptr_t data) 349f70f23ccSOleksandr Tymoshenko { 350f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 351f70f23ccSOleksandr Tymoshenko int error; 352f70f23ccSOleksandr Tymoshenko 353f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 354f70f23ccSOleksandr Tymoshenko error = 0; 355f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 356f70f23ccSOleksandr Tymoshenko switch (request) { 357f70f23ccSOleksandr Tymoshenko case UART_IOCTL_BREAK: 358f70f23ccSOleksandr Tymoshenko break; 359f70f23ccSOleksandr Tymoshenko case UART_IOCTL_BAUD: 360f70f23ccSOleksandr Tymoshenko *(int*)data = 115200; 361f70f23ccSOleksandr Tymoshenko break; 362f70f23ccSOleksandr Tymoshenko default: 363f70f23ccSOleksandr Tymoshenko error = EINVAL; 364f70f23ccSOleksandr Tymoshenko break; 365f70f23ccSOleksandr Tymoshenko } 366f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 367f70f23ccSOleksandr Tymoshenko 368f70f23ccSOleksandr Tymoshenko return (error); 369f70f23ccSOleksandr Tymoshenko } 370f70f23ccSOleksandr Tymoshenko 371f70f23ccSOleksandr Tymoshenko static int 372f70f23ccSOleksandr Tymoshenko uart_pl011_bus_ipend(struct uart_softc *sc) 373f70f23ccSOleksandr Tymoshenko { 374f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 375f70f23ccSOleksandr Tymoshenko uint32_t ints; 37683dbea14SRuslan Bukin int ipend; 37783dbea14SRuslan Bukin int reg; 378f70f23ccSOleksandr Tymoshenko 379f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 380f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 381f70f23ccSOleksandr Tymoshenko ints = __uart_getreg(bas, UART_MIS); 382f70f23ccSOleksandr Tymoshenko ipend = 0; 383f70f23ccSOleksandr Tymoshenko 38483dbea14SRuslan Bukin if (ints & (UART_RXREADY | RIS_RTIM)) 385f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_RXREADY; 386f70f23ccSOleksandr Tymoshenko if (ints & RIS_BE) 387f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_BREAK; 388f70f23ccSOleksandr Tymoshenko if (ints & RIS_OE) 389f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_OVERRUN; 390f70f23ccSOleksandr Tymoshenko if (ints & UART_TXEMPTY) { 391f70f23ccSOleksandr Tymoshenko if (sc->sc_txbusy) 392f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_TXIDLE; 393f70f23ccSOleksandr Tymoshenko 39483dbea14SRuslan Bukin /* Disable TX interrupt */ 39583dbea14SRuslan Bukin reg = __uart_getreg(bas, UART_IMSC); 39683dbea14SRuslan Bukin reg &= ~(UART_TXEMPTY); 39783dbea14SRuslan Bukin __uart_setreg(bas, UART_IMSC, reg); 398f70f23ccSOleksandr Tymoshenko } 399f70f23ccSOleksandr Tymoshenko 400f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 401f70f23ccSOleksandr Tymoshenko 402f70f23ccSOleksandr Tymoshenko return (ipend); 403f70f23ccSOleksandr Tymoshenko } 404f70f23ccSOleksandr Tymoshenko 405f70f23ccSOleksandr Tymoshenko static int 406f70f23ccSOleksandr Tymoshenko uart_pl011_bus_param(struct uart_softc *sc, int baudrate, int databits, 407f70f23ccSOleksandr Tymoshenko int stopbits, int parity) 408f70f23ccSOleksandr Tymoshenko { 409f70f23ccSOleksandr Tymoshenko 410f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 411a0eae699SOleksandr Tymoshenko uart_pl011_param(&sc->sc_bas, baudrate, databits, stopbits, parity); 412f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 413f70f23ccSOleksandr Tymoshenko 414f70f23ccSOleksandr Tymoshenko return (0); 415f70f23ccSOleksandr Tymoshenko } 416f70f23ccSOleksandr Tymoshenko 417f70f23ccSOleksandr Tymoshenko static int 418f70f23ccSOleksandr Tymoshenko uart_pl011_bus_probe(struct uart_softc *sc) 419f70f23ccSOleksandr Tymoshenko { 420f70f23ccSOleksandr Tymoshenko 421f70f23ccSOleksandr Tymoshenko device_set_desc(sc->sc_dev, "PrimeCell UART (PL011)"); 422f70f23ccSOleksandr Tymoshenko 4234d7abca0SIan Lepore sc->sc_rxfifosz = 1; 4244d7abca0SIan Lepore sc->sc_txfifosz = 1; 4254d7abca0SIan Lepore 426f70f23ccSOleksandr Tymoshenko return (0); 427f70f23ccSOleksandr Tymoshenko } 428f70f23ccSOleksandr Tymoshenko 429f70f23ccSOleksandr Tymoshenko static int 430f70f23ccSOleksandr Tymoshenko uart_pl011_bus_receive(struct uart_softc *sc) 431f70f23ccSOleksandr Tymoshenko { 432f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 433f70f23ccSOleksandr Tymoshenko uint32_t ints, xc; 43483dbea14SRuslan Bukin int rx; 435f70f23ccSOleksandr Tymoshenko 436f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 437f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 438f70f23ccSOleksandr Tymoshenko 439f70f23ccSOleksandr Tymoshenko ints = __uart_getreg(bas, UART_MIS); 44083dbea14SRuslan Bukin while (ints & (UART_RXREADY | RIS_RTIM)) { 441f70f23ccSOleksandr Tymoshenko if (uart_rx_full(sc)) { 442f70f23ccSOleksandr Tymoshenko sc->sc_rxbuf[sc->sc_rxput] = UART_STAT_OVERRUN; 443f70f23ccSOleksandr Tymoshenko break; 444f70f23ccSOleksandr Tymoshenko } 445f70f23ccSOleksandr Tymoshenko xc = __uart_getreg(bas, UART_DR); 446f70f23ccSOleksandr Tymoshenko rx = xc & 0xff; 447f70f23ccSOleksandr Tymoshenko 448f70f23ccSOleksandr Tymoshenko if (xc & DR_FE) 449f70f23ccSOleksandr Tymoshenko rx |= UART_STAT_FRAMERR; 450f70f23ccSOleksandr Tymoshenko if (xc & DR_PE) 451f70f23ccSOleksandr Tymoshenko rx |= UART_STAT_PARERR; 452f70f23ccSOleksandr Tymoshenko 45383dbea14SRuslan Bukin __uart_setreg(bas, UART_ICR, (UART_RXREADY | RIS_RTIM)); 454f70f23ccSOleksandr Tymoshenko 455f70f23ccSOleksandr Tymoshenko uart_rx_put(sc, rx); 456f70f23ccSOleksandr Tymoshenko ints = __uart_getreg(bas, UART_MIS); 457f70f23ccSOleksandr Tymoshenko } 458f70f23ccSOleksandr Tymoshenko 459f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 460f70f23ccSOleksandr Tymoshenko 461f70f23ccSOleksandr Tymoshenko return (0); 462f70f23ccSOleksandr Tymoshenko } 463f70f23ccSOleksandr Tymoshenko 464f70f23ccSOleksandr Tymoshenko static int 465f70f23ccSOleksandr Tymoshenko uart_pl011_bus_setsig(struct uart_softc *sc, int sig) 466f70f23ccSOleksandr Tymoshenko { 467f70f23ccSOleksandr Tymoshenko 468f70f23ccSOleksandr Tymoshenko return (0); 469f70f23ccSOleksandr Tymoshenko } 470f70f23ccSOleksandr Tymoshenko 471f70f23ccSOleksandr Tymoshenko static int 472f70f23ccSOleksandr Tymoshenko uart_pl011_bus_transmit(struct uart_softc *sc) 473f70f23ccSOleksandr Tymoshenko { 474f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 47583dbea14SRuslan Bukin int reg; 476f70f23ccSOleksandr Tymoshenko int i; 477f70f23ccSOleksandr Tymoshenko 478f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 479f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 480f70f23ccSOleksandr Tymoshenko 481f70f23ccSOleksandr Tymoshenko for (i = 0; i < sc->sc_txdatasz; i++) { 482f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_DR, sc->sc_txbuf[i]); 483f70f23ccSOleksandr Tymoshenko uart_barrier(bas); 484f70f23ccSOleksandr Tymoshenko } 48583724a87SAndrew Turner 48683724a87SAndrew Turner /* If not empty wait until it is */ 48783724a87SAndrew Turner if ((__uart_getreg(bas, UART_FR) & FR_TXFE) != FR_TXFE) { 488f70f23ccSOleksandr Tymoshenko sc->sc_txbusy = 1; 48983dbea14SRuslan Bukin 49083dbea14SRuslan Bukin /* Enable TX interrupt */ 49183dbea14SRuslan Bukin reg = __uart_getreg(bas, UART_IMSC); 49283dbea14SRuslan Bukin reg |= (UART_TXEMPTY); 49383dbea14SRuslan Bukin __uart_setreg(bas, UART_IMSC, reg); 49483724a87SAndrew Turner } 49583dbea14SRuslan Bukin 496f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 497f70f23ccSOleksandr Tymoshenko 49883724a87SAndrew Turner /* No interrupt expected, schedule the next fifo write */ 49983724a87SAndrew Turner if (!sc->sc_txbusy) 50083724a87SAndrew Turner uart_sched_softih(sc, SER_INT_TXIDLE); 50183724a87SAndrew Turner 502f70f23ccSOleksandr Tymoshenko return (0); 503f70f23ccSOleksandr Tymoshenko } 504d76a1ef4SWarner Losh 505d76a1ef4SWarner Losh static void 506d76a1ef4SWarner Losh uart_pl011_bus_grab(struct uart_softc *sc) 507d76a1ef4SWarner Losh { 508d76a1ef4SWarner Losh struct uart_bas *bas; 509d76a1ef4SWarner Losh 510d76a1ef4SWarner Losh bas = &sc->sc_bas; 511d76a1ef4SWarner Losh uart_lock(sc->sc_hwmtx); 512d76a1ef4SWarner Losh __uart_setreg(bas, UART_IMSC, /* Switch to RX polling while grabbed */ 513d76a1ef4SWarner Losh ~UART_RXREADY & __uart_getreg(bas, UART_IMSC)); 514d76a1ef4SWarner Losh uart_unlock(sc->sc_hwmtx); 515d76a1ef4SWarner Losh } 516d76a1ef4SWarner Losh 517d76a1ef4SWarner Losh static void 518d76a1ef4SWarner Losh uart_pl011_bus_ungrab(struct uart_softc *sc) 519d76a1ef4SWarner Losh { 520d76a1ef4SWarner Losh struct uart_bas *bas; 521d76a1ef4SWarner Losh 522d76a1ef4SWarner Losh bas = &sc->sc_bas; 523d76a1ef4SWarner Losh uart_lock(sc->sc_hwmtx); 524d76a1ef4SWarner Losh __uart_setreg(bas, UART_IMSC, /* Switch to RX interrupts while not grabbed */ 525d76a1ef4SWarner Losh UART_RXREADY | __uart_getreg(bas, UART_IMSC)); 526d76a1ef4SWarner Losh uart_unlock(sc->sc_hwmtx); 527d76a1ef4SWarner Losh } 528