1f70f23ccSOleksandr Tymoshenko /*- 2f70f23ccSOleksandr Tymoshenko * Copyright (c) 2012 Semihalf. 3f70f23ccSOleksandr Tymoshenko * All rights reserved. 4f70f23ccSOleksandr Tymoshenko * 5f70f23ccSOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without 6f70f23ccSOleksandr Tymoshenko * modification, are permitted provided that the following conditions 7f70f23ccSOleksandr Tymoshenko * are met: 8f70f23ccSOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright 9f70f23ccSOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer. 10f70f23ccSOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright 11f70f23ccSOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the 12f70f23ccSOleksandr Tymoshenko * documentation and/or other materials provided with the distribution. 13f70f23ccSOleksandr Tymoshenko * 14f70f23ccSOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15f70f23ccSOleksandr Tymoshenko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16f70f23ccSOleksandr Tymoshenko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17f70f23ccSOleksandr Tymoshenko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18f70f23ccSOleksandr Tymoshenko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19f70f23ccSOleksandr Tymoshenko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20f70f23ccSOleksandr Tymoshenko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21f70f23ccSOleksandr Tymoshenko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22f70f23ccSOleksandr Tymoshenko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23f70f23ccSOleksandr Tymoshenko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24f70f23ccSOleksandr Tymoshenko * SUCH DAMAGE. 25f70f23ccSOleksandr Tymoshenko */ 26f70f23ccSOleksandr Tymoshenko 27cf9df3c5SAndrew Turner #include "opt_acpi.h" 28cf9df3c5SAndrew Turner #include "opt_platform.h" 29cf9df3c5SAndrew Turner 30f70f23ccSOleksandr Tymoshenko #include <sys/cdefs.h> 31f70f23ccSOleksandr Tymoshenko __FBSDID("$FreeBSD$"); 32f70f23ccSOleksandr Tymoshenko 33f70f23ccSOleksandr Tymoshenko #include <sys/param.h> 34f70f23ccSOleksandr Tymoshenko #include <sys/systm.h> 35f70f23ccSOleksandr Tymoshenko #include <sys/kernel.h> 36f70f23ccSOleksandr Tymoshenko #include <sys/bus.h> 37f70f23ccSOleksandr Tymoshenko #include <machine/bus.h> 38f70f23ccSOleksandr Tymoshenko 39f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart.h> 40f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart_cpu.h> 41cf9df3c5SAndrew Turner #ifdef FDT 423bb693afSIan Lepore #include <dev/uart/uart_cpu_fdt.h> 43*bf8bdd67SIan Lepore #include <dev/ofw/ofw_bus.h> 44cf9df3c5SAndrew Turner #endif 45f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart_bus.h> 46f70f23ccSOleksandr Tymoshenko #include "uart_if.h" 47f70f23ccSOleksandr Tymoshenko 48eba1a249SAndrew Turner #ifdef DEV_ACPI 49eba1a249SAndrew Turner #include <dev/uart/uart_cpu_acpi.h> 50eba1a249SAndrew Turner #include <contrib/dev/acpica/include/acpi.h> 51ef022bb1SAndrew Turner #include <contrib/dev/acpica/include/accommon.h> 52eba1a249SAndrew Turner #include <contrib/dev/acpica/include/actables.h> 53eba1a249SAndrew Turner #endif 54eba1a249SAndrew Turner 55f70f23ccSOleksandr Tymoshenko #include <sys/kdb.h> 56f70f23ccSOleksandr Tymoshenko 57f70f23ccSOleksandr Tymoshenko /* PL011 UART registers and masks*/ 58f70f23ccSOleksandr Tymoshenko #define UART_DR 0x00 /* Data register */ 59f70f23ccSOleksandr Tymoshenko #define DR_FE (1 << 8) /* Framing error */ 60f70f23ccSOleksandr Tymoshenko #define DR_PE (1 << 9) /* Parity error */ 61f70f23ccSOleksandr Tymoshenko #define DR_BE (1 << 10) /* Break error */ 62f70f23ccSOleksandr Tymoshenko #define DR_OE (1 << 11) /* Overrun error */ 63f70f23ccSOleksandr Tymoshenko 64f70f23ccSOleksandr Tymoshenko #define UART_FR 0x06 /* Flag register */ 6543ad57d3SJayachandran C. #define FR_RXFE (1 << 4) /* Receive FIFO/reg empty */ 6617d2ee01SZbigniew Bodek #define FR_TXFF (1 << 5) /* Transmit FIFO/reg full */ 67f70f23ccSOleksandr Tymoshenko #define FR_RXFF (1 << 6) /* Receive FIFO/reg full */ 68f70f23ccSOleksandr Tymoshenko #define FR_TXFE (1 << 7) /* Transmit FIFO/reg empty */ 69f70f23ccSOleksandr Tymoshenko 70f70f23ccSOleksandr Tymoshenko #define UART_IBRD 0x09 /* Integer baud rate register */ 71f70f23ccSOleksandr Tymoshenko #define IBRD_BDIVINT 0xffff /* Significant part of int. divisor value */ 72f70f23ccSOleksandr Tymoshenko 73f70f23ccSOleksandr Tymoshenko #define UART_FBRD 0x0a /* Fractional baud rate register */ 74f70f23ccSOleksandr Tymoshenko #define FBRD_BDIVFRAC 0x3f /* Significant part of frac. divisor value */ 75f70f23ccSOleksandr Tymoshenko 76f70f23ccSOleksandr Tymoshenko #define UART_LCR_H 0x0b /* Line control register */ 77f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN8 (0x3 << 5) 78f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN7 (0x2 << 5) 79f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN6 (0x1 << 5) 80f70f23ccSOleksandr Tymoshenko #define LCR_H_FEN (1 << 4) /* FIFO mode enable */ 81f70f23ccSOleksandr Tymoshenko #define LCR_H_STP2 (1 << 3) /* 2 stop frames at the end */ 82f70f23ccSOleksandr Tymoshenko #define LCR_H_EPS (1 << 2) /* Even parity select */ 83f70f23ccSOleksandr Tymoshenko #define LCR_H_PEN (1 << 1) /* Parity enable */ 84f70f23ccSOleksandr Tymoshenko 85f70f23ccSOleksandr Tymoshenko #define UART_CR 0x0c /* Control register */ 86f70f23ccSOleksandr Tymoshenko #define CR_RXE (1 << 9) /* Receive enable */ 87f70f23ccSOleksandr Tymoshenko #define CR_TXE (1 << 8) /* Transmit enable */ 88f70f23ccSOleksandr Tymoshenko #define CR_UARTEN (1 << 0) /* UART enable */ 89f70f23ccSOleksandr Tymoshenko 90ac0577afSIan Lepore #define UART_IFLS 0x0d /* FIFO level select register */ 91ac0577afSIan Lepore #define IFLS_RX_SHIFT 3 /* RX level in bits [5:3] */ 92ac0577afSIan Lepore #define IFLS_TX_SHIFT 0 /* TX level in bits [2:0] */ 93ac0577afSIan Lepore #define IFLS_MASK 0x07 /* RX/TX level is 3 bits */ 94ac0577afSIan Lepore #define IFLS_LVL_1_8th 0 /* Interrupt at 1/8 full */ 95ac0577afSIan Lepore #define IFLS_LVL_2_8th 1 /* Interrupt at 1/4 full */ 96ac0577afSIan Lepore #define IFLS_LVL_4_8th 2 /* Interrupt at 1/2 full */ 97ac0577afSIan Lepore #define IFLS_LVL_6_8th 3 /* Interrupt at 3/4 full */ 98ac0577afSIan Lepore #define IFLS_LVL_7_8th 4 /* Interrupt at 7/8 full */ 99ac0577afSIan Lepore 100f70f23ccSOleksandr Tymoshenko #define UART_IMSC 0x0e /* Interrupt mask set/clear register */ 101f70f23ccSOleksandr Tymoshenko #define IMSC_MASK_ALL 0x7ff /* Mask all interrupts */ 102f70f23ccSOleksandr Tymoshenko 103f70f23ccSOleksandr Tymoshenko #define UART_RIS 0x0f /* Raw interrupt status register */ 104f70f23ccSOleksandr Tymoshenko #define UART_RXREADY (1 << 4) /* RX buffer full */ 105f70f23ccSOleksandr Tymoshenko #define UART_TXEMPTY (1 << 5) /* TX buffer empty */ 10683dbea14SRuslan Bukin #define RIS_RTIM (1 << 6) /* Receive timeout */ 107f70f23ccSOleksandr Tymoshenko #define RIS_FE (1 << 7) /* Framing error interrupt status */ 108f70f23ccSOleksandr Tymoshenko #define RIS_PE (1 << 8) /* Parity error interrupt status */ 109f70f23ccSOleksandr Tymoshenko #define RIS_BE (1 << 9) /* Break error interrupt status */ 110f70f23ccSOleksandr Tymoshenko #define RIS_OE (1 << 10) /* Overrun interrupt status */ 111f70f23ccSOleksandr Tymoshenko 112f70f23ccSOleksandr Tymoshenko #define UART_MIS 0x10 /* Masked interrupt status register */ 113f70f23ccSOleksandr Tymoshenko #define UART_ICR 0x11 /* Interrupt clear register */ 114f70f23ccSOleksandr Tymoshenko 1152cb357c5SIan Lepore #define UART_PIDREG_0 0x3f8 /* Peripheral ID register 0 */ 1162cb357c5SIan Lepore #define UART_PIDREG_1 0x3f9 /* Peripheral ID register 1 */ 1172cb357c5SIan Lepore #define UART_PIDREG_2 0x3fa /* Peripheral ID register 2 */ 1182cb357c5SIan Lepore #define UART_PIDREG_3 0x3fb /* Peripheral ID register 3 */ 1192cb357c5SIan Lepore 120f70f23ccSOleksandr Tymoshenko /* 1212cb357c5SIan Lepore * The hardware FIFOs are 16 bytes each on rev 2 and earlier hardware, 32 bytes 1222cb357c5SIan Lepore * on rev 3 and later. We configure them to interrupt when 3/4 full/empty. For 1232cb357c5SIan Lepore * RX we set the size to the full hardware capacity so that the uart core 1242cb357c5SIan Lepore * allocates enough buffer space to hold a complete fifo full of incoming data. 1252cb357c5SIan Lepore * For TX, we need to limit the size to the capacity we know will be available 1262cb357c5SIan Lepore * when the interrupt occurs; uart_core will feed exactly that many bytes to 1272cb357c5SIan Lepore * uart_pl011_bus_transmit() which must consume them all. 128ac0577afSIan Lepore */ 1292cb357c5SIan Lepore #define FIFO_RX_SIZE_R2 16 1302cb357c5SIan Lepore #define FIFO_TX_SIZE_R2 12 1312cb357c5SIan Lepore #define FIFO_RX_SIZE_R3 32 1322cb357c5SIan Lepore #define FIFO_TX_SIZE_R3 24 133ac0577afSIan Lepore #define FIFO_IFLS_BITS ((IFLS_LVL_6_8th << IFLS_RX_SHIFT) | (IFLS_LVL_2_8th)) 134ac0577afSIan Lepore 135ac0577afSIan Lepore /* 136f70f23ccSOleksandr Tymoshenko * FIXME: actual register size is SoC-dependent, we need to handle it 137f70f23ccSOleksandr Tymoshenko */ 138f70f23ccSOleksandr Tymoshenko #define __uart_getreg(bas, reg) \ 139f70f23ccSOleksandr Tymoshenko bus_space_read_4((bas)->bst, (bas)->bsh, uart_regofs(bas, reg)) 140f70f23ccSOleksandr Tymoshenko #define __uart_setreg(bas, reg, value) \ 141f70f23ccSOleksandr Tymoshenko bus_space_write_4((bas)->bst, (bas)->bsh, uart_regofs(bas, reg), value) 142f70f23ccSOleksandr Tymoshenko 143f70f23ccSOleksandr Tymoshenko /* 144f70f23ccSOleksandr Tymoshenko * Low-level UART interface. 145f70f23ccSOleksandr Tymoshenko */ 146f70f23ccSOleksandr Tymoshenko static int uart_pl011_probe(struct uart_bas *bas); 147f70f23ccSOleksandr Tymoshenko static void uart_pl011_init(struct uart_bas *bas, int, int, int, int); 148f70f23ccSOleksandr Tymoshenko static void uart_pl011_term(struct uart_bas *bas); 149f70f23ccSOleksandr Tymoshenko static void uart_pl011_putc(struct uart_bas *bas, int); 150f70f23ccSOleksandr Tymoshenko static int uart_pl011_rxready(struct uart_bas *bas); 151f70f23ccSOleksandr Tymoshenko static int uart_pl011_getc(struct uart_bas *bas, struct mtx *); 152f70f23ccSOleksandr Tymoshenko 153f70f23ccSOleksandr Tymoshenko static struct uart_ops uart_pl011_ops = { 154f70f23ccSOleksandr Tymoshenko .probe = uart_pl011_probe, 155f70f23ccSOleksandr Tymoshenko .init = uart_pl011_init, 156f70f23ccSOleksandr Tymoshenko .term = uart_pl011_term, 157f70f23ccSOleksandr Tymoshenko .putc = uart_pl011_putc, 158f70f23ccSOleksandr Tymoshenko .rxready = uart_pl011_rxready, 159f70f23ccSOleksandr Tymoshenko .getc = uart_pl011_getc, 160f70f23ccSOleksandr Tymoshenko }; 161f70f23ccSOleksandr Tymoshenko 162f70f23ccSOleksandr Tymoshenko static int 163f70f23ccSOleksandr Tymoshenko uart_pl011_probe(struct uart_bas *bas) 164f70f23ccSOleksandr Tymoshenko { 165f70f23ccSOleksandr Tymoshenko 166f70f23ccSOleksandr Tymoshenko return (0); 167f70f23ccSOleksandr Tymoshenko } 168f70f23ccSOleksandr Tymoshenko 169f70f23ccSOleksandr Tymoshenko static void 170a0eae699SOleksandr Tymoshenko uart_pl011_param(struct uart_bas *bas, int baudrate, int databits, int stopbits, 171f70f23ccSOleksandr Tymoshenko int parity) 172f70f23ccSOleksandr Tymoshenko { 173f70f23ccSOleksandr Tymoshenko uint32_t ctrl, line; 174f70f23ccSOleksandr Tymoshenko uint32_t baud; 175f70f23ccSOleksandr Tymoshenko 176f70f23ccSOleksandr Tymoshenko /* 177f70f23ccSOleksandr Tymoshenko * Zero all settings to make sure 178f70f23ccSOleksandr Tymoshenko * UART is disabled and not configured 179f70f23ccSOleksandr Tymoshenko */ 180f70f23ccSOleksandr Tymoshenko ctrl = line = 0x0; 181f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_CR, ctrl); 182f70f23ccSOleksandr Tymoshenko 183f70f23ccSOleksandr Tymoshenko /* As we know UART is disabled we may setup the line */ 184f70f23ccSOleksandr Tymoshenko switch (databits) { 185f70f23ccSOleksandr Tymoshenko case 7: 186f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN7; 187f70f23ccSOleksandr Tymoshenko break; 188f70f23ccSOleksandr Tymoshenko case 6: 189f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN6; 190f70f23ccSOleksandr Tymoshenko break; 191f70f23ccSOleksandr Tymoshenko case 8: 192f70f23ccSOleksandr Tymoshenko default: 193f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN8; 194f70f23ccSOleksandr Tymoshenko break; 195f70f23ccSOleksandr Tymoshenko } 196f70f23ccSOleksandr Tymoshenko 197f70f23ccSOleksandr Tymoshenko if (stopbits == 2) 198f70f23ccSOleksandr Tymoshenko line |= LCR_H_STP2; 199f70f23ccSOleksandr Tymoshenko else 200f70f23ccSOleksandr Tymoshenko line &= ~LCR_H_STP2; 201f70f23ccSOleksandr Tymoshenko 202f70f23ccSOleksandr Tymoshenko if (parity) 203f70f23ccSOleksandr Tymoshenko line |= LCR_H_PEN; 204f70f23ccSOleksandr Tymoshenko else 205f70f23ccSOleksandr Tymoshenko line &= ~LCR_H_PEN; 20643ad57d3SJayachandran C. line |= LCR_H_FEN; 207f70f23ccSOleksandr Tymoshenko 208f70f23ccSOleksandr Tymoshenko /* Configure the rest */ 209f70f23ccSOleksandr Tymoshenko ctrl |= (CR_RXE | CR_TXE | CR_UARTEN); 210f70f23ccSOleksandr Tymoshenko 2116dd028d8SIan Lepore if (bas->rclk != 0 && baudrate != 0) { 2126dd028d8SIan Lepore baud = bas->rclk * 4 / baudrate; 2136dd028d8SIan Lepore __uart_setreg(bas, UART_IBRD, ((uint32_t)(baud >> 6)) & IBRD_BDIVINT); 2146dd028d8SIan Lepore __uart_setreg(bas, UART_FBRD, (uint32_t)(baud & 0x3F) & FBRD_BDIVFRAC); 2156dd028d8SIan Lepore } 216f70f23ccSOleksandr Tymoshenko 217f70f23ccSOleksandr Tymoshenko /* Add config. to line before reenabling UART */ 218f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_LCR_H, (__uart_getreg(bas, UART_LCR_H) & 219f70f23ccSOleksandr Tymoshenko ~0xff) | line); 220f70f23ccSOleksandr Tymoshenko 221ac0577afSIan Lepore /* Set rx and tx fifo levels. */ 222ac0577afSIan Lepore __uart_setreg(bas, UART_IFLS, FIFO_IFLS_BITS); 223ac0577afSIan Lepore 224f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_CR, ctrl); 225f70f23ccSOleksandr Tymoshenko } 226f70f23ccSOleksandr Tymoshenko 227f70f23ccSOleksandr Tymoshenko static void 228a0eae699SOleksandr Tymoshenko uart_pl011_init(struct uart_bas *bas, int baudrate, int databits, int stopbits, 229a0eae699SOleksandr Tymoshenko int parity) 230a0eae699SOleksandr Tymoshenko { 231a0eae699SOleksandr Tymoshenko /* Mask all interrupts */ 232a0eae699SOleksandr Tymoshenko __uart_setreg(bas, UART_IMSC, __uart_getreg(bas, UART_IMSC) & 233a0eae699SOleksandr Tymoshenko ~IMSC_MASK_ALL); 234a0eae699SOleksandr Tymoshenko 235a0eae699SOleksandr Tymoshenko uart_pl011_param(bas, baudrate, databits, stopbits, parity); 236a0eae699SOleksandr Tymoshenko } 237a0eae699SOleksandr Tymoshenko 238a0eae699SOleksandr Tymoshenko static void 239f70f23ccSOleksandr Tymoshenko uart_pl011_term(struct uart_bas *bas) 240f70f23ccSOleksandr Tymoshenko { 241f70f23ccSOleksandr Tymoshenko } 242f70f23ccSOleksandr Tymoshenko 243f70f23ccSOleksandr Tymoshenko static void 244f70f23ccSOleksandr Tymoshenko uart_pl011_putc(struct uart_bas *bas, int c) 245f70f23ccSOleksandr Tymoshenko { 246f70f23ccSOleksandr Tymoshenko 24717d2ee01SZbigniew Bodek /* Wait when TX FIFO full. Push character otherwise. */ 24817d2ee01SZbigniew Bodek while (__uart_getreg(bas, UART_FR) & FR_TXFF) 249f70f23ccSOleksandr Tymoshenko ; 250f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_DR, c & 0xff); 251f70f23ccSOleksandr Tymoshenko } 252f70f23ccSOleksandr Tymoshenko 253f70f23ccSOleksandr Tymoshenko static int 254f70f23ccSOleksandr Tymoshenko uart_pl011_rxready(struct uart_bas *bas) 255f70f23ccSOleksandr Tymoshenko { 256f70f23ccSOleksandr Tymoshenko 25743ad57d3SJayachandran C. return !(__uart_getreg(bas, UART_FR) & FR_RXFE); 258f70f23ccSOleksandr Tymoshenko } 259f70f23ccSOleksandr Tymoshenko 260f70f23ccSOleksandr Tymoshenko static int 261f70f23ccSOleksandr Tymoshenko uart_pl011_getc(struct uart_bas *bas, struct mtx *hwmtx) 262f70f23ccSOleksandr Tymoshenko { 263f70f23ccSOleksandr Tymoshenko int c; 264f70f23ccSOleksandr Tymoshenko 265f70f23ccSOleksandr Tymoshenko while (!uart_pl011_rxready(bas)) 266f70f23ccSOleksandr Tymoshenko ; 267f70f23ccSOleksandr Tymoshenko c = __uart_getreg(bas, UART_DR) & 0xff; 268f70f23ccSOleksandr Tymoshenko 269f70f23ccSOleksandr Tymoshenko return (c); 270f70f23ccSOleksandr Tymoshenko } 271f70f23ccSOleksandr Tymoshenko 272f70f23ccSOleksandr Tymoshenko /* 273f70f23ccSOleksandr Tymoshenko * High-level UART interface. 274f70f23ccSOleksandr Tymoshenko */ 275f70f23ccSOleksandr Tymoshenko struct uart_pl011_softc { 276f70f23ccSOleksandr Tymoshenko struct uart_softc base; 277660c1ea0SJayachandran C. uint16_t imsc; /* Interrupt mask */ 278f70f23ccSOleksandr Tymoshenko }; 279f70f23ccSOleksandr Tymoshenko 280f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_attach(struct uart_softc *); 281f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_detach(struct uart_softc *); 282f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_flush(struct uart_softc *, int); 283f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_getsig(struct uart_softc *); 284f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_ioctl(struct uart_softc *, int, intptr_t); 285f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_ipend(struct uart_softc *); 286f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_param(struct uart_softc *, int, int, int, int); 287f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_probe(struct uart_softc *); 288f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_receive(struct uart_softc *); 289f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_setsig(struct uart_softc *, int); 290f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_transmit(struct uart_softc *); 291d76a1ef4SWarner Losh static void uart_pl011_bus_grab(struct uart_softc *); 292d76a1ef4SWarner Losh static void uart_pl011_bus_ungrab(struct uart_softc *); 293f70f23ccSOleksandr Tymoshenko 294f70f23ccSOleksandr Tymoshenko static kobj_method_t uart_pl011_methods[] = { 295f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_attach, uart_pl011_bus_attach), 296f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_detach, uart_pl011_bus_detach), 297f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_flush, uart_pl011_bus_flush), 298f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_getsig, uart_pl011_bus_getsig), 299f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_ioctl, uart_pl011_bus_ioctl), 300f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_ipend, uart_pl011_bus_ipend), 301f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_param, uart_pl011_bus_param), 302f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_probe, uart_pl011_bus_probe), 303f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_receive, uart_pl011_bus_receive), 304f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_setsig, uart_pl011_bus_setsig), 305f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_transmit, uart_pl011_bus_transmit), 306d76a1ef4SWarner Losh KOBJMETHOD(uart_grab, uart_pl011_bus_grab), 307d76a1ef4SWarner Losh KOBJMETHOD(uart_ungrab, uart_pl011_bus_ungrab), 308d76a1ef4SWarner Losh 309f70f23ccSOleksandr Tymoshenko { 0, 0 } 310f70f23ccSOleksandr Tymoshenko }; 311f70f23ccSOleksandr Tymoshenko 3123bb693afSIan Lepore static struct uart_class uart_pl011_class = { 313f70f23ccSOleksandr Tymoshenko "uart_pl011", 314f70f23ccSOleksandr Tymoshenko uart_pl011_methods, 315f70f23ccSOleksandr Tymoshenko sizeof(struct uart_pl011_softc), 316f70f23ccSOleksandr Tymoshenko .uc_ops = &uart_pl011_ops, 317f70f23ccSOleksandr Tymoshenko .uc_range = 0x48, 318405ada37SAndrew Turner .uc_rclk = 0, 319405ada37SAndrew Turner .uc_rshift = 2 320f70f23ccSOleksandr Tymoshenko }; 321f70f23ccSOleksandr Tymoshenko 322cf9df3c5SAndrew Turner 323cf9df3c5SAndrew Turner #ifdef FDT 3243bb693afSIan Lepore static struct ofw_compat_data compat_data[] = { 3253bb693afSIan Lepore {"arm,pl011", (uintptr_t)&uart_pl011_class}, 3263bb693afSIan Lepore {NULL, (uintptr_t)NULL}, 3273bb693afSIan Lepore }; 3283bb693afSIan Lepore UART_FDT_CLASS_AND_DEVICE(compat_data); 329cf9df3c5SAndrew Turner #endif 330cf9df3c5SAndrew Turner 331cf9df3c5SAndrew Turner #ifdef DEV_ACPI 332cf9df3c5SAndrew Turner static struct acpi_uart_compat_data acpi_compat_data[] = { 333eba1a249SAndrew Turner {"ARMH0011", &uart_pl011_class, ACPI_DBG2_ARM_PL011}, 334eba1a249SAndrew Turner {NULL, NULL, 0}, 335cf9df3c5SAndrew Turner }; 336cf9df3c5SAndrew Turner UART_ACPI_CLASS_AND_DEVICE(acpi_compat_data); 337cf9df3c5SAndrew Turner #endif 3383bb693afSIan Lepore 339f70f23ccSOleksandr Tymoshenko static int 340f70f23ccSOleksandr Tymoshenko uart_pl011_bus_attach(struct uart_softc *sc) 341f70f23ccSOleksandr Tymoshenko { 342660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 343f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 344f70f23ccSOleksandr Tymoshenko 345660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 346f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 34783dbea14SRuslan Bukin 34883dbea14SRuslan Bukin /* Enable interrupts */ 349660c1ea0SJayachandran C. psc->imsc = (UART_RXREADY | RIS_RTIM | UART_TXEMPTY); 350660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc); 35183dbea14SRuslan Bukin 35283dbea14SRuslan Bukin /* Clear interrupts */ 353f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_ICR, IMSC_MASK_ALL); 354f70f23ccSOleksandr Tymoshenko 355f70f23ccSOleksandr Tymoshenko return (0); 356f70f23ccSOleksandr Tymoshenko } 357f70f23ccSOleksandr Tymoshenko 358f70f23ccSOleksandr Tymoshenko static int 359f70f23ccSOleksandr Tymoshenko uart_pl011_bus_detach(struct uart_softc *sc) 360f70f23ccSOleksandr Tymoshenko { 361f70f23ccSOleksandr Tymoshenko 362f70f23ccSOleksandr Tymoshenko return (0); 363f70f23ccSOleksandr Tymoshenko } 364f70f23ccSOleksandr Tymoshenko 365f70f23ccSOleksandr Tymoshenko static int 366f70f23ccSOleksandr Tymoshenko uart_pl011_bus_flush(struct uart_softc *sc, int what) 367f70f23ccSOleksandr Tymoshenko { 368f70f23ccSOleksandr Tymoshenko 369f70f23ccSOleksandr Tymoshenko return (0); 370f70f23ccSOleksandr Tymoshenko } 371f70f23ccSOleksandr Tymoshenko 372f70f23ccSOleksandr Tymoshenko static int 373f70f23ccSOleksandr Tymoshenko uart_pl011_bus_getsig(struct uart_softc *sc) 374f70f23ccSOleksandr Tymoshenko { 375f70f23ccSOleksandr Tymoshenko 376f70f23ccSOleksandr Tymoshenko return (0); 377f70f23ccSOleksandr Tymoshenko } 378f70f23ccSOleksandr Tymoshenko 379f70f23ccSOleksandr Tymoshenko static int 380f70f23ccSOleksandr Tymoshenko uart_pl011_bus_ioctl(struct uart_softc *sc, int request, intptr_t data) 381f70f23ccSOleksandr Tymoshenko { 382f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 383f70f23ccSOleksandr Tymoshenko int error; 384f70f23ccSOleksandr Tymoshenko 385f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 386f70f23ccSOleksandr Tymoshenko error = 0; 387f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 388f70f23ccSOleksandr Tymoshenko switch (request) { 389f70f23ccSOleksandr Tymoshenko case UART_IOCTL_BREAK: 390f70f23ccSOleksandr Tymoshenko break; 391f70f23ccSOleksandr Tymoshenko case UART_IOCTL_BAUD: 392f70f23ccSOleksandr Tymoshenko *(int*)data = 115200; 393f70f23ccSOleksandr Tymoshenko break; 394f70f23ccSOleksandr Tymoshenko default: 395f70f23ccSOleksandr Tymoshenko error = EINVAL; 396f70f23ccSOleksandr Tymoshenko break; 397f70f23ccSOleksandr Tymoshenko } 398f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 399f70f23ccSOleksandr Tymoshenko 400f70f23ccSOleksandr Tymoshenko return (error); 401f70f23ccSOleksandr Tymoshenko } 402f70f23ccSOleksandr Tymoshenko 403f70f23ccSOleksandr Tymoshenko static int 404f70f23ccSOleksandr Tymoshenko uart_pl011_bus_ipend(struct uart_softc *sc) 405f70f23ccSOleksandr Tymoshenko { 406660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 407f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 408f70f23ccSOleksandr Tymoshenko uint32_t ints; 40983dbea14SRuslan Bukin int ipend; 410f70f23ccSOleksandr Tymoshenko 411660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 412f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 413660c1ea0SJayachandran C. 414f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 415f70f23ccSOleksandr Tymoshenko ints = __uart_getreg(bas, UART_MIS); 416f70f23ccSOleksandr Tymoshenko ipend = 0; 417f70f23ccSOleksandr Tymoshenko 41883dbea14SRuslan Bukin if (ints & (UART_RXREADY | RIS_RTIM)) 419f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_RXREADY; 420f70f23ccSOleksandr Tymoshenko if (ints & RIS_BE) 421f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_BREAK; 422f70f23ccSOleksandr Tymoshenko if (ints & RIS_OE) 423f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_OVERRUN; 424f70f23ccSOleksandr Tymoshenko if (ints & UART_TXEMPTY) { 425f70f23ccSOleksandr Tymoshenko if (sc->sc_txbusy) 426f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_TXIDLE; 427f70f23ccSOleksandr Tymoshenko 42883dbea14SRuslan Bukin /* Disable TX interrupt */ 429660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc & ~UART_TXEMPTY); 430f70f23ccSOleksandr Tymoshenko } 431f70f23ccSOleksandr Tymoshenko 432f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 433f70f23ccSOleksandr Tymoshenko 434f70f23ccSOleksandr Tymoshenko return (ipend); 435f70f23ccSOleksandr Tymoshenko } 436f70f23ccSOleksandr Tymoshenko 437f70f23ccSOleksandr Tymoshenko static int 438f70f23ccSOleksandr Tymoshenko uart_pl011_bus_param(struct uart_softc *sc, int baudrate, int databits, 439f70f23ccSOleksandr Tymoshenko int stopbits, int parity) 440f70f23ccSOleksandr Tymoshenko { 441f70f23ccSOleksandr Tymoshenko 442f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 443a0eae699SOleksandr Tymoshenko uart_pl011_param(&sc->sc_bas, baudrate, databits, stopbits, parity); 444f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 445f70f23ccSOleksandr Tymoshenko 446f70f23ccSOleksandr Tymoshenko return (0); 447f70f23ccSOleksandr Tymoshenko } 448f70f23ccSOleksandr Tymoshenko 449f70f23ccSOleksandr Tymoshenko static int 450f70f23ccSOleksandr Tymoshenko uart_pl011_bus_probe(struct uart_softc *sc) 451f70f23ccSOleksandr Tymoshenko { 4522cb357c5SIan Lepore uint8_t hwrev; 453*bf8bdd67SIan Lepore #ifdef FDT 454*bf8bdd67SIan Lepore pcell_t node; 455*bf8bdd67SIan Lepore uint32_t periphid; 456f70f23ccSOleksandr Tymoshenko 4572cb357c5SIan Lepore /* 4582cb357c5SIan Lepore * The FIFO sizes vary depending on hardware; rev 2 and below have 16 459*bf8bdd67SIan Lepore * byte FIFOs, rev 3 and up are 32 byte. The hardware rev is in the 460*bf8bdd67SIan Lepore * primecell periphid register, but we get a bit of drama, as always, 461*bf8bdd67SIan Lepore * with the bcm2835 (rpi), which claims to be rev 3, but has 16 byte 462*bf8bdd67SIan Lepore * FIFOs. We check for both the old freebsd-historic and the proper 463*bf8bdd67SIan Lepore * bindings-defined compatible strings for bcm2835, and also check the 464*bf8bdd67SIan Lepore * workaround the linux drivers use for rpi3, which is to override the 465*bf8bdd67SIan Lepore * primecell periphid register value with a property. 4662cb357c5SIan Lepore */ 467*bf8bdd67SIan Lepore if (ofw_bus_is_compatible(sc->sc_dev, "brcm,bcm2835-pl011") || 468*bf8bdd67SIan Lepore ofw_bus_is_compatible(sc->sc_dev, "broadcom,bcm2835-uart")) { 469*bf8bdd67SIan Lepore hwrev = 2; 470*bf8bdd67SIan Lepore } else { 471*bf8bdd67SIan Lepore node = ofw_bus_get_node(sc->sc_dev); 472*bf8bdd67SIan Lepore if (OF_getencprop(node, "arm,primecell-periphid", &periphid, 473*bf8bdd67SIan Lepore sizeof(periphid)) > 0) { 474*bf8bdd67SIan Lepore hwrev = (periphid >> 20) & 0x0f; 475*bf8bdd67SIan Lepore } else { 4762cb357c5SIan Lepore hwrev = __uart_getreg(&sc->sc_bas, UART_PIDREG_2) >> 4; 477*bf8bdd67SIan Lepore } 478*bf8bdd67SIan Lepore } 479*bf8bdd67SIan Lepore #else 480*bf8bdd67SIan Lepore hwrev = __uart_getreg(&sc->sc_bas, UART_PIDREG_2) >> 4; 481*bf8bdd67SIan Lepore #endif 482*bf8bdd67SIan Lepore if (hwrev <= 2) { 4832cb357c5SIan Lepore sc->sc_rxfifosz = FIFO_RX_SIZE_R2; 4842cb357c5SIan Lepore sc->sc_txfifosz = FIFO_TX_SIZE_R2; 4852cb357c5SIan Lepore } else { 4862cb357c5SIan Lepore sc->sc_rxfifosz = FIFO_RX_SIZE_R3; 4872cb357c5SIan Lepore sc->sc_txfifosz = FIFO_TX_SIZE_R3; 4882cb357c5SIan Lepore } 4894d7abca0SIan Lepore 490*bf8bdd67SIan Lepore device_set_desc(sc->sc_dev, "PrimeCell UART (PL011)"); 491*bf8bdd67SIan Lepore 492f70f23ccSOleksandr Tymoshenko return (0); 493f70f23ccSOleksandr Tymoshenko } 494f70f23ccSOleksandr Tymoshenko 495f70f23ccSOleksandr Tymoshenko static int 496f70f23ccSOleksandr Tymoshenko uart_pl011_bus_receive(struct uart_softc *sc) 497f70f23ccSOleksandr Tymoshenko { 498f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 499f70f23ccSOleksandr Tymoshenko uint32_t ints, xc; 50083dbea14SRuslan Bukin int rx; 501f70f23ccSOleksandr Tymoshenko 502f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 503f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 504f70f23ccSOleksandr Tymoshenko 505752e8c08SIan Lepore for (;;) { 506752e8c08SIan Lepore ints = __uart_getreg(bas, UART_FR); 507752e8c08SIan Lepore if (ints & FR_RXFE) 508752e8c08SIan Lepore break; 509f70f23ccSOleksandr Tymoshenko if (uart_rx_full(sc)) { 510f70f23ccSOleksandr Tymoshenko sc->sc_rxbuf[sc->sc_rxput] = UART_STAT_OVERRUN; 511f70f23ccSOleksandr Tymoshenko break; 512f70f23ccSOleksandr Tymoshenko } 513cbee50f1SJayachandran C. 514f70f23ccSOleksandr Tymoshenko xc = __uart_getreg(bas, UART_DR); 515f70f23ccSOleksandr Tymoshenko rx = xc & 0xff; 516f70f23ccSOleksandr Tymoshenko 517f70f23ccSOleksandr Tymoshenko if (xc & DR_FE) 518f70f23ccSOleksandr Tymoshenko rx |= UART_STAT_FRAMERR; 519f70f23ccSOleksandr Tymoshenko if (xc & DR_PE) 520f70f23ccSOleksandr Tymoshenko rx |= UART_STAT_PARERR; 521f70f23ccSOleksandr Tymoshenko 522f70f23ccSOleksandr Tymoshenko uart_rx_put(sc, rx); 523f70f23ccSOleksandr Tymoshenko } 524f70f23ccSOleksandr Tymoshenko 525f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 526f70f23ccSOleksandr Tymoshenko 527f70f23ccSOleksandr Tymoshenko return (0); 528f70f23ccSOleksandr Tymoshenko } 529f70f23ccSOleksandr Tymoshenko 530f70f23ccSOleksandr Tymoshenko static int 531f70f23ccSOleksandr Tymoshenko uart_pl011_bus_setsig(struct uart_softc *sc, int sig) 532f70f23ccSOleksandr Tymoshenko { 533f70f23ccSOleksandr Tymoshenko 534f70f23ccSOleksandr Tymoshenko return (0); 535f70f23ccSOleksandr Tymoshenko } 536f70f23ccSOleksandr Tymoshenko 537f70f23ccSOleksandr Tymoshenko static int 538f70f23ccSOleksandr Tymoshenko uart_pl011_bus_transmit(struct uart_softc *sc) 539f70f23ccSOleksandr Tymoshenko { 540660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 541f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 542f70f23ccSOleksandr Tymoshenko int i; 543f70f23ccSOleksandr Tymoshenko 544660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 545f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 546f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 547f70f23ccSOleksandr Tymoshenko 548f70f23ccSOleksandr Tymoshenko for (i = 0; i < sc->sc_txdatasz; i++) { 549f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_DR, sc->sc_txbuf[i]); 550f70f23ccSOleksandr Tymoshenko uart_barrier(bas); 551f70f23ccSOleksandr Tymoshenko } 55283724a87SAndrew Turner 55343ad57d3SJayachandran C. /* Mark busy and enable TX interrupt */ 554f70f23ccSOleksandr Tymoshenko sc->sc_txbusy = 1; 555660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc); 55683dbea14SRuslan Bukin 557f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 558f70f23ccSOleksandr Tymoshenko 559f70f23ccSOleksandr Tymoshenko return (0); 560f70f23ccSOleksandr Tymoshenko } 561d76a1ef4SWarner Losh 562d76a1ef4SWarner Losh static void 563d76a1ef4SWarner Losh uart_pl011_bus_grab(struct uart_softc *sc) 564d76a1ef4SWarner Losh { 565660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 566d76a1ef4SWarner Losh struct uart_bas *bas; 567d76a1ef4SWarner Losh 568660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 569d76a1ef4SWarner Losh bas = &sc->sc_bas; 570660c1ea0SJayachandran C. 571660c1ea0SJayachandran C. /* Disable interrupts on switch to polling */ 572d76a1ef4SWarner Losh uart_lock(sc->sc_hwmtx); 573660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc & ~IMSC_MASK_ALL); 574d76a1ef4SWarner Losh uart_unlock(sc->sc_hwmtx); 575d76a1ef4SWarner Losh } 576d76a1ef4SWarner Losh 577d76a1ef4SWarner Losh static void 578d76a1ef4SWarner Losh uart_pl011_bus_ungrab(struct uart_softc *sc) 579d76a1ef4SWarner Losh { 580660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 581d76a1ef4SWarner Losh struct uart_bas *bas; 582d76a1ef4SWarner Losh 583660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 584d76a1ef4SWarner Losh bas = &sc->sc_bas; 585660c1ea0SJayachandran C. 586660c1ea0SJayachandran C. /* Switch to using interrupts while not grabbed */ 587d76a1ef4SWarner Losh uart_lock(sc->sc_hwmtx); 588660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc); 589d76a1ef4SWarner Losh uart_unlock(sc->sc_hwmtx); 590d76a1ef4SWarner Losh } 591