1f70f23ccSOleksandr Tymoshenko /*- 24d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause 3718cf2ccSPedro F. Giffuni * 4f70f23ccSOleksandr Tymoshenko * Copyright (c) 2012 Semihalf. 5f70f23ccSOleksandr Tymoshenko * All rights reserved. 6f70f23ccSOleksandr Tymoshenko * 7f70f23ccSOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without 8f70f23ccSOleksandr Tymoshenko * modification, are permitted provided that the following conditions 9f70f23ccSOleksandr Tymoshenko * are met: 10f70f23ccSOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright 11f70f23ccSOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer. 12f70f23ccSOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright 13f70f23ccSOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the 14f70f23ccSOleksandr Tymoshenko * documentation and/or other materials provided with the distribution. 15f70f23ccSOleksandr Tymoshenko * 16f70f23ccSOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17f70f23ccSOleksandr Tymoshenko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18f70f23ccSOleksandr Tymoshenko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19f70f23ccSOleksandr Tymoshenko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20f70f23ccSOleksandr Tymoshenko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21f70f23ccSOleksandr Tymoshenko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22f70f23ccSOleksandr Tymoshenko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23f70f23ccSOleksandr Tymoshenko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24f70f23ccSOleksandr Tymoshenko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25f70f23ccSOleksandr Tymoshenko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26f70f23ccSOleksandr Tymoshenko * SUCH DAMAGE. 27f70f23ccSOleksandr Tymoshenko */ 28f70f23ccSOleksandr Tymoshenko 29cf9df3c5SAndrew Turner #include "opt_acpi.h" 30cf9df3c5SAndrew Turner #include "opt_platform.h" 31cf9df3c5SAndrew Turner 32f70f23ccSOleksandr Tymoshenko #include <sys/param.h> 33f70f23ccSOleksandr Tymoshenko #include <sys/systm.h> 34f70f23ccSOleksandr Tymoshenko #include <sys/kernel.h> 35f70f23ccSOleksandr Tymoshenko #include <sys/bus.h> 3692457451SAndrew Turner 37f70f23ccSOleksandr Tymoshenko #include <machine/bus.h> 3892457451SAndrew Turner #include <machine/machdep.h> 39f70f23ccSOleksandr Tymoshenko 40f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart.h> 41f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart_cpu.h> 42cf9df3c5SAndrew Turner #ifdef FDT 433bb693afSIan Lepore #include <dev/uart/uart_cpu_fdt.h> 44bf8bdd67SIan Lepore #include <dev/ofw/ofw_bus.h> 45cf9df3c5SAndrew Turner #endif 46f70f23ccSOleksandr Tymoshenko #include <dev/uart/uart_bus.h> 47f70f23ccSOleksandr Tymoshenko #include "uart_if.h" 48f70f23ccSOleksandr Tymoshenko 49eba1a249SAndrew Turner #ifdef DEV_ACPI 50eba1a249SAndrew Turner #include <dev/uart/uart_cpu_acpi.h> 51eba1a249SAndrew Turner #include <contrib/dev/acpica/include/acpi.h> 52ef022bb1SAndrew Turner #include <contrib/dev/acpica/include/accommon.h> 53eba1a249SAndrew Turner #include <contrib/dev/acpica/include/actables.h> 54eba1a249SAndrew Turner #endif 55eba1a249SAndrew Turner 56f70f23ccSOleksandr Tymoshenko #include <sys/kdb.h> 57f70f23ccSOleksandr Tymoshenko 5892457451SAndrew Turner #ifdef __aarch64__ 5992457451SAndrew Turner #define IS_FDT (arm64_bus_method == ARM64_BUS_FDT) 6092457451SAndrew Turner #elif defined(FDT) 6192457451SAndrew Turner #define IS_FDT 1 6292457451SAndrew Turner #else 6392457451SAndrew Turner #error Unsupported configuration 6492457451SAndrew Turner #endif 6592457451SAndrew Turner 66f70f23ccSOleksandr Tymoshenko /* PL011 UART registers and masks*/ 67f70f23ccSOleksandr Tymoshenko #define UART_DR 0x00 /* Data register */ 68f70f23ccSOleksandr Tymoshenko #define DR_FE (1 << 8) /* Framing error */ 69f70f23ccSOleksandr Tymoshenko #define DR_PE (1 << 9) /* Parity error */ 70f70f23ccSOleksandr Tymoshenko #define DR_BE (1 << 10) /* Break error */ 71f70f23ccSOleksandr Tymoshenko #define DR_OE (1 << 11) /* Overrun error */ 72f70f23ccSOleksandr Tymoshenko 73f70f23ccSOleksandr Tymoshenko #define UART_FR 0x06 /* Flag register */ 7443ad57d3SJayachandran C. #define FR_RXFE (1 << 4) /* Receive FIFO/reg empty */ 7517d2ee01SZbigniew Bodek #define FR_TXFF (1 << 5) /* Transmit FIFO/reg full */ 76f70f23ccSOleksandr Tymoshenko #define FR_RXFF (1 << 6) /* Receive FIFO/reg full */ 77f70f23ccSOleksandr Tymoshenko #define FR_TXFE (1 << 7) /* Transmit FIFO/reg empty */ 78f70f23ccSOleksandr Tymoshenko 79f70f23ccSOleksandr Tymoshenko #define UART_IBRD 0x09 /* Integer baud rate register */ 80f70f23ccSOleksandr Tymoshenko #define IBRD_BDIVINT 0xffff /* Significant part of int. divisor value */ 81f70f23ccSOleksandr Tymoshenko 82f70f23ccSOleksandr Tymoshenko #define UART_FBRD 0x0a /* Fractional baud rate register */ 83f70f23ccSOleksandr Tymoshenko #define FBRD_BDIVFRAC 0x3f /* Significant part of frac. divisor value */ 84f70f23ccSOleksandr Tymoshenko 85f70f23ccSOleksandr Tymoshenko #define UART_LCR_H 0x0b /* Line control register */ 86f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN8 (0x3 << 5) 87f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN7 (0x2 << 5) 88f70f23ccSOleksandr Tymoshenko #define LCR_H_WLEN6 (0x1 << 5) 89f70f23ccSOleksandr Tymoshenko #define LCR_H_FEN (1 << 4) /* FIFO mode enable */ 90f70f23ccSOleksandr Tymoshenko #define LCR_H_STP2 (1 << 3) /* 2 stop frames at the end */ 91f70f23ccSOleksandr Tymoshenko #define LCR_H_EPS (1 << 2) /* Even parity select */ 92f70f23ccSOleksandr Tymoshenko #define LCR_H_PEN (1 << 1) /* Parity enable */ 93f70f23ccSOleksandr Tymoshenko 94f70f23ccSOleksandr Tymoshenko #define UART_CR 0x0c /* Control register */ 95f70f23ccSOleksandr Tymoshenko #define CR_RXE (1 << 9) /* Receive enable */ 96f70f23ccSOleksandr Tymoshenko #define CR_TXE (1 << 8) /* Transmit enable */ 97f70f23ccSOleksandr Tymoshenko #define CR_UARTEN (1 << 0) /* UART enable */ 98f70f23ccSOleksandr Tymoshenko 99ac0577afSIan Lepore #define UART_IFLS 0x0d /* FIFO level select register */ 100ac0577afSIan Lepore #define IFLS_RX_SHIFT 3 /* RX level in bits [5:3] */ 101ac0577afSIan Lepore #define IFLS_TX_SHIFT 0 /* TX level in bits [2:0] */ 102ac0577afSIan Lepore #define IFLS_MASK 0x07 /* RX/TX level is 3 bits */ 103ac0577afSIan Lepore #define IFLS_LVL_1_8th 0 /* Interrupt at 1/8 full */ 104ac0577afSIan Lepore #define IFLS_LVL_2_8th 1 /* Interrupt at 1/4 full */ 105ac0577afSIan Lepore #define IFLS_LVL_4_8th 2 /* Interrupt at 1/2 full */ 106ac0577afSIan Lepore #define IFLS_LVL_6_8th 3 /* Interrupt at 3/4 full */ 107ac0577afSIan Lepore #define IFLS_LVL_7_8th 4 /* Interrupt at 7/8 full */ 108ac0577afSIan Lepore 109f70f23ccSOleksandr Tymoshenko #define UART_IMSC 0x0e /* Interrupt mask set/clear register */ 110f70f23ccSOleksandr Tymoshenko #define IMSC_MASK_ALL 0x7ff /* Mask all interrupts */ 111f70f23ccSOleksandr Tymoshenko 112f70f23ccSOleksandr Tymoshenko #define UART_RIS 0x0f /* Raw interrupt status register */ 113f70f23ccSOleksandr Tymoshenko #define UART_RXREADY (1 << 4) /* RX buffer full */ 114f70f23ccSOleksandr Tymoshenko #define UART_TXEMPTY (1 << 5) /* TX buffer empty */ 11583dbea14SRuslan Bukin #define RIS_RTIM (1 << 6) /* Receive timeout */ 116f70f23ccSOleksandr Tymoshenko #define RIS_FE (1 << 7) /* Framing error interrupt status */ 117f70f23ccSOleksandr Tymoshenko #define RIS_PE (1 << 8) /* Parity error interrupt status */ 118f70f23ccSOleksandr Tymoshenko #define RIS_BE (1 << 9) /* Break error interrupt status */ 119f70f23ccSOleksandr Tymoshenko #define RIS_OE (1 << 10) /* Overrun interrupt status */ 120f70f23ccSOleksandr Tymoshenko 121f70f23ccSOleksandr Tymoshenko #define UART_MIS 0x10 /* Masked interrupt status register */ 122f70f23ccSOleksandr Tymoshenko #define UART_ICR 0x11 /* Interrupt clear register */ 123f70f23ccSOleksandr Tymoshenko 1242cb357c5SIan Lepore #define UART_PIDREG_0 0x3f8 /* Peripheral ID register 0 */ 1252cb357c5SIan Lepore #define UART_PIDREG_1 0x3f9 /* Peripheral ID register 1 */ 1262cb357c5SIan Lepore #define UART_PIDREG_2 0x3fa /* Peripheral ID register 2 */ 1272cb357c5SIan Lepore #define UART_PIDREG_3 0x3fb /* Peripheral ID register 3 */ 1282cb357c5SIan Lepore 129f70f23ccSOleksandr Tymoshenko /* 1302cb357c5SIan Lepore * The hardware FIFOs are 16 bytes each on rev 2 and earlier hardware, 32 bytes 1312cb357c5SIan Lepore * on rev 3 and later. We configure them to interrupt when 3/4 full/empty. For 1322cb357c5SIan Lepore * RX we set the size to the full hardware capacity so that the uart core 1332cb357c5SIan Lepore * allocates enough buffer space to hold a complete fifo full of incoming data. 1342cb357c5SIan Lepore * For TX, we need to limit the size to the capacity we know will be available 1352cb357c5SIan Lepore * when the interrupt occurs; uart_core will feed exactly that many bytes to 1362cb357c5SIan Lepore * uart_pl011_bus_transmit() which must consume them all. 137ac0577afSIan Lepore */ 1382cb357c5SIan Lepore #define FIFO_RX_SIZE_R2 16 1392cb357c5SIan Lepore #define FIFO_TX_SIZE_R2 12 1402cb357c5SIan Lepore #define FIFO_RX_SIZE_R3 32 1412cb357c5SIan Lepore #define FIFO_TX_SIZE_R3 24 142ac0577afSIan Lepore #define FIFO_IFLS_BITS ((IFLS_LVL_6_8th << IFLS_RX_SHIFT) | (IFLS_LVL_2_8th)) 143ac0577afSIan Lepore 144ac0577afSIan Lepore /* 145f70f23ccSOleksandr Tymoshenko * FIXME: actual register size is SoC-dependent, we need to handle it 146f70f23ccSOleksandr Tymoshenko */ 147f70f23ccSOleksandr Tymoshenko #define __uart_getreg(bas, reg) \ 148f70f23ccSOleksandr Tymoshenko bus_space_read_4((bas)->bst, (bas)->bsh, uart_regofs(bas, reg)) 149f70f23ccSOleksandr Tymoshenko #define __uart_setreg(bas, reg, value) \ 150f70f23ccSOleksandr Tymoshenko bus_space_write_4((bas)->bst, (bas)->bsh, uart_regofs(bas, reg), value) 151f70f23ccSOleksandr Tymoshenko 152f70f23ccSOleksandr Tymoshenko /* 153f70f23ccSOleksandr Tymoshenko * Low-level UART interface. 154f70f23ccSOleksandr Tymoshenko */ 155f70f23ccSOleksandr Tymoshenko static int uart_pl011_probe(struct uart_bas *bas); 156f70f23ccSOleksandr Tymoshenko static void uart_pl011_init(struct uart_bas *bas, int, int, int, int); 157f70f23ccSOleksandr Tymoshenko static void uart_pl011_term(struct uart_bas *bas); 158f70f23ccSOleksandr Tymoshenko static void uart_pl011_putc(struct uart_bas *bas, int); 159f70f23ccSOleksandr Tymoshenko static int uart_pl011_rxready(struct uart_bas *bas); 160f70f23ccSOleksandr Tymoshenko static int uart_pl011_getc(struct uart_bas *bas, struct mtx *); 161f70f23ccSOleksandr Tymoshenko 162f70f23ccSOleksandr Tymoshenko static struct uart_ops uart_pl011_ops = { 163f70f23ccSOleksandr Tymoshenko .probe = uart_pl011_probe, 164f70f23ccSOleksandr Tymoshenko .init = uart_pl011_init, 165f70f23ccSOleksandr Tymoshenko .term = uart_pl011_term, 166f70f23ccSOleksandr Tymoshenko .putc = uart_pl011_putc, 167f70f23ccSOleksandr Tymoshenko .rxready = uart_pl011_rxready, 168f70f23ccSOleksandr Tymoshenko .getc = uart_pl011_getc, 169f70f23ccSOleksandr Tymoshenko }; 170f70f23ccSOleksandr Tymoshenko 171f70f23ccSOleksandr Tymoshenko static int 172f70f23ccSOleksandr Tymoshenko uart_pl011_probe(struct uart_bas *bas) 173f70f23ccSOleksandr Tymoshenko { 174f70f23ccSOleksandr Tymoshenko 175f70f23ccSOleksandr Tymoshenko return (0); 176f70f23ccSOleksandr Tymoshenko } 177f70f23ccSOleksandr Tymoshenko 178f70f23ccSOleksandr Tymoshenko static void 179a0eae699SOleksandr Tymoshenko uart_pl011_param(struct uart_bas *bas, int baudrate, int databits, int stopbits, 180f70f23ccSOleksandr Tymoshenko int parity) 181f70f23ccSOleksandr Tymoshenko { 182f70f23ccSOleksandr Tymoshenko uint32_t ctrl, line; 183f70f23ccSOleksandr Tymoshenko uint32_t baud; 184f70f23ccSOleksandr Tymoshenko 185f70f23ccSOleksandr Tymoshenko /* 186f70f23ccSOleksandr Tymoshenko * Zero all settings to make sure 187f70f23ccSOleksandr Tymoshenko * UART is disabled and not configured 188f70f23ccSOleksandr Tymoshenko */ 189f70f23ccSOleksandr Tymoshenko ctrl = line = 0x0; 190f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_CR, ctrl); 191f70f23ccSOleksandr Tymoshenko 192f70f23ccSOleksandr Tymoshenko /* As we know UART is disabled we may setup the line */ 193f70f23ccSOleksandr Tymoshenko switch (databits) { 194f70f23ccSOleksandr Tymoshenko case 7: 195f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN7; 196f70f23ccSOleksandr Tymoshenko break; 197f70f23ccSOleksandr Tymoshenko case 6: 198f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN6; 199f70f23ccSOleksandr Tymoshenko break; 200f70f23ccSOleksandr Tymoshenko case 8: 201f70f23ccSOleksandr Tymoshenko default: 202f70f23ccSOleksandr Tymoshenko line |= LCR_H_WLEN8; 203f70f23ccSOleksandr Tymoshenko break; 204f70f23ccSOleksandr Tymoshenko } 205f70f23ccSOleksandr Tymoshenko 206f70f23ccSOleksandr Tymoshenko if (stopbits == 2) 207f70f23ccSOleksandr Tymoshenko line |= LCR_H_STP2; 208f70f23ccSOleksandr Tymoshenko else 209f70f23ccSOleksandr Tymoshenko line &= ~LCR_H_STP2; 210f70f23ccSOleksandr Tymoshenko 211f70f23ccSOleksandr Tymoshenko if (parity) 212f70f23ccSOleksandr Tymoshenko line |= LCR_H_PEN; 213f70f23ccSOleksandr Tymoshenko else 214f70f23ccSOleksandr Tymoshenko line &= ~LCR_H_PEN; 21543ad57d3SJayachandran C. line |= LCR_H_FEN; 216f70f23ccSOleksandr Tymoshenko 217f70f23ccSOleksandr Tymoshenko /* Configure the rest */ 218f70f23ccSOleksandr Tymoshenko ctrl |= (CR_RXE | CR_TXE | CR_UARTEN); 219f70f23ccSOleksandr Tymoshenko 2206dd028d8SIan Lepore if (bas->rclk != 0 && baudrate != 0) { 2216dd028d8SIan Lepore baud = bas->rclk * 4 / baudrate; 2226dd028d8SIan Lepore __uart_setreg(bas, UART_IBRD, ((uint32_t)(baud >> 6)) & IBRD_BDIVINT); 2236dd028d8SIan Lepore __uart_setreg(bas, UART_FBRD, (uint32_t)(baud & 0x3F) & FBRD_BDIVFRAC); 2246dd028d8SIan Lepore } 225f70f23ccSOleksandr Tymoshenko 226f70f23ccSOleksandr Tymoshenko /* Add config. to line before reenabling UART */ 227f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_LCR_H, (__uart_getreg(bas, UART_LCR_H) & 228f70f23ccSOleksandr Tymoshenko ~0xff) | line); 229f70f23ccSOleksandr Tymoshenko 230ac0577afSIan Lepore /* Set rx and tx fifo levels. */ 231ac0577afSIan Lepore __uart_setreg(bas, UART_IFLS, FIFO_IFLS_BITS); 232ac0577afSIan Lepore 233f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_CR, ctrl); 234f70f23ccSOleksandr Tymoshenko } 235f70f23ccSOleksandr Tymoshenko 236f70f23ccSOleksandr Tymoshenko static void 237a0eae699SOleksandr Tymoshenko uart_pl011_init(struct uart_bas *bas, int baudrate, int databits, int stopbits, 238a0eae699SOleksandr Tymoshenko int parity) 239a0eae699SOleksandr Tymoshenko { 240a0eae699SOleksandr Tymoshenko /* Mask all interrupts */ 241a0eae699SOleksandr Tymoshenko __uart_setreg(bas, UART_IMSC, __uart_getreg(bas, UART_IMSC) & 242a0eae699SOleksandr Tymoshenko ~IMSC_MASK_ALL); 243a0eae699SOleksandr Tymoshenko 244a0eae699SOleksandr Tymoshenko uart_pl011_param(bas, baudrate, databits, stopbits, parity); 245a0eae699SOleksandr Tymoshenko } 246a0eae699SOleksandr Tymoshenko 247a0eae699SOleksandr Tymoshenko static void 248f70f23ccSOleksandr Tymoshenko uart_pl011_term(struct uart_bas *bas) 249f70f23ccSOleksandr Tymoshenko { 250f70f23ccSOleksandr Tymoshenko } 251f70f23ccSOleksandr Tymoshenko 252*20289092SAndrew Turner #if CHECK_EARLY_PRINTF(pl011) 253*20289092SAndrew Turner static void 254*20289092SAndrew Turner uart_pl011_early_putc(int c) 255*20289092SAndrew Turner { 256*20289092SAndrew Turner volatile uint32_t *fr = (uint32_t *)(socdev_va + UART_FR * 4); 257*20289092SAndrew Turner volatile uint32_t *dr = (uint32_t *)(socdev_va + UART_DR * 4); 258*20289092SAndrew Turner 259*20289092SAndrew Turner while ((*fr & FR_TXFF) != 0) 260*20289092SAndrew Turner ; 261*20289092SAndrew Turner *dr = c & 0xff; 262*20289092SAndrew Turner } 263*20289092SAndrew Turner early_putc_t *early_putc = uart_pl011_early_putc; 264*20289092SAndrew Turner #endif /* CHECK_EARLY_PRINTF */ 265*20289092SAndrew Turner 266f70f23ccSOleksandr Tymoshenko static void 267f70f23ccSOleksandr Tymoshenko uart_pl011_putc(struct uart_bas *bas, int c) 268f70f23ccSOleksandr Tymoshenko { 269f70f23ccSOleksandr Tymoshenko 27017d2ee01SZbigniew Bodek /* Wait when TX FIFO full. Push character otherwise. */ 27117d2ee01SZbigniew Bodek while (__uart_getreg(bas, UART_FR) & FR_TXFF) 272f70f23ccSOleksandr Tymoshenko ; 273f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_DR, c & 0xff); 274f70f23ccSOleksandr Tymoshenko } 275f70f23ccSOleksandr Tymoshenko 276f70f23ccSOleksandr Tymoshenko static int 277f70f23ccSOleksandr Tymoshenko uart_pl011_rxready(struct uart_bas *bas) 278f70f23ccSOleksandr Tymoshenko { 279f70f23ccSOleksandr Tymoshenko 28043ad57d3SJayachandran C. return !(__uart_getreg(bas, UART_FR) & FR_RXFE); 281f70f23ccSOleksandr Tymoshenko } 282f70f23ccSOleksandr Tymoshenko 283f70f23ccSOleksandr Tymoshenko static int 284f70f23ccSOleksandr Tymoshenko uart_pl011_getc(struct uart_bas *bas, struct mtx *hwmtx) 285f70f23ccSOleksandr Tymoshenko { 286f70f23ccSOleksandr Tymoshenko int c; 287f70f23ccSOleksandr Tymoshenko 288f70f23ccSOleksandr Tymoshenko while (!uart_pl011_rxready(bas)) 289f70f23ccSOleksandr Tymoshenko ; 290f70f23ccSOleksandr Tymoshenko c = __uart_getreg(bas, UART_DR) & 0xff; 291f70f23ccSOleksandr Tymoshenko 292f70f23ccSOleksandr Tymoshenko return (c); 293f70f23ccSOleksandr Tymoshenko } 294f70f23ccSOleksandr Tymoshenko 295f70f23ccSOleksandr Tymoshenko /* 296f70f23ccSOleksandr Tymoshenko * High-level UART interface. 297f70f23ccSOleksandr Tymoshenko */ 298f70f23ccSOleksandr Tymoshenko struct uart_pl011_softc { 299f70f23ccSOleksandr Tymoshenko struct uart_softc base; 300660c1ea0SJayachandran C. uint16_t imsc; /* Interrupt mask */ 301f70f23ccSOleksandr Tymoshenko }; 302f70f23ccSOleksandr Tymoshenko 303f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_attach(struct uart_softc *); 304f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_detach(struct uart_softc *); 305f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_flush(struct uart_softc *, int); 306f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_getsig(struct uart_softc *); 307f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_ioctl(struct uart_softc *, int, intptr_t); 308f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_ipend(struct uart_softc *); 309f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_param(struct uart_softc *, int, int, int, int); 310f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_probe(struct uart_softc *); 311f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_receive(struct uart_softc *); 312f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_setsig(struct uart_softc *, int); 313f70f23ccSOleksandr Tymoshenko static int uart_pl011_bus_transmit(struct uart_softc *); 314d76a1ef4SWarner Losh static void uart_pl011_bus_grab(struct uart_softc *); 315d76a1ef4SWarner Losh static void uart_pl011_bus_ungrab(struct uart_softc *); 316f70f23ccSOleksandr Tymoshenko 317f70f23ccSOleksandr Tymoshenko static kobj_method_t uart_pl011_methods[] = { 318f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_attach, uart_pl011_bus_attach), 319f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_detach, uart_pl011_bus_detach), 320f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_flush, uart_pl011_bus_flush), 321f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_getsig, uart_pl011_bus_getsig), 322f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_ioctl, uart_pl011_bus_ioctl), 323f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_ipend, uart_pl011_bus_ipend), 324f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_param, uart_pl011_bus_param), 325f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_probe, uart_pl011_bus_probe), 326f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_receive, uart_pl011_bus_receive), 327f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_setsig, uart_pl011_bus_setsig), 328f70f23ccSOleksandr Tymoshenko KOBJMETHOD(uart_transmit, uart_pl011_bus_transmit), 329d76a1ef4SWarner Losh KOBJMETHOD(uart_grab, uart_pl011_bus_grab), 330d76a1ef4SWarner Losh KOBJMETHOD(uart_ungrab, uart_pl011_bus_ungrab), 331f70f23ccSOleksandr Tymoshenko { 0, 0 } 332f70f23ccSOleksandr Tymoshenko }; 333f70f23ccSOleksandr Tymoshenko 3343bb693afSIan Lepore static struct uart_class uart_pl011_class = { 335f70f23ccSOleksandr Tymoshenko "uart_pl011", 336f70f23ccSOleksandr Tymoshenko uart_pl011_methods, 337f70f23ccSOleksandr Tymoshenko sizeof(struct uart_pl011_softc), 338f70f23ccSOleksandr Tymoshenko .uc_ops = &uart_pl011_ops, 339f70f23ccSOleksandr Tymoshenko .uc_range = 0x48, 340405ada37SAndrew Turner .uc_rclk = 0, 341405ada37SAndrew Turner .uc_rshift = 2 342f70f23ccSOleksandr Tymoshenko }; 343f70f23ccSOleksandr Tymoshenko 344cf9df3c5SAndrew Turner #ifdef FDT 345db65b25fSAndrew Turner static struct ofw_compat_data fdt_compat_data[] = { 3463bb693afSIan Lepore {"arm,pl011", (uintptr_t)&uart_pl011_class}, 3473bb693afSIan Lepore {NULL, (uintptr_t)NULL}, 3483bb693afSIan Lepore }; 349db65b25fSAndrew Turner UART_FDT_CLASS_AND_DEVICE(fdt_compat_data); 350cf9df3c5SAndrew Turner #endif 351cf9df3c5SAndrew Turner 352cf9df3c5SAndrew Turner #ifdef DEV_ACPI 353cf9df3c5SAndrew Turner static struct acpi_uart_compat_data acpi_compat_data[] = { 354f89f4898SEd Maste {"ARMH0011", &uart_pl011_class, ACPI_DBG2_ARM_PL011, 2, 0, 0, UART_F_IGNORE_SPCR_REGSHFT, "uart pl011"}, 355f9ccec82SAndrew Turner {"ARMHB000", &uart_pl011_class, ACPI_DBG2_ARM_SBSA_GENERIC, 2, 0, 0, UART_F_IGNORE_SPCR_REGSHFT, "uart pl011"}, 356f9ccec82SAndrew Turner {"ARMHB000", &uart_pl011_class, ACPI_DBG2_ARM_SBSA_32BIT, 2, 0, 0, UART_F_IGNORE_SPCR_REGSHFT, "uart pl011"}, 357381388b9SMatt Macy {NULL, NULL, 0, 0, 0, 0, 0, NULL}, 358cf9df3c5SAndrew Turner }; 359cf9df3c5SAndrew Turner UART_ACPI_CLASS_AND_DEVICE(acpi_compat_data); 360cf9df3c5SAndrew Turner #endif 3613bb693afSIan Lepore 362f70f23ccSOleksandr Tymoshenko static int 363f70f23ccSOleksandr Tymoshenko uart_pl011_bus_attach(struct uart_softc *sc) 364f70f23ccSOleksandr Tymoshenko { 365660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 366f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 367f70f23ccSOleksandr Tymoshenko 368660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 369f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 37083dbea14SRuslan Bukin 37183dbea14SRuslan Bukin /* Enable interrupts */ 372660c1ea0SJayachandran C. psc->imsc = (UART_RXREADY | RIS_RTIM | UART_TXEMPTY); 373660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc); 37483dbea14SRuslan Bukin 37583dbea14SRuslan Bukin /* Clear interrupts */ 376f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_ICR, IMSC_MASK_ALL); 377f70f23ccSOleksandr Tymoshenko 378f70f23ccSOleksandr Tymoshenko return (0); 379f70f23ccSOleksandr Tymoshenko } 380f70f23ccSOleksandr Tymoshenko 381f70f23ccSOleksandr Tymoshenko static int 382f70f23ccSOleksandr Tymoshenko uart_pl011_bus_detach(struct uart_softc *sc) 383f70f23ccSOleksandr Tymoshenko { 384f70f23ccSOleksandr Tymoshenko 385f70f23ccSOleksandr Tymoshenko return (0); 386f70f23ccSOleksandr Tymoshenko } 387f70f23ccSOleksandr Tymoshenko 388f70f23ccSOleksandr Tymoshenko static int 389f70f23ccSOleksandr Tymoshenko uart_pl011_bus_flush(struct uart_softc *sc, int what) 390f70f23ccSOleksandr Tymoshenko { 391f70f23ccSOleksandr Tymoshenko 392f70f23ccSOleksandr Tymoshenko return (0); 393f70f23ccSOleksandr Tymoshenko } 394f70f23ccSOleksandr Tymoshenko 395f70f23ccSOleksandr Tymoshenko static int 396f70f23ccSOleksandr Tymoshenko uart_pl011_bus_getsig(struct uart_softc *sc) 397f70f23ccSOleksandr Tymoshenko { 398f70f23ccSOleksandr Tymoshenko 399f70f23ccSOleksandr Tymoshenko return (0); 400f70f23ccSOleksandr Tymoshenko } 401f70f23ccSOleksandr Tymoshenko 402f70f23ccSOleksandr Tymoshenko static int 403f70f23ccSOleksandr Tymoshenko uart_pl011_bus_ioctl(struct uart_softc *sc, int request, intptr_t data) 404f70f23ccSOleksandr Tymoshenko { 405f70f23ccSOleksandr Tymoshenko int error; 406f70f23ccSOleksandr Tymoshenko 407f70f23ccSOleksandr Tymoshenko error = 0; 408f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 409f70f23ccSOleksandr Tymoshenko switch (request) { 410f70f23ccSOleksandr Tymoshenko case UART_IOCTL_BREAK: 411f70f23ccSOleksandr Tymoshenko break; 412f70f23ccSOleksandr Tymoshenko case UART_IOCTL_BAUD: 413f70f23ccSOleksandr Tymoshenko *(int*)data = 115200; 414f70f23ccSOleksandr Tymoshenko break; 415f70f23ccSOleksandr Tymoshenko default: 416f70f23ccSOleksandr Tymoshenko error = EINVAL; 417f70f23ccSOleksandr Tymoshenko break; 418f70f23ccSOleksandr Tymoshenko } 419f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 420f70f23ccSOleksandr Tymoshenko 421f70f23ccSOleksandr Tymoshenko return (error); 422f70f23ccSOleksandr Tymoshenko } 423f70f23ccSOleksandr Tymoshenko 424f70f23ccSOleksandr Tymoshenko static int 425f70f23ccSOleksandr Tymoshenko uart_pl011_bus_ipend(struct uart_softc *sc) 426f70f23ccSOleksandr Tymoshenko { 427660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 428f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 429f70f23ccSOleksandr Tymoshenko uint32_t ints; 43083dbea14SRuslan Bukin int ipend; 431f70f23ccSOleksandr Tymoshenko 432660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 433f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 434660c1ea0SJayachandran C. 435f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 436f70f23ccSOleksandr Tymoshenko ints = __uart_getreg(bas, UART_MIS); 437f70f23ccSOleksandr Tymoshenko ipend = 0; 438f70f23ccSOleksandr Tymoshenko 43983dbea14SRuslan Bukin if (ints & (UART_RXREADY | RIS_RTIM)) 440f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_RXREADY; 441f70f23ccSOleksandr Tymoshenko if (ints & RIS_BE) 442f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_BREAK; 443f70f23ccSOleksandr Tymoshenko if (ints & RIS_OE) 444f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_OVERRUN; 445f70f23ccSOleksandr Tymoshenko if (ints & UART_TXEMPTY) { 446f70f23ccSOleksandr Tymoshenko if (sc->sc_txbusy) 447f70f23ccSOleksandr Tymoshenko ipend |= SER_INT_TXIDLE; 448f70f23ccSOleksandr Tymoshenko 44983dbea14SRuslan Bukin /* Disable TX interrupt */ 450660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc & ~UART_TXEMPTY); 451f70f23ccSOleksandr Tymoshenko } 452f70f23ccSOleksandr Tymoshenko 453f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 454f70f23ccSOleksandr Tymoshenko 455f70f23ccSOleksandr Tymoshenko return (ipend); 456f70f23ccSOleksandr Tymoshenko } 457f70f23ccSOleksandr Tymoshenko 458f70f23ccSOleksandr Tymoshenko static int 459f70f23ccSOleksandr Tymoshenko uart_pl011_bus_param(struct uart_softc *sc, int baudrate, int databits, 460f70f23ccSOleksandr Tymoshenko int stopbits, int parity) 461f70f23ccSOleksandr Tymoshenko { 462f70f23ccSOleksandr Tymoshenko 463f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 464a0eae699SOleksandr Tymoshenko uart_pl011_param(&sc->sc_bas, baudrate, databits, stopbits, parity); 465f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 466f70f23ccSOleksandr Tymoshenko 467f70f23ccSOleksandr Tymoshenko return (0); 468f70f23ccSOleksandr Tymoshenko } 469f70f23ccSOleksandr Tymoshenko 470bf8bdd67SIan Lepore #ifdef FDT 47192457451SAndrew Turner static int 47292457451SAndrew Turner uart_pl011_bus_hwrev_fdt(struct uart_softc *sc) 47392457451SAndrew Turner { 474bf8bdd67SIan Lepore pcell_t node; 475bf8bdd67SIan Lepore uint32_t periphid; 476f70f23ccSOleksandr Tymoshenko 4772cb357c5SIan Lepore /* 4782cb357c5SIan Lepore * The FIFO sizes vary depending on hardware; rev 2 and below have 16 479bf8bdd67SIan Lepore * byte FIFOs, rev 3 and up are 32 byte. The hardware rev is in the 480bf8bdd67SIan Lepore * primecell periphid register, but we get a bit of drama, as always, 481bf8bdd67SIan Lepore * with the bcm2835 (rpi), which claims to be rev 3, but has 16 byte 482bf8bdd67SIan Lepore * FIFOs. We check for both the old freebsd-historic and the proper 483bf8bdd67SIan Lepore * bindings-defined compatible strings for bcm2835, and also check the 484bf8bdd67SIan Lepore * workaround the linux drivers use for rpi3, which is to override the 485bf8bdd67SIan Lepore * primecell periphid register value with a property. 4862cb357c5SIan Lepore */ 487bf8bdd67SIan Lepore if (ofw_bus_is_compatible(sc->sc_dev, "brcm,bcm2835-pl011") || 488bf8bdd67SIan Lepore ofw_bus_is_compatible(sc->sc_dev, "broadcom,bcm2835-uart")) { 48992457451SAndrew Turner return (2); 490bf8bdd67SIan Lepore } else { 491bf8bdd67SIan Lepore node = ofw_bus_get_node(sc->sc_dev); 492bf8bdd67SIan Lepore if (OF_getencprop(node, "arm,primecell-periphid", &periphid, 493bf8bdd67SIan Lepore sizeof(periphid)) > 0) { 49492457451SAndrew Turner return ((periphid >> 20) & 0x0f); 495bf8bdd67SIan Lepore } 496bf8bdd67SIan Lepore } 49792457451SAndrew Turner 49892457451SAndrew Turner return (-1); 49992457451SAndrew Turner } 500bf8bdd67SIan Lepore #endif 50192457451SAndrew Turner 50292457451SAndrew Turner static int 50392457451SAndrew Turner uart_pl011_bus_probe(struct uart_softc *sc) 50492457451SAndrew Turner { 50592457451SAndrew Turner int hwrev; 50692457451SAndrew Turner 50792457451SAndrew Turner hwrev = -1; 50892457451SAndrew Turner #ifdef FDT 50992457451SAndrew Turner if (IS_FDT) 51092457451SAndrew Turner hwrev = uart_pl011_bus_hwrev_fdt(sc); 51192457451SAndrew Turner #endif 51292457451SAndrew Turner if (hwrev < 0) 51392457451SAndrew Turner hwrev = __uart_getreg(&sc->sc_bas, UART_PIDREG_2) >> 4; 51492457451SAndrew Turner 515bf8bdd67SIan Lepore if (hwrev <= 2) { 5162cb357c5SIan Lepore sc->sc_rxfifosz = FIFO_RX_SIZE_R2; 5172cb357c5SIan Lepore sc->sc_txfifosz = FIFO_TX_SIZE_R2; 5182cb357c5SIan Lepore } else { 5192cb357c5SIan Lepore sc->sc_rxfifosz = FIFO_RX_SIZE_R3; 5202cb357c5SIan Lepore sc->sc_txfifosz = FIFO_TX_SIZE_R3; 5212cb357c5SIan Lepore } 5224d7abca0SIan Lepore 523bf8bdd67SIan Lepore device_set_desc(sc->sc_dev, "PrimeCell UART (PL011)"); 524bf8bdd67SIan Lepore 525f70f23ccSOleksandr Tymoshenko return (0); 526f70f23ccSOleksandr Tymoshenko } 527f70f23ccSOleksandr Tymoshenko 528f70f23ccSOleksandr Tymoshenko static int 529f70f23ccSOleksandr Tymoshenko uart_pl011_bus_receive(struct uart_softc *sc) 530f70f23ccSOleksandr Tymoshenko { 531f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 532f70f23ccSOleksandr Tymoshenko uint32_t ints, xc; 53383dbea14SRuslan Bukin int rx; 534f70f23ccSOleksandr Tymoshenko 535f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 536f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 537f70f23ccSOleksandr Tymoshenko 538752e8c08SIan Lepore for (;;) { 539752e8c08SIan Lepore ints = __uart_getreg(bas, UART_FR); 540752e8c08SIan Lepore if (ints & FR_RXFE) 541752e8c08SIan Lepore break; 542f70f23ccSOleksandr Tymoshenko if (uart_rx_full(sc)) { 543f70f23ccSOleksandr Tymoshenko sc->sc_rxbuf[sc->sc_rxput] = UART_STAT_OVERRUN; 544f70f23ccSOleksandr Tymoshenko break; 545f70f23ccSOleksandr Tymoshenko } 546cbee50f1SJayachandran C. 547f70f23ccSOleksandr Tymoshenko xc = __uart_getreg(bas, UART_DR); 548f70f23ccSOleksandr Tymoshenko rx = xc & 0xff; 549f70f23ccSOleksandr Tymoshenko 550f70f23ccSOleksandr Tymoshenko if (xc & DR_FE) 551f70f23ccSOleksandr Tymoshenko rx |= UART_STAT_FRAMERR; 552f70f23ccSOleksandr Tymoshenko if (xc & DR_PE) 553f70f23ccSOleksandr Tymoshenko rx |= UART_STAT_PARERR; 554f70f23ccSOleksandr Tymoshenko 555f70f23ccSOleksandr Tymoshenko uart_rx_put(sc, rx); 556f70f23ccSOleksandr Tymoshenko } 557f70f23ccSOleksandr Tymoshenko 558f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 559f70f23ccSOleksandr Tymoshenko 560f70f23ccSOleksandr Tymoshenko return (0); 561f70f23ccSOleksandr Tymoshenko } 562f70f23ccSOleksandr Tymoshenko 563f70f23ccSOleksandr Tymoshenko static int 564f70f23ccSOleksandr Tymoshenko uart_pl011_bus_setsig(struct uart_softc *sc, int sig) 565f70f23ccSOleksandr Tymoshenko { 566f70f23ccSOleksandr Tymoshenko 567f70f23ccSOleksandr Tymoshenko return (0); 568f70f23ccSOleksandr Tymoshenko } 569f70f23ccSOleksandr Tymoshenko 570f70f23ccSOleksandr Tymoshenko static int 571f70f23ccSOleksandr Tymoshenko uart_pl011_bus_transmit(struct uart_softc *sc) 572f70f23ccSOleksandr Tymoshenko { 573660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 574f70f23ccSOleksandr Tymoshenko struct uart_bas *bas; 575f70f23ccSOleksandr Tymoshenko int i; 576f70f23ccSOleksandr Tymoshenko 577660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 578f70f23ccSOleksandr Tymoshenko bas = &sc->sc_bas; 579f70f23ccSOleksandr Tymoshenko uart_lock(sc->sc_hwmtx); 580f70f23ccSOleksandr Tymoshenko 581f70f23ccSOleksandr Tymoshenko for (i = 0; i < sc->sc_txdatasz; i++) { 582f70f23ccSOleksandr Tymoshenko __uart_setreg(bas, UART_DR, sc->sc_txbuf[i]); 583f70f23ccSOleksandr Tymoshenko uart_barrier(bas); 584f70f23ccSOleksandr Tymoshenko } 58583724a87SAndrew Turner 58643ad57d3SJayachandran C. /* Mark busy and enable TX interrupt */ 587f70f23ccSOleksandr Tymoshenko sc->sc_txbusy = 1; 588660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc); 58983dbea14SRuslan Bukin 590f70f23ccSOleksandr Tymoshenko uart_unlock(sc->sc_hwmtx); 591f70f23ccSOleksandr Tymoshenko 592f70f23ccSOleksandr Tymoshenko return (0); 593f70f23ccSOleksandr Tymoshenko } 594d76a1ef4SWarner Losh 595d76a1ef4SWarner Losh static void 596d76a1ef4SWarner Losh uart_pl011_bus_grab(struct uart_softc *sc) 597d76a1ef4SWarner Losh { 598660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 599d76a1ef4SWarner Losh struct uart_bas *bas; 600d76a1ef4SWarner Losh 601660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 602d76a1ef4SWarner Losh bas = &sc->sc_bas; 603660c1ea0SJayachandran C. 604660c1ea0SJayachandran C. /* Disable interrupts on switch to polling */ 605d76a1ef4SWarner Losh uart_lock(sc->sc_hwmtx); 606660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc & ~IMSC_MASK_ALL); 607d76a1ef4SWarner Losh uart_unlock(sc->sc_hwmtx); 608d76a1ef4SWarner Losh } 609d76a1ef4SWarner Losh 610d76a1ef4SWarner Losh static void 611d76a1ef4SWarner Losh uart_pl011_bus_ungrab(struct uart_softc *sc) 612d76a1ef4SWarner Losh { 613660c1ea0SJayachandran C. struct uart_pl011_softc *psc; 614d76a1ef4SWarner Losh struct uart_bas *bas; 615d76a1ef4SWarner Losh 616660c1ea0SJayachandran C. psc = (struct uart_pl011_softc *)sc; 617d76a1ef4SWarner Losh bas = &sc->sc_bas; 618660c1ea0SJayachandran C. 619660c1ea0SJayachandran C. /* Switch to using interrupts while not grabbed */ 620d76a1ef4SWarner Losh uart_lock(sc->sc_hwmtx); 621660c1ea0SJayachandran C. __uart_setreg(bas, UART_IMSC, psc->imsc); 622d76a1ef4SWarner Losh uart_unlock(sc->sc_hwmtx); 623d76a1ef4SWarner Losh } 624