1694c6518SBenno Rice /*- 2269a0696SBenno Rice * Copyright (c) 2008 Benno Rice. All rights reserved. 3694c6518SBenno Rice * 4694c6518SBenno Rice * Redistribution and use in source and binary forms, with or without 5694c6518SBenno Rice * modification, are permitted provided that the following conditions 6694c6518SBenno Rice * are met: 7694c6518SBenno Rice * 1. Redistributions of source code must retain the above copyright 8694c6518SBenno Rice * notice, this list of conditions and the following disclaimer. 9694c6518SBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 10694c6518SBenno Rice * notice, this list of conditions and the following disclaimer in the 11694c6518SBenno Rice * documentation and/or other materials provided with the distribution. 12694c6518SBenno Rice * 13694c6518SBenno Rice * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 14694c6518SBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 15694c6518SBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 16694c6518SBenno Rice * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 17694c6518SBenno Rice * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 18694c6518SBenno Rice * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 19694c6518SBenno Rice * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 20694c6518SBenno Rice * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 21694c6518SBenno Rice * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 22694c6518SBenno Rice * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 23694c6518SBenno Rice */ 24694c6518SBenno Rice 25694c6518SBenno Rice #include <sys/cdefs.h> 26694c6518SBenno Rice __FBSDID("$FreeBSD$"); 27694c6518SBenno Rice 28694c6518SBenno Rice /* 29694c6518SBenno Rice * Driver for SMSC LAN91C111, may work for older variants. 30694c6518SBenno Rice */ 31694c6518SBenno Rice 32694c6518SBenno Rice #ifdef HAVE_KERNEL_OPTION_HEADERS 33694c6518SBenno Rice #include "opt_device_polling.h" 34694c6518SBenno Rice #endif 35694c6518SBenno Rice 36694c6518SBenno Rice #include <sys/param.h> 37694c6518SBenno Rice #include <sys/systm.h> 38694c6518SBenno Rice #include <sys/errno.h> 39694c6518SBenno Rice #include <sys/kernel.h> 40694c6518SBenno Rice #include <sys/sockio.h> 41694c6518SBenno Rice #include <sys/malloc.h> 42694c6518SBenno Rice #include <sys/mbuf.h> 43694c6518SBenno Rice #include <sys/queue.h> 44694c6518SBenno Rice #include <sys/socket.h> 45694c6518SBenno Rice #include <sys/syslog.h> 46694c6518SBenno Rice #include <sys/taskqueue.h> 47694c6518SBenno Rice 48694c6518SBenno Rice #include <sys/module.h> 49694c6518SBenno Rice #include <sys/bus.h> 50694c6518SBenno Rice 51694c6518SBenno Rice #include <machine/bus.h> 52694c6518SBenno Rice #include <machine/resource.h> 53694c6518SBenno Rice #include <sys/rman.h> 54694c6518SBenno Rice 55694c6518SBenno Rice #include <net/ethernet.h> 56694c6518SBenno Rice #include <net/if.h> 57694c6518SBenno Rice #include <net/if_arp.h> 58694c6518SBenno Rice #include <net/if_dl.h> 59694c6518SBenno Rice #include <net/if_types.h> 60694c6518SBenno Rice #include <net/if_mib.h> 61694c6518SBenno Rice #include <net/if_media.h> 62694c6518SBenno Rice 63694c6518SBenno Rice #ifdef INET 64694c6518SBenno Rice #include <netinet/in.h> 65694c6518SBenno Rice #include <netinet/in_systm.h> 66694c6518SBenno Rice #include <netinet/in_var.h> 67694c6518SBenno Rice #include <netinet/ip.h> 68694c6518SBenno Rice #endif 69694c6518SBenno Rice 70694c6518SBenno Rice #include <net/bpf.h> 71694c6518SBenno Rice #include <net/bpfdesc.h> 72694c6518SBenno Rice 73694c6518SBenno Rice #include <dev/smc/if_smcreg.h> 74694c6518SBenno Rice #include <dev/smc/if_smcvar.h> 75694c6518SBenno Rice 76694c6518SBenno Rice #include <dev/mii/mii.h> 77694c6518SBenno Rice #include <dev/mii/miivar.h> 78694c6518SBenno Rice 793c463a49SBenno Rice #define SMC_LOCK(sc) mtx_lock(&(sc)->smc_mtx) 803c463a49SBenno Rice #define SMC_UNLOCK(sc) mtx_unlock(&(sc)->smc_mtx) 813c463a49SBenno Rice #define SMC_ASSERT_LOCKED(sc) mtx_assert(&(sc)->smc_mtx, MA_OWNED) 823c463a49SBenno Rice 833c463a49SBenno Rice #define SMC_INTR_PRIORITY 0 843c463a49SBenno Rice #define SMC_RX_PRIORITY 5 853c463a49SBenno Rice #define SMC_TX_PRIORITY 10 863c463a49SBenno Rice 87694c6518SBenno Rice devclass_t smc_devclass; 88694c6518SBenno Rice 89694c6518SBenno Rice static const char *smc_chip_ids[16] = { 90694c6518SBenno Rice NULL, NULL, NULL, 91694c6518SBenno Rice /* 3 */ "SMSC LAN91C90 or LAN91C92", 92694c6518SBenno Rice /* 4 */ "SMSC LAN91C94", 93694c6518SBenno Rice /* 5 */ "SMSC LAN91C95", 94694c6518SBenno Rice /* 6 */ "SMSC LAN91C96", 95694c6518SBenno Rice /* 7 */ "SMSC LAN91C100", 96694c6518SBenno Rice /* 8 */ "SMSC LAN91C100FD", 97694c6518SBenno Rice /* 9 */ "SMSC LAN91C110FD or LAN91C111FD", 98694c6518SBenno Rice NULL, NULL, NULL, 99694c6518SBenno Rice NULL, NULL, NULL 100694c6518SBenno Rice }; 101694c6518SBenno Rice 102694c6518SBenno Rice static void smc_init(void *); 103694c6518SBenno Rice static void smc_start(struct ifnet *); 104764e058aSBenno Rice static void smc_stop(struct smc_softc *); 105694c6518SBenno Rice static int smc_ioctl(struct ifnet *, u_long, caddr_t); 106694c6518SBenno Rice 107694c6518SBenno Rice static void smc_init_locked(struct smc_softc *); 108694c6518SBenno Rice static void smc_start_locked(struct ifnet *); 109694c6518SBenno Rice static void smc_reset(struct smc_softc *); 110694c6518SBenno Rice static int smc_mii_ifmedia_upd(struct ifnet *); 111694c6518SBenno Rice static void smc_mii_ifmedia_sts(struct ifnet *, struct ifmediareq *); 112694c6518SBenno Rice static void smc_mii_tick(void *); 113694c6518SBenno Rice static void smc_mii_mediachg(struct smc_softc *); 114694c6518SBenno Rice static int smc_mii_mediaioctl(struct smc_softc *, struct ifreq *, u_long); 115694c6518SBenno Rice 1163c463a49SBenno Rice static void smc_task_intr(void *, int); 117694c6518SBenno Rice static void smc_task_rx(void *, int); 118694c6518SBenno Rice static void smc_task_tx(void *, int); 119694c6518SBenno Rice 120694c6518SBenno Rice static driver_filter_t smc_intr; 121694c6518SBenno Rice static timeout_t smc_watchdog; 122694c6518SBenno Rice #ifdef DEVICE_POLLING 123694c6518SBenno Rice static poll_handler_t smc_poll; 124694c6518SBenno Rice #endif 125694c6518SBenno Rice 126694c6518SBenno Rice static __inline void 127694c6518SBenno Rice smc_select_bank(struct smc_softc *sc, uint16_t bank) 128694c6518SBenno Rice { 129694c6518SBenno Rice 130269a0696SBenno Rice bus_write_2(sc->smc_reg, BSR, bank & BSR_BANK_MASK); 131694c6518SBenno Rice } 132694c6518SBenno Rice 133694c6518SBenno Rice /* Never call this when not in bank 2. */ 134694c6518SBenno Rice static __inline void 135694c6518SBenno Rice smc_mmu_wait(struct smc_softc *sc) 136694c6518SBenno Rice { 137694c6518SBenno Rice 138269a0696SBenno Rice KASSERT((bus_read_2(sc->smc_reg, BSR) & 139694c6518SBenno Rice BSR_BANK_MASK) == 2, ("%s: smc_mmu_wait called when not in bank 2", 140694c6518SBenno Rice device_get_nameunit(sc->smc_dev))); 141269a0696SBenno Rice while (bus_read_2(sc->smc_reg, MMUCR) & MMUCR_BUSY) 142694c6518SBenno Rice ; 143694c6518SBenno Rice } 144694c6518SBenno Rice 145694c6518SBenno Rice static __inline uint8_t 146694c6518SBenno Rice smc_read_1(struct smc_softc *sc, bus_addr_t offset) 147694c6518SBenno Rice { 148694c6518SBenno Rice 149269a0696SBenno Rice return (bus_read_1(sc->smc_reg, offset)); 150694c6518SBenno Rice } 151694c6518SBenno Rice 152694c6518SBenno Rice static __inline void 153694c6518SBenno Rice smc_write_1(struct smc_softc *sc, bus_addr_t offset, uint8_t val) 154694c6518SBenno Rice { 155694c6518SBenno Rice 156269a0696SBenno Rice bus_write_1(sc->smc_reg, offset, val); 157694c6518SBenno Rice } 158694c6518SBenno Rice 159694c6518SBenno Rice static __inline uint16_t 160694c6518SBenno Rice smc_read_2(struct smc_softc *sc, bus_addr_t offset) 161694c6518SBenno Rice { 162694c6518SBenno Rice 163269a0696SBenno Rice return (bus_read_2(sc->smc_reg, offset)); 164694c6518SBenno Rice } 165694c6518SBenno Rice 166694c6518SBenno Rice static __inline void 167694c6518SBenno Rice smc_write_2(struct smc_softc *sc, bus_addr_t offset, uint16_t val) 168694c6518SBenno Rice { 169694c6518SBenno Rice 170269a0696SBenno Rice bus_write_2(sc->smc_reg, offset, val); 171694c6518SBenno Rice } 172694c6518SBenno Rice 173694c6518SBenno Rice static __inline void 174694c6518SBenno Rice smc_read_multi_2(struct smc_softc *sc, bus_addr_t offset, uint16_t *datap, 175694c6518SBenno Rice bus_size_t count) 176694c6518SBenno Rice { 177694c6518SBenno Rice 178269a0696SBenno Rice bus_read_multi_2(sc->smc_reg, offset, datap, count); 179694c6518SBenno Rice } 180694c6518SBenno Rice 181694c6518SBenno Rice static __inline void 182694c6518SBenno Rice smc_write_multi_2(struct smc_softc *sc, bus_addr_t offset, uint16_t *datap, 183694c6518SBenno Rice bus_size_t count) 184694c6518SBenno Rice { 185694c6518SBenno Rice 186269a0696SBenno Rice bus_write_multi_2(sc->smc_reg, offset, datap, count); 187694c6518SBenno Rice } 188694c6518SBenno Rice 189694c6518SBenno Rice int 190694c6518SBenno Rice smc_probe(device_t dev) 191694c6518SBenno Rice { 192694c6518SBenno Rice int rid, type, error; 193694c6518SBenno Rice uint16_t val; 194694c6518SBenno Rice struct smc_softc *sc; 195694c6518SBenno Rice struct resource *reg; 196694c6518SBenno Rice 197694c6518SBenno Rice sc = device_get_softc(dev); 198694c6518SBenno Rice rid = 0; 199694c6518SBenno Rice type = SYS_RES_IOPORT; 200694c6518SBenno Rice error = 0; 201694c6518SBenno Rice 202694c6518SBenno Rice if (sc->smc_usemem) 203694c6518SBenno Rice type = SYS_RES_MEMORY; 204694c6518SBenno Rice 205694c6518SBenno Rice reg = bus_alloc_resource(dev, type, &rid, 0, ~0, 16, RF_ACTIVE); 206694c6518SBenno Rice if (reg == NULL) { 207694c6518SBenno Rice if (bootverbose) 208694c6518SBenno Rice device_printf(dev, 209694c6518SBenno Rice "could not allocate I/O resource for probe\n"); 210694c6518SBenno Rice return (ENXIO); 211694c6518SBenno Rice } 212694c6518SBenno Rice 213694c6518SBenno Rice /* Check for the identification value in the BSR. */ 214269a0696SBenno Rice val = bus_read_2(reg, BSR); 215694c6518SBenno Rice if ((val & BSR_IDENTIFY_MASK) != BSR_IDENTIFY) { 216694c6518SBenno Rice if (bootverbose) 217694c6518SBenno Rice device_printf(dev, "identification value not in BSR\n"); 218694c6518SBenno Rice error = ENXIO; 219694c6518SBenno Rice goto done; 220694c6518SBenno Rice } 221694c6518SBenno Rice 222694c6518SBenno Rice /* 223694c6518SBenno Rice * Try switching banks and make sure we still get the identification 224694c6518SBenno Rice * value. 225694c6518SBenno Rice */ 226269a0696SBenno Rice bus_write_2(reg, BSR, 0); 227269a0696SBenno Rice val = bus_read_2(reg, BSR); 228694c6518SBenno Rice if ((val & BSR_IDENTIFY_MASK) != BSR_IDENTIFY) { 229694c6518SBenno Rice if (bootverbose) 230694c6518SBenno Rice device_printf(dev, 231694c6518SBenno Rice "identification value not in BSR after write\n"); 232694c6518SBenno Rice error = ENXIO; 233694c6518SBenno Rice goto done; 234694c6518SBenno Rice } 235694c6518SBenno Rice 236694c6518SBenno Rice #if 0 237694c6518SBenno Rice /* Check the BAR. */ 238269a0696SBenno Rice bus_write_2(reg, BSR, 1); 239269a0696SBenno Rice val = bus_read_2(reg, BAR); 240694c6518SBenno Rice val = BAR_ADDRESS(val); 241694c6518SBenno Rice if (rman_get_start(reg) != val) { 242694c6518SBenno Rice if (bootverbose) 243694c6518SBenno Rice device_printf(dev, "BAR address %x does not match " 244694c6518SBenno Rice "I/O resource address %lx\n", val, 245694c6518SBenno Rice rman_get_start(reg)); 246694c6518SBenno Rice error = ENXIO; 247694c6518SBenno Rice goto done; 248694c6518SBenno Rice } 249694c6518SBenno Rice #endif 250694c6518SBenno Rice 251694c6518SBenno Rice /* Compare REV against known chip revisions. */ 252269a0696SBenno Rice bus_write_2(reg, BSR, 3); 253269a0696SBenno Rice val = bus_read_2(reg, REV); 254694c6518SBenno Rice val = (val & REV_CHIP_MASK) >> REV_CHIP_SHIFT; 255694c6518SBenno Rice if (smc_chip_ids[val] == NULL) { 256694c6518SBenno Rice if (bootverbose) 257694c6518SBenno Rice device_printf(dev, "Unknown chip revision: %d\n", val); 258694c6518SBenno Rice error = ENXIO; 259694c6518SBenno Rice goto done; 260694c6518SBenno Rice } 261694c6518SBenno Rice 262694c6518SBenno Rice device_set_desc(dev, smc_chip_ids[val]); 263694c6518SBenno Rice 264694c6518SBenno Rice done: 265694c6518SBenno Rice bus_release_resource(dev, type, rid, reg); 266694c6518SBenno Rice return (error); 267694c6518SBenno Rice } 268694c6518SBenno Rice 269694c6518SBenno Rice int 270694c6518SBenno Rice smc_attach(device_t dev) 271694c6518SBenno Rice { 272694c6518SBenno Rice int type, error; 273694c6518SBenno Rice uint16_t val; 274694c6518SBenno Rice u_char eaddr[ETHER_ADDR_LEN]; 275694c6518SBenno Rice struct smc_softc *sc; 276694c6518SBenno Rice struct ifnet *ifp; 277694c6518SBenno Rice 278694c6518SBenno Rice sc = device_get_softc(dev); 279694c6518SBenno Rice error = 0; 280694c6518SBenno Rice 281694c6518SBenno Rice sc->smc_dev = dev; 282694c6518SBenno Rice 283694c6518SBenno Rice ifp = sc->smc_ifp = if_alloc(IFT_ETHER); 284694c6518SBenno Rice if (ifp == NULL) { 285694c6518SBenno Rice error = ENOSPC; 286694c6518SBenno Rice goto done; 287694c6518SBenno Rice } 288694c6518SBenno Rice 2893c463a49SBenno Rice mtx_init(&sc->smc_mtx, device_get_nameunit(dev), NULL, MTX_DEF); 290694c6518SBenno Rice 2916e482159SBenno Rice /* Set up watchdog callout. */ 2926e482159SBenno Rice callout_init_mtx(&sc->smc_watchdog, &sc->smc_mtx, 0); 2936e482159SBenno Rice 294694c6518SBenno Rice type = SYS_RES_IOPORT; 295694c6518SBenno Rice if (sc->smc_usemem) 296694c6518SBenno Rice type = SYS_RES_MEMORY; 297694c6518SBenno Rice 298694c6518SBenno Rice sc->smc_reg_rid = 0; 299694c6518SBenno Rice sc->smc_reg = bus_alloc_resource(dev, type, &sc->smc_reg_rid, 0, ~0, 300694c6518SBenno Rice 16, RF_ACTIVE); 301694c6518SBenno Rice if (sc->smc_reg == NULL) { 302694c6518SBenno Rice error = ENXIO; 303694c6518SBenno Rice goto done; 304694c6518SBenno Rice } 305694c6518SBenno Rice 306694c6518SBenno Rice sc->smc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &sc->smc_irq_rid, 0, 307694c6518SBenno Rice ~0, 1, RF_ACTIVE | RF_SHAREABLE); 308694c6518SBenno Rice if (sc->smc_irq == NULL) { 309694c6518SBenno Rice error = ENXIO; 310694c6518SBenno Rice goto done; 311694c6518SBenno Rice } 312694c6518SBenno Rice 313694c6518SBenno Rice SMC_LOCK(sc); 314694c6518SBenno Rice smc_reset(sc); 315694c6518SBenno Rice SMC_UNLOCK(sc); 316694c6518SBenno Rice 317694c6518SBenno Rice smc_select_bank(sc, 3); 318694c6518SBenno Rice val = smc_read_2(sc, REV); 319694c6518SBenno Rice sc->smc_chip = (val & REV_CHIP_MASK) >> REV_CHIP_SHIFT; 320694c6518SBenno Rice sc->smc_rev = (val * REV_REV_MASK) >> REV_REV_SHIFT; 321694c6518SBenno Rice if (bootverbose) 322694c6518SBenno Rice device_printf(dev, "revision %x\n", sc->smc_rev); 323694c6518SBenno Rice 3246e482159SBenno Rice callout_init_mtx(&sc->smc_mii_tick_ch, &sc->smc_mtx, 3256e482159SBenno Rice CALLOUT_RETURNUNLOCKED); 326694c6518SBenno Rice if (sc->smc_chip >= REV_CHIP_91110FD) { 327694c6518SBenno Rice mii_phy_probe(dev, &sc->smc_miibus, smc_mii_ifmedia_upd, 328694c6518SBenno Rice smc_mii_ifmedia_sts); 329694c6518SBenno Rice if (sc->smc_miibus != NULL) { 330694c6518SBenno Rice sc->smc_mii_tick = smc_mii_tick; 331694c6518SBenno Rice sc->smc_mii_mediachg = smc_mii_mediachg; 332694c6518SBenno Rice sc->smc_mii_mediaioctl = smc_mii_mediaioctl; 333694c6518SBenno Rice } 334694c6518SBenno Rice } 335694c6518SBenno Rice 336694c6518SBenno Rice smc_select_bank(sc, 1); 337694c6518SBenno Rice eaddr[0] = smc_read_1(sc, IAR0); 338694c6518SBenno Rice eaddr[1] = smc_read_1(sc, IAR1); 339694c6518SBenno Rice eaddr[2] = smc_read_1(sc, IAR2); 340694c6518SBenno Rice eaddr[3] = smc_read_1(sc, IAR3); 341694c6518SBenno Rice eaddr[4] = smc_read_1(sc, IAR4); 342694c6518SBenno Rice eaddr[5] = smc_read_1(sc, IAR5); 343694c6518SBenno Rice 344694c6518SBenno Rice if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 345694c6518SBenno Rice ifp->if_softc = sc; 346694c6518SBenno Rice ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 347694c6518SBenno Rice ifp->if_init = smc_init; 348694c6518SBenno Rice ifp->if_ioctl = smc_ioctl; 349694c6518SBenno Rice ifp->if_start = smc_start; 350694c6518SBenno Rice IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN); 351694c6518SBenno Rice IFQ_SET_READY(&ifp->if_snd); 352694c6518SBenno Rice 353694c6518SBenno Rice ifp->if_capabilities = ifp->if_capenable = 0; 354694c6518SBenno Rice 355694c6518SBenno Rice #ifdef DEVICE_POLLING 356694c6518SBenno Rice ifp->if_capabilities |= IFCAP_POLLING; 357694c6518SBenno Rice #endif 358694c6518SBenno Rice 359694c6518SBenno Rice ether_ifattach(ifp, eaddr); 360694c6518SBenno Rice 361694c6518SBenno Rice /* Set up taskqueue */ 3623c463a49SBenno Rice TASK_INIT(&sc->smc_intr, SMC_INTR_PRIORITY, smc_task_intr, ifp); 363694c6518SBenno Rice TASK_INIT(&sc->smc_rx, SMC_RX_PRIORITY, smc_task_rx, ifp); 364694c6518SBenno Rice TASK_INIT(&sc->smc_tx, SMC_TX_PRIORITY, smc_task_tx, ifp); 365694c6518SBenno Rice sc->smc_tq = taskqueue_create_fast("smc_taskq", M_NOWAIT, 366694c6518SBenno Rice taskqueue_thread_enqueue, &sc->smc_tq); 367694c6518SBenno Rice taskqueue_start_threads(&sc->smc_tq, 1, PI_NET, "%s taskq", 368694c6518SBenno Rice device_get_nameunit(sc->smc_dev)); 369694c6518SBenno Rice 370694c6518SBenno Rice /* Mask all interrupts. */ 371694c6518SBenno Rice sc->smc_mask = 0; 372694c6518SBenno Rice smc_write_1(sc, MSK, 0); 373694c6518SBenno Rice 374694c6518SBenno Rice /* Wire up interrupt */ 375694c6518SBenno Rice error = bus_setup_intr(dev, sc->smc_irq, 3763c463a49SBenno Rice INTR_TYPE_NET|INTR_MPSAFE, smc_intr, NULL, sc, &sc->smc_ih); 377694c6518SBenno Rice if (error != 0) 378694c6518SBenno Rice goto done; 379694c6518SBenno Rice 380694c6518SBenno Rice done: 381694c6518SBenno Rice if (error != 0) 382694c6518SBenno Rice smc_detach(dev); 383694c6518SBenno Rice return (error); 384694c6518SBenno Rice } 385694c6518SBenno Rice 386694c6518SBenno Rice int 387694c6518SBenno Rice smc_detach(device_t dev) 388694c6518SBenno Rice { 389694c6518SBenno Rice int type; 390694c6518SBenno Rice struct smc_softc *sc; 391694c6518SBenno Rice 392694c6518SBenno Rice sc = device_get_softc(dev); 393764e058aSBenno Rice SMC_LOCK(sc); 394764e058aSBenno Rice smc_stop(sc); 395764e058aSBenno Rice SMC_UNLOCK(sc); 396694c6518SBenno Rice 397694c6518SBenno Rice #ifdef DEVICE_POLLING 398694c6518SBenno Rice if (sc->smc_ifp->if_capenable & IFCAP_POLLING) 399694c6518SBenno Rice ether_poll_deregister(sc->smc_ifp); 400694c6518SBenno Rice #endif 401694c6518SBenno Rice 402694c6518SBenno Rice if (sc->smc_ih != NULL) 403694c6518SBenno Rice bus_teardown_intr(sc->smc_dev, sc->smc_irq, sc->smc_ih); 404694c6518SBenno Rice 4056e482159SBenno Rice if (sc->smc_tq != NULL) { 4066e482159SBenno Rice taskqueue_drain(sc->smc_tq, &sc->smc_intr); 4076e482159SBenno Rice taskqueue_drain(sc->smc_tq, &sc->smc_rx); 4086e482159SBenno Rice taskqueue_drain(sc->smc_tq, &sc->smc_tx); 4096e482159SBenno Rice taskqueue_free(sc->smc_tq); 4106e482159SBenno Rice sc->smc_tq = NULL; 4116e482159SBenno Rice } 4126e482159SBenno Rice 4136e482159SBenno Rice 414694c6518SBenno Rice if (sc->smc_ifp != NULL) { 415694c6518SBenno Rice ether_ifdetach(sc->smc_ifp); 416694c6518SBenno Rice if_free(sc->smc_ifp); 417694c6518SBenno Rice } 418694c6518SBenno Rice 419694c6518SBenno Rice if (sc->smc_miibus != NULL) { 420694c6518SBenno Rice device_delete_child(sc->smc_dev, sc->smc_miibus); 421694c6518SBenno Rice bus_generic_detach(sc->smc_dev); 422694c6518SBenno Rice } 423694c6518SBenno Rice 424694c6518SBenno Rice if (sc->smc_reg != NULL) { 425694c6518SBenno Rice type = SYS_RES_IOPORT; 426694c6518SBenno Rice if (sc->smc_usemem) 427694c6518SBenno Rice type = SYS_RES_MEMORY; 428694c6518SBenno Rice 429694c6518SBenno Rice bus_release_resource(sc->smc_dev, type, sc->smc_reg_rid, 430694c6518SBenno Rice sc->smc_reg); 431694c6518SBenno Rice } 432694c6518SBenno Rice 433694c6518SBenno Rice if (sc->smc_irq != NULL) 434694c6518SBenno Rice bus_release_resource(sc->smc_dev, SYS_RES_IRQ, sc->smc_irq_rid, 435694c6518SBenno Rice sc->smc_irq); 436694c6518SBenno Rice 437694c6518SBenno Rice if (mtx_initialized(&sc->smc_mtx)) 438694c6518SBenno Rice mtx_destroy(&sc->smc_mtx); 439694c6518SBenno Rice 440694c6518SBenno Rice return (0); 441694c6518SBenno Rice } 442694c6518SBenno Rice 443694c6518SBenno Rice static void 444694c6518SBenno Rice smc_start(struct ifnet *ifp) 445694c6518SBenno Rice { 446694c6518SBenno Rice struct smc_softc *sc; 447694c6518SBenno Rice 448694c6518SBenno Rice sc = ifp->if_softc; 449694c6518SBenno Rice SMC_LOCK(sc); 450694c6518SBenno Rice smc_start_locked(ifp); 451694c6518SBenno Rice SMC_UNLOCK(sc); 452694c6518SBenno Rice } 453694c6518SBenno Rice 454694c6518SBenno Rice static void 455694c6518SBenno Rice smc_start_locked(struct ifnet *ifp) 456694c6518SBenno Rice { 457694c6518SBenno Rice struct smc_softc *sc; 458694c6518SBenno Rice struct mbuf *m; 459694c6518SBenno Rice u_int len, npages, spin_count; 460694c6518SBenno Rice 461694c6518SBenno Rice sc = ifp->if_softc; 462694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 463694c6518SBenno Rice 464694c6518SBenno Rice if (ifp->if_drv_flags & IFF_DRV_OACTIVE) 465694c6518SBenno Rice return; 466694c6518SBenno Rice if (IFQ_IS_EMPTY(&ifp->if_snd)) 467694c6518SBenno Rice return; 468694c6518SBenno Rice 469694c6518SBenno Rice /* 470694c6518SBenno Rice * Grab the next packet. If it's too big, drop it. 471694c6518SBenno Rice */ 472694c6518SBenno Rice IFQ_DRV_DEQUEUE(&ifp->if_snd, m); 473694c6518SBenno Rice len = m_length(m, NULL); 474694c6518SBenno Rice len += (len & 1); 475694c6518SBenno Rice if (len > ETHER_MAX_LEN - ETHER_CRC_LEN) { 476694c6518SBenno Rice if_printf(ifp, "large packet discarded\n"); 477694c6518SBenno Rice ++ifp->if_oerrors; 478694c6518SBenno Rice m_freem(m); 479694c6518SBenno Rice return; /* XXX readcheck? */ 480694c6518SBenno Rice } 481694c6518SBenno Rice 482694c6518SBenno Rice /* 483694c6518SBenno Rice * Flag that we're busy. 484694c6518SBenno Rice */ 485694c6518SBenno Rice ifp->if_drv_flags |= IFF_DRV_OACTIVE; 486694c6518SBenno Rice sc->smc_pending = m; 487694c6518SBenno Rice 488694c6518SBenno Rice /* 489694c6518SBenno Rice * Work out how many 256 byte "pages" we need. We have to include the 490694c6518SBenno Rice * control data for the packet in this calculation. 491694c6518SBenno Rice */ 492694c6518SBenno Rice npages = (len * PKT_CTRL_DATA_LEN) >> 8; 493694c6518SBenno Rice if (npages == 0) 494694c6518SBenno Rice npages = 1; 495694c6518SBenno Rice 496694c6518SBenno Rice /* 497694c6518SBenno Rice * Request memory. 498694c6518SBenno Rice */ 499694c6518SBenno Rice smc_select_bank(sc, 2); 500694c6518SBenno Rice smc_mmu_wait(sc); 501694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_TX_ALLOC | npages); 502694c6518SBenno Rice 503694c6518SBenno Rice /* 504694c6518SBenno Rice * Spin briefly to see if the allocation succeeds. 505694c6518SBenno Rice */ 506694c6518SBenno Rice spin_count = TX_ALLOC_WAIT_TIME; 507694c6518SBenno Rice do { 508694c6518SBenno Rice if (smc_read_1(sc, IST) & ALLOC_INT) { 509694c6518SBenno Rice smc_write_1(sc, ACK, ALLOC_INT); 510694c6518SBenno Rice break; 511694c6518SBenno Rice } 512694c6518SBenno Rice } while (--spin_count); 513694c6518SBenno Rice 514694c6518SBenno Rice /* 515694c6518SBenno Rice * If the allocation is taking too long, unmask the alloc interrupt 516694c6518SBenno Rice * and wait. 517694c6518SBenno Rice */ 518694c6518SBenno Rice if (spin_count == 0) { 519694c6518SBenno Rice sc->smc_mask |= ALLOC_INT; 520694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 521694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 522694c6518SBenno Rice return; 523694c6518SBenno Rice } 524694c6518SBenno Rice 525694c6518SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_tx); 526694c6518SBenno Rice } 527694c6518SBenno Rice 528694c6518SBenno Rice static void 529694c6518SBenno Rice smc_task_tx(void *context, int pending) 530694c6518SBenno Rice { 531694c6518SBenno Rice struct ifnet *ifp; 532694c6518SBenno Rice struct smc_softc *sc; 533694c6518SBenno Rice struct mbuf *m, *m0; 534694c6518SBenno Rice u_int packet, len; 535694c6518SBenno Rice uint8_t *data; 536694c6518SBenno Rice 537694c6518SBenno Rice (void)pending; 538694c6518SBenno Rice ifp = (struct ifnet *)context; 539694c6518SBenno Rice sc = ifp->if_softc; 540694c6518SBenno Rice 541694c6518SBenno Rice SMC_LOCK(sc); 542694c6518SBenno Rice 543694c6518SBenno Rice if (sc->smc_pending == NULL) { 544694c6518SBenno Rice SMC_UNLOCK(sc); 545694c6518SBenno Rice goto next_packet; 546694c6518SBenno Rice } 547694c6518SBenno Rice 548694c6518SBenno Rice m = m0 = sc->smc_pending; 549694c6518SBenno Rice sc->smc_pending = NULL; 550694c6518SBenno Rice smc_select_bank(sc, 2); 551694c6518SBenno Rice 552694c6518SBenno Rice /* 553694c6518SBenno Rice * Check the allocation result. 554694c6518SBenno Rice */ 555694c6518SBenno Rice packet = smc_read_1(sc, ARR); 556694c6518SBenno Rice 557694c6518SBenno Rice /* 558694c6518SBenno Rice * If the allocation failed, requeue the packet and retry. 559694c6518SBenno Rice */ 560694c6518SBenno Rice if (packet & ARR_FAILED) { 561694c6518SBenno Rice IFQ_DRV_PREPEND(&ifp->if_snd, m); 562694c6518SBenno Rice ++ifp->if_oerrors; 563694c6518SBenno Rice ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 564694c6518SBenno Rice smc_start_locked(ifp); 565694c6518SBenno Rice SMC_UNLOCK(sc); 566694c6518SBenno Rice return; 567694c6518SBenno Rice } 568694c6518SBenno Rice 569694c6518SBenno Rice /* 570694c6518SBenno Rice * Tell the device to write to our packet number. 571694c6518SBenno Rice */ 572694c6518SBenno Rice smc_write_1(sc, PNR, packet); 573694c6518SBenno Rice smc_write_2(sc, PTR, 0 | PTR_AUTO_INCR); 574694c6518SBenno Rice 575694c6518SBenno Rice /* 576694c6518SBenno Rice * Tell the device how long the packet is (including control data). 577694c6518SBenno Rice */ 578694c6518SBenno Rice len = m_length(m, 0); 579694c6518SBenno Rice len += PKT_CTRL_DATA_LEN; 580694c6518SBenno Rice smc_write_2(sc, DATA0, 0); 581694c6518SBenno Rice smc_write_2(sc, DATA0, len); 582694c6518SBenno Rice 583694c6518SBenno Rice /* 584694c6518SBenno Rice * Push the data out to the device. 585694c6518SBenno Rice */ 586694c6518SBenno Rice data = NULL; 587694c6518SBenno Rice for (; m != NULL; m = m->m_next) { 588694c6518SBenno Rice data = mtod(m, uint8_t *); 589694c6518SBenno Rice smc_write_multi_2(sc, DATA0, (uint16_t *)data, m->m_len / 2); 590694c6518SBenno Rice } 591694c6518SBenno Rice 592694c6518SBenno Rice /* 593694c6518SBenno Rice * Push out the control byte and and the odd byte if needed. 594694c6518SBenno Rice */ 595694c6518SBenno Rice if ((len & 1) != 0 && data != NULL) 596694c6518SBenno Rice smc_write_2(sc, DATA0, (CTRL_ODD << 8) | data[m->m_len - 1]); 597694c6518SBenno Rice else 598694c6518SBenno Rice smc_write_2(sc, DATA0, 0); 599694c6518SBenno Rice 600694c6518SBenno Rice /* 601694c6518SBenno Rice * Unmask the TX empty interrupt. 602694c6518SBenno Rice */ 603694c6518SBenno Rice sc->smc_mask |= TX_EMPTY_INT; 604694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 605694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 606694c6518SBenno Rice 607694c6518SBenno Rice /* 608694c6518SBenno Rice * Enqueue the packet. 609694c6518SBenno Rice */ 610694c6518SBenno Rice smc_mmu_wait(sc); 611694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_ENQUEUE); 6123c463a49SBenno Rice callout_reset(&sc->smc_watchdog, hz * 2, smc_watchdog, sc); 613694c6518SBenno Rice 614694c6518SBenno Rice /* 615694c6518SBenno Rice * Finish up. 616694c6518SBenno Rice */ 617694c6518SBenno Rice ifp->if_opackets++; 618694c6518SBenno Rice ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 619694c6518SBenno Rice SMC_UNLOCK(sc); 620694c6518SBenno Rice BPF_MTAP(ifp, m0); 621694c6518SBenno Rice m_freem(m0); 622694c6518SBenno Rice 623694c6518SBenno Rice next_packet: 624694c6518SBenno Rice /* 625694c6518SBenno Rice * See if there's anything else to do. 626694c6518SBenno Rice */ 627694c6518SBenno Rice smc_start(ifp); 628694c6518SBenno Rice } 629694c6518SBenno Rice 630694c6518SBenno Rice static void 631694c6518SBenno Rice smc_task_rx(void *context, int pending) 632694c6518SBenno Rice { 633694c6518SBenno Rice u_int packet, status, len; 634694c6518SBenno Rice uint8_t *data; 635694c6518SBenno Rice struct ifnet *ifp; 636694c6518SBenno Rice struct smc_softc *sc; 637694c6518SBenno Rice struct mbuf *m, *mhead, *mtail; 638694c6518SBenno Rice 639694c6518SBenno Rice (void)pending; 640694c6518SBenno Rice ifp = (struct ifnet *)context; 641694c6518SBenno Rice sc = ifp->if_softc; 642694c6518SBenno Rice mhead = mtail = NULL; 643694c6518SBenno Rice 644694c6518SBenno Rice SMC_LOCK(sc); 645694c6518SBenno Rice 646694c6518SBenno Rice packet = smc_read_1(sc, FIFO_RX); 647694c6518SBenno Rice while ((packet & FIFO_EMPTY) == 0) { 648694c6518SBenno Rice /* 649694c6518SBenno Rice * Grab an mbuf and attach a cluster. 650694c6518SBenno Rice */ 651694c6518SBenno Rice MGETHDR(m, M_DONTWAIT, MT_DATA); 652694c6518SBenno Rice if (m == NULL) { 653694c6518SBenno Rice break; 654694c6518SBenno Rice } 655694c6518SBenno Rice MCLGET(m, M_DONTWAIT); 656694c6518SBenno Rice if ((m->m_flags & M_EXT) == 0) { 657694c6518SBenno Rice m_freem(m); 658694c6518SBenno Rice break; 659694c6518SBenno Rice } 660694c6518SBenno Rice 661694c6518SBenno Rice /* 662694c6518SBenno Rice * Point to the start of the packet. 663694c6518SBenno Rice */ 664694c6518SBenno Rice smc_select_bank(sc, 2); 665694c6518SBenno Rice smc_write_1(sc, PNR, packet); 666694c6518SBenno Rice smc_write_2(sc, PTR, 0 | PTR_READ | PTR_RCV | PTR_AUTO_INCR); 667694c6518SBenno Rice 668694c6518SBenno Rice /* 669694c6518SBenno Rice * Grab status and packet length. 670694c6518SBenno Rice */ 671694c6518SBenno Rice status = smc_read_2(sc, DATA0); 672694c6518SBenno Rice len = smc_read_2(sc, DATA0) & RX_LEN_MASK; 673694c6518SBenno Rice len -= 6; 674694c6518SBenno Rice if (status & RX_ODDFRM) 675694c6518SBenno Rice len += 1; 676694c6518SBenno Rice 677694c6518SBenno Rice /* 678694c6518SBenno Rice * Check for errors. 679694c6518SBenno Rice */ 680694c6518SBenno Rice if (status & (RX_TOOSHORT | RX_TOOLNG | RX_BADCRC | RX_ALGNERR)) { 681694c6518SBenno Rice smc_mmu_wait(sc); 682694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_RELEASE); 683694c6518SBenno Rice ifp->if_ierrors++; 684694c6518SBenno Rice m_freem(m); 685694c6518SBenno Rice break; 686694c6518SBenno Rice } 687694c6518SBenno Rice 688694c6518SBenno Rice /* 689694c6518SBenno Rice * Set the mbuf up the way we want it. 690694c6518SBenno Rice */ 691694c6518SBenno Rice m->m_pkthdr.rcvif = ifp; 692694c6518SBenno Rice m->m_pkthdr.len = m->m_len = len + 2; /* XXX: Is this right? */ 693694c6518SBenno Rice m_adj(m, ETHER_ALIGN); 694694c6518SBenno Rice 695694c6518SBenno Rice /* 696694c6518SBenno Rice * Pull the packet out of the device. Make sure we're in the 697694c6518SBenno Rice * right bank first as things may have changed while we were 698694c6518SBenno Rice * allocating our mbuf. 699694c6518SBenno Rice */ 700694c6518SBenno Rice smc_select_bank(sc, 2); 701694c6518SBenno Rice smc_write_1(sc, PNR, packet); 702694c6518SBenno Rice smc_write_2(sc, PTR, 4 | PTR_READ | PTR_RCV | PTR_AUTO_INCR); 703694c6518SBenno Rice data = mtod(m, uint8_t *); 704694c6518SBenno Rice smc_read_multi_2(sc, DATA0, (uint16_t *)data, len >> 1); 705694c6518SBenno Rice if (len & 1) { 706694c6518SBenno Rice data += len & ~1; 707694c6518SBenno Rice *data = smc_read_1(sc, DATA0); 708694c6518SBenno Rice } 709694c6518SBenno Rice 710694c6518SBenno Rice /* 711694c6518SBenno Rice * Tell the device we're done. 712694c6518SBenno Rice */ 713694c6518SBenno Rice smc_mmu_wait(sc); 714694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_RELEASE); 715694c6518SBenno Rice if (m == NULL) { 716694c6518SBenno Rice break; 717694c6518SBenno Rice } 718694c6518SBenno Rice 719694c6518SBenno Rice if (mhead == NULL) { 720694c6518SBenno Rice mhead = mtail = m; 721694c6518SBenno Rice m->m_next = NULL; 722694c6518SBenno Rice } else { 723694c6518SBenno Rice mtail->m_next = m; 724694c6518SBenno Rice mtail = m; 725694c6518SBenno Rice } 726694c6518SBenno Rice packet = smc_read_1(sc, FIFO_RX); 727694c6518SBenno Rice } 728694c6518SBenno Rice 729694c6518SBenno Rice sc->smc_mask |= RCV_INT; 730694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 731694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 732694c6518SBenno Rice 733694c6518SBenno Rice SMC_UNLOCK(sc); 734694c6518SBenno Rice 735694c6518SBenno Rice while (mhead != NULL) { 736694c6518SBenno Rice m = mhead; 737694c6518SBenno Rice mhead = mhead->m_next; 738694c6518SBenno Rice m->m_next = NULL; 739694c6518SBenno Rice ifp->if_ipackets++; 740694c6518SBenno Rice (*ifp->if_input)(ifp, m); 741694c6518SBenno Rice } 742694c6518SBenno Rice } 743694c6518SBenno Rice 744694c6518SBenno Rice #ifdef DEVICE_POLLING 745694c6518SBenno Rice static void 746694c6518SBenno Rice smc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 747694c6518SBenno Rice { 748694c6518SBenno Rice struct smc_softc *sc; 749694c6518SBenno Rice 750694c6518SBenno Rice sc = ifp->if_softc; 751694c6518SBenno Rice 752694c6518SBenno Rice SMC_LOCK(sc); 753694c6518SBenno Rice if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 754694c6518SBenno Rice SMC_UNLOCK(sc); 755694c6518SBenno Rice return; 756694c6518SBenno Rice } 757694c6518SBenno Rice SMC_UNLOCK(sc); 758694c6518SBenno Rice 759694c6518SBenno Rice if (cmd == POLL_AND_CHECK_STATUS) 7603c463a49SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_intr); 761694c6518SBenno Rice } 762694c6518SBenno Rice #endif 763694c6518SBenno Rice 764694c6518SBenno Rice static int 765694c6518SBenno Rice smc_intr(void *context) 766694c6518SBenno Rice { 767694c6518SBenno Rice struct smc_softc *sc; 7683c463a49SBenno Rice 7693c463a49SBenno Rice sc = (struct smc_softc *)context; 7703c463a49SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_intr); 7713c463a49SBenno Rice return (FILTER_HANDLED); 7723c463a49SBenno Rice } 7733c463a49SBenno Rice 7743c463a49SBenno Rice static void 7753c463a49SBenno Rice smc_task_intr(void *context, int pending) 7763c463a49SBenno Rice { 7773c463a49SBenno Rice struct smc_softc *sc; 778694c6518SBenno Rice struct ifnet *ifp; 779694c6518SBenno Rice u_int status, packet, counter, tcr; 780694c6518SBenno Rice 7813c463a49SBenno Rice (void)pending; 782694c6518SBenno Rice ifp = (struct ifnet *)context; 783694c6518SBenno Rice sc = ifp->if_softc; 784694c6518SBenno Rice 785694c6518SBenno Rice SMC_LOCK(sc); 786764e058aSBenno Rice 787694c6518SBenno Rice smc_select_bank(sc, 2); 788694c6518SBenno Rice 789694c6518SBenno Rice /* 790694c6518SBenno Rice * Get the current mask, and then block all interrupts while we're 791694c6518SBenno Rice * working. 792694c6518SBenno Rice */ 793694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 794694c6518SBenno Rice smc_write_1(sc, MSK, 0); 795694c6518SBenno Rice 796694c6518SBenno Rice /* 797694c6518SBenno Rice * Find out what interrupts are flagged. 798694c6518SBenno Rice */ 799694c6518SBenno Rice status = smc_read_1(sc, IST) & sc->smc_mask; 800694c6518SBenno Rice 801694c6518SBenno Rice /* 802694c6518SBenno Rice * Transmit error 803694c6518SBenno Rice */ 804694c6518SBenno Rice if (status & TX_INT) { 805694c6518SBenno Rice /* 806694c6518SBenno Rice * Kill off the packet if there is one and re-enable transmit. 807694c6518SBenno Rice */ 808694c6518SBenno Rice packet = smc_read_1(sc, FIFO_TX); 809694c6518SBenno Rice if ((packet & FIFO_EMPTY) == 0) { 810694c6518SBenno Rice smc_write_1(sc, PNR, packet); 811694c6518SBenno Rice smc_write_2(sc, PTR, 0 | PTR_READ | 812694c6518SBenno Rice PTR_AUTO_INCR); 813694c6518SBenno Rice tcr = smc_read_2(sc, DATA0); 814694c6518SBenno Rice if ((tcr & EPHSR_TX_SUC) == 0) 815694c6518SBenno Rice device_printf(sc->smc_dev, 816694c6518SBenno Rice "bad packet\n"); 817694c6518SBenno Rice smc_mmu_wait(sc); 818694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_RELEASE_PKT); 819694c6518SBenno Rice 820694c6518SBenno Rice smc_select_bank(sc, 0); 821694c6518SBenno Rice tcr = smc_read_2(sc, TCR); 822694c6518SBenno Rice tcr |= TCR_TXENA | TCR_PAD_EN; 823694c6518SBenno Rice smc_write_2(sc, TCR, tcr); 824694c6518SBenno Rice smc_select_bank(sc, 2); 825694c6518SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_tx); 826694c6518SBenno Rice } 827694c6518SBenno Rice 828694c6518SBenno Rice /* 829694c6518SBenno Rice * Ack the interrupt. 830694c6518SBenno Rice */ 831694c6518SBenno Rice smc_write_1(sc, ACK, TX_INT); 832694c6518SBenno Rice } 833694c6518SBenno Rice 834694c6518SBenno Rice /* 835694c6518SBenno Rice * Receive 836694c6518SBenno Rice */ 837694c6518SBenno Rice if (status & RCV_INT) { 838694c6518SBenno Rice smc_write_1(sc, ACK, RCV_INT); 839694c6518SBenno Rice sc->smc_mask &= ~RCV_INT; 840694c6518SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_rx); 841694c6518SBenno Rice } 842694c6518SBenno Rice 843694c6518SBenno Rice /* 844694c6518SBenno Rice * Allocation 845694c6518SBenno Rice */ 846694c6518SBenno Rice if (status & ALLOC_INT) { 847694c6518SBenno Rice smc_write_1(sc, ACK, ALLOC_INT); 848694c6518SBenno Rice sc->smc_mask &= ~ALLOC_INT; 849694c6518SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_tx); 850694c6518SBenno Rice } 851694c6518SBenno Rice 852694c6518SBenno Rice /* 853694c6518SBenno Rice * Receive overrun 854694c6518SBenno Rice */ 855694c6518SBenno Rice if (status & RX_OVRN_INT) { 856694c6518SBenno Rice smc_write_1(sc, ACK, RX_OVRN_INT); 857694c6518SBenno Rice ifp->if_ierrors++; 858694c6518SBenno Rice } 859694c6518SBenno Rice 860694c6518SBenno Rice /* 861694c6518SBenno Rice * Transmit empty 862694c6518SBenno Rice */ 863694c6518SBenno Rice if (status & TX_EMPTY_INT) { 864694c6518SBenno Rice smc_write_1(sc, ACK, TX_EMPTY_INT); 865694c6518SBenno Rice sc->smc_mask &= ~TX_EMPTY_INT; 866694c6518SBenno Rice callout_stop(&sc->smc_watchdog); 867694c6518SBenno Rice 868694c6518SBenno Rice /* 869694c6518SBenno Rice * Update collision stats. 870694c6518SBenno Rice */ 871694c6518SBenno Rice smc_select_bank(sc, 0); 872694c6518SBenno Rice counter = smc_read_2(sc, ECR); 873694c6518SBenno Rice smc_select_bank(sc, 2); 874694c6518SBenno Rice ifp->if_collisions += 875694c6518SBenno Rice (counter & ECR_SNGLCOL_MASK) >> ECR_SNGLCOL_SHIFT; 876694c6518SBenno Rice ifp->if_collisions += 877694c6518SBenno Rice (counter & ECR_MULCOL_MASK) >> ECR_MULCOL_SHIFT; 878694c6518SBenno Rice 879694c6518SBenno Rice /* 880694c6518SBenno Rice * See if there are any packets to transmit. 881694c6518SBenno Rice */ 882694c6518SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_tx); 883694c6518SBenno Rice } 884694c6518SBenno Rice 885694c6518SBenno Rice /* 886694c6518SBenno Rice * Update the interrupt mask. 887694c6518SBenno Rice */ 888694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 889694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 890694c6518SBenno Rice 891694c6518SBenno Rice SMC_UNLOCK(sc); 892694c6518SBenno Rice } 893694c6518SBenno Rice 894694c6518SBenno Rice static u_int 895694c6518SBenno Rice smc_mii_readbits(struct smc_softc *sc, int nbits) 896694c6518SBenno Rice { 897694c6518SBenno Rice u_int mgmt, mask, val; 898694c6518SBenno Rice 899694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 900694c6518SBenno Rice KASSERT((smc_read_2(sc, BSR) & BSR_BANK_MASK) == 3, 901694c6518SBenno Rice ("%s: smc_mii_readbits called with bank %d (!= 3)", 902694c6518SBenno Rice device_get_nameunit(sc->smc_dev), 903694c6518SBenno Rice smc_read_2(sc, BSR) & BSR_BANK_MASK)); 904694c6518SBenno Rice 905694c6518SBenno Rice /* 906694c6518SBenno Rice * Set up the MGMT (aka MII) register. 907694c6518SBenno Rice */ 908694c6518SBenno Rice mgmt = smc_read_2(sc, MGMT) & ~(MGMT_MCLK | MGMT_MDOE | MGMT_MDO); 909694c6518SBenno Rice smc_write_2(sc, MGMT, mgmt); 910694c6518SBenno Rice 911694c6518SBenno Rice /* 912694c6518SBenno Rice * Read the bits in. 913694c6518SBenno Rice */ 914694c6518SBenno Rice for (mask = 1 << (nbits - 1), val = 0; mask; mask >>= 1) { 915694c6518SBenno Rice if (smc_read_2(sc, MGMT) & MGMT_MDI) 916694c6518SBenno Rice val |= mask; 917694c6518SBenno Rice 918694c6518SBenno Rice smc_write_2(sc, MGMT, mgmt); 919694c6518SBenno Rice DELAY(1); 920694c6518SBenno Rice smc_write_2(sc, MGMT, mgmt | MGMT_MCLK); 921694c6518SBenno Rice DELAY(1); 922694c6518SBenno Rice } 923694c6518SBenno Rice 924694c6518SBenno Rice return (val); 925694c6518SBenno Rice } 926694c6518SBenno Rice 927694c6518SBenno Rice static void 928694c6518SBenno Rice smc_mii_writebits(struct smc_softc *sc, u_int val, int nbits) 929694c6518SBenno Rice { 930694c6518SBenno Rice u_int mgmt, mask; 931694c6518SBenno Rice 932694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 933694c6518SBenno Rice KASSERT((smc_read_2(sc, BSR) & BSR_BANK_MASK) == 3, 934694c6518SBenno Rice ("%s: smc_mii_writebits called with bank %d (!= 3)", 935694c6518SBenno Rice device_get_nameunit(sc->smc_dev), 936694c6518SBenno Rice smc_read_2(sc, BSR) & BSR_BANK_MASK)); 937694c6518SBenno Rice 938694c6518SBenno Rice /* 939694c6518SBenno Rice * Set up the MGMT (aka MII) register). 940694c6518SBenno Rice */ 941694c6518SBenno Rice mgmt = smc_read_2(sc, MGMT) & ~(MGMT_MCLK | MGMT_MDOE | MGMT_MDO); 942694c6518SBenno Rice mgmt |= MGMT_MDOE; 943694c6518SBenno Rice 944694c6518SBenno Rice /* 945694c6518SBenno Rice * Push the bits out. 946694c6518SBenno Rice */ 947694c6518SBenno Rice for (mask = 1 << (nbits - 1); mask; mask >>= 1) { 948694c6518SBenno Rice if (val & mask) 949694c6518SBenno Rice mgmt |= MGMT_MDO; 950694c6518SBenno Rice else 951694c6518SBenno Rice mgmt &= ~MGMT_MDO; 952694c6518SBenno Rice 953694c6518SBenno Rice smc_write_2(sc, MGMT, mgmt); 954694c6518SBenno Rice DELAY(1); 955694c6518SBenno Rice smc_write_2(sc, MGMT, mgmt | MGMT_MCLK); 956694c6518SBenno Rice DELAY(1); 957694c6518SBenno Rice } 958694c6518SBenno Rice } 959694c6518SBenno Rice 960694c6518SBenno Rice int 961694c6518SBenno Rice smc_miibus_readreg(device_t dev, int phy, int reg) 962694c6518SBenno Rice { 963694c6518SBenno Rice struct smc_softc *sc; 964694c6518SBenno Rice int val; 965694c6518SBenno Rice 966694c6518SBenno Rice sc = device_get_softc(dev); 967694c6518SBenno Rice 968694c6518SBenno Rice SMC_LOCK(sc); 969694c6518SBenno Rice 970694c6518SBenno Rice smc_select_bank(sc, 3); 971694c6518SBenno Rice 972694c6518SBenno Rice /* 973694c6518SBenno Rice * Send out the idle pattern. 974694c6518SBenno Rice */ 975694c6518SBenno Rice smc_mii_writebits(sc, 0xffffffff, 32); 976694c6518SBenno Rice 977694c6518SBenno Rice /* 978694c6518SBenno Rice * Start code + read opcode + phy address + phy register 979694c6518SBenno Rice */ 980694c6518SBenno Rice smc_mii_writebits(sc, 6 << 10 | phy << 5 | reg, 14); 981694c6518SBenno Rice 982694c6518SBenno Rice /* 983694c6518SBenno Rice * Turnaround + data 984694c6518SBenno Rice */ 985694c6518SBenno Rice val = smc_mii_readbits(sc, 18); 986694c6518SBenno Rice 987694c6518SBenno Rice /* 988694c6518SBenno Rice * Reset the MDIO interface. 989694c6518SBenno Rice */ 990694c6518SBenno Rice smc_write_2(sc, MGMT, 991694c6518SBenno Rice smc_read_2(sc, MGMT) & ~(MGMT_MCLK | MGMT_MDOE | MGMT_MDO)); 992694c6518SBenno Rice 993694c6518SBenno Rice SMC_UNLOCK(sc); 994694c6518SBenno Rice return (val); 995694c6518SBenno Rice } 996694c6518SBenno Rice 997694c6518SBenno Rice void 998694c6518SBenno Rice smc_miibus_writereg(device_t dev, int phy, int reg, int data) 999694c6518SBenno Rice { 1000694c6518SBenno Rice struct smc_softc *sc; 1001694c6518SBenno Rice 1002694c6518SBenno Rice sc = device_get_softc(dev); 1003694c6518SBenno Rice 1004694c6518SBenno Rice SMC_LOCK(sc); 1005694c6518SBenno Rice 1006694c6518SBenno Rice smc_select_bank(sc, 3); 1007694c6518SBenno Rice 1008694c6518SBenno Rice /* 1009694c6518SBenno Rice * Send idle pattern. 1010694c6518SBenno Rice */ 1011694c6518SBenno Rice smc_mii_writebits(sc, 0xffffffff, 32); 1012694c6518SBenno Rice 1013694c6518SBenno Rice /* 1014694c6518SBenno Rice * Start code + write opcode + phy address + phy register + turnaround 1015694c6518SBenno Rice * + data. 1016694c6518SBenno Rice */ 1017694c6518SBenno Rice smc_mii_writebits(sc, 5 << 28 | phy << 23 | reg << 18 | 2 << 16 | data, 1018694c6518SBenno Rice 32); 1019694c6518SBenno Rice 1020694c6518SBenno Rice /* 1021694c6518SBenno Rice * Reset MDIO interface. 1022694c6518SBenno Rice */ 1023694c6518SBenno Rice smc_write_2(sc, MGMT, 1024694c6518SBenno Rice smc_read_2(sc, MGMT) & ~(MGMT_MCLK | MGMT_MDOE | MGMT_MDO)); 1025694c6518SBenno Rice 1026694c6518SBenno Rice SMC_UNLOCK(sc); 1027694c6518SBenno Rice } 1028694c6518SBenno Rice 1029694c6518SBenno Rice void 1030694c6518SBenno Rice smc_miibus_statchg(device_t dev) 1031694c6518SBenno Rice { 1032694c6518SBenno Rice struct smc_softc *sc; 1033694c6518SBenno Rice struct mii_data *mii; 1034694c6518SBenno Rice uint16_t tcr; 1035694c6518SBenno Rice 1036694c6518SBenno Rice sc = device_get_softc(dev); 1037694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1038694c6518SBenno Rice 1039694c6518SBenno Rice SMC_LOCK(sc); 1040694c6518SBenno Rice 1041694c6518SBenno Rice smc_select_bank(sc, 0); 1042694c6518SBenno Rice tcr = smc_read_2(sc, TCR); 1043694c6518SBenno Rice 1044694c6518SBenno Rice if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 1045694c6518SBenno Rice tcr |= TCR_SWFDUP; 1046694c6518SBenno Rice else 1047694c6518SBenno Rice tcr &= ~TCR_SWFDUP; 1048694c6518SBenno Rice 1049694c6518SBenno Rice smc_write_2(sc, TCR, tcr); 1050694c6518SBenno Rice 1051694c6518SBenno Rice SMC_UNLOCK(sc); 1052694c6518SBenno Rice } 1053694c6518SBenno Rice 1054694c6518SBenno Rice static int 1055694c6518SBenno Rice smc_mii_ifmedia_upd(struct ifnet *ifp) 1056694c6518SBenno Rice { 1057694c6518SBenno Rice struct smc_softc *sc; 1058694c6518SBenno Rice struct mii_data *mii; 1059694c6518SBenno Rice 1060694c6518SBenno Rice sc = ifp->if_softc; 1061694c6518SBenno Rice if (sc->smc_miibus == NULL) 1062694c6518SBenno Rice return (ENXIO); 1063694c6518SBenno Rice 1064694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1065694c6518SBenno Rice return (mii_mediachg(mii)); 1066694c6518SBenno Rice } 1067694c6518SBenno Rice 1068694c6518SBenno Rice static void 1069694c6518SBenno Rice smc_mii_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 1070694c6518SBenno Rice { 1071694c6518SBenno Rice struct smc_softc *sc; 1072694c6518SBenno Rice struct mii_data *mii; 1073694c6518SBenno Rice 1074694c6518SBenno Rice sc = ifp->if_softc; 1075694c6518SBenno Rice if (sc->smc_miibus == NULL) 1076694c6518SBenno Rice return; 1077694c6518SBenno Rice 1078694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1079694c6518SBenno Rice mii_pollstat(mii); 1080694c6518SBenno Rice ifmr->ifm_active = mii->mii_media_active; 1081694c6518SBenno Rice ifmr->ifm_status = mii->mii_media_status; 1082694c6518SBenno Rice } 1083694c6518SBenno Rice 1084694c6518SBenno Rice static void 1085694c6518SBenno Rice smc_mii_tick(void *context) 1086694c6518SBenno Rice { 1087694c6518SBenno Rice struct smc_softc *sc; 1088694c6518SBenno Rice 1089694c6518SBenno Rice sc = (struct smc_softc *)context; 1090694c6518SBenno Rice 1091694c6518SBenno Rice if (sc->smc_miibus == NULL) 1092694c6518SBenno Rice return; 1093694c6518SBenno Rice 10946e482159SBenno Rice SMC_UNLOCK(sc); 10956e482159SBenno Rice 1096694c6518SBenno Rice mii_tick(device_get_softc(sc->smc_miibus)); 1097694c6518SBenno Rice callout_reset(&sc->smc_mii_tick_ch, hz, smc_mii_tick, sc); 1098694c6518SBenno Rice } 1099694c6518SBenno Rice 1100694c6518SBenno Rice static void 1101694c6518SBenno Rice smc_mii_mediachg(struct smc_softc *sc) 1102694c6518SBenno Rice { 1103694c6518SBenno Rice 1104694c6518SBenno Rice if (sc->smc_miibus == NULL) 1105694c6518SBenno Rice return; 1106694c6518SBenno Rice mii_mediachg(device_get_softc(sc->smc_miibus)); 1107694c6518SBenno Rice } 1108694c6518SBenno Rice 1109694c6518SBenno Rice static int 1110694c6518SBenno Rice smc_mii_mediaioctl(struct smc_softc *sc, struct ifreq *ifr, u_long command) 1111694c6518SBenno Rice { 1112694c6518SBenno Rice struct mii_data *mii; 1113694c6518SBenno Rice 1114694c6518SBenno Rice if (sc->smc_miibus == NULL) 1115694c6518SBenno Rice return (EINVAL); 1116694c6518SBenno Rice 1117694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1118694c6518SBenno Rice return (ifmedia_ioctl(sc->smc_ifp, ifr, &mii->mii_media, command)); 1119694c6518SBenno Rice } 1120694c6518SBenno Rice 1121694c6518SBenno Rice static void 1122694c6518SBenno Rice smc_reset(struct smc_softc *sc) 1123694c6518SBenno Rice { 1124694c6518SBenno Rice u_int ctr; 1125694c6518SBenno Rice 1126694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 1127694c6518SBenno Rice 1128694c6518SBenno Rice smc_select_bank(sc, 2); 1129694c6518SBenno Rice 1130694c6518SBenno Rice /* 1131694c6518SBenno Rice * Mask all interrupts. 1132694c6518SBenno Rice */ 1133694c6518SBenno Rice smc_write_1(sc, MSK, 0); 1134694c6518SBenno Rice 1135694c6518SBenno Rice /* 1136694c6518SBenno Rice * Tell the device to reset. 1137694c6518SBenno Rice */ 1138694c6518SBenno Rice smc_select_bank(sc, 0); 1139694c6518SBenno Rice smc_write_2(sc, RCR, RCR_SOFT_RST); 1140694c6518SBenno Rice 1141694c6518SBenno Rice /* 1142694c6518SBenno Rice * Set up the configuration register. 1143694c6518SBenno Rice */ 1144694c6518SBenno Rice smc_select_bank(sc, 1); 1145694c6518SBenno Rice smc_write_2(sc, CR, CR_EPH_POWER_EN); 1146694c6518SBenno Rice DELAY(1); 1147694c6518SBenno Rice 1148694c6518SBenno Rice /* 1149694c6518SBenno Rice * Turn off transmit and receive. 1150694c6518SBenno Rice */ 1151694c6518SBenno Rice smc_select_bank(sc, 0); 1152694c6518SBenno Rice smc_write_2(sc, TCR, 0); 1153694c6518SBenno Rice smc_write_2(sc, RCR, 0); 1154694c6518SBenno Rice 1155694c6518SBenno Rice /* 1156694c6518SBenno Rice * Set up the control register. 1157694c6518SBenno Rice */ 1158694c6518SBenno Rice smc_select_bank(sc, 1); 1159694c6518SBenno Rice ctr = smc_read_2(sc, CTR); 1160694c6518SBenno Rice ctr |= CTR_LE_ENABLE | CTR_AUTO_RELEASE; 1161694c6518SBenno Rice smc_write_2(sc, CTR, ctr); 1162694c6518SBenno Rice 1163694c6518SBenno Rice /* 1164694c6518SBenno Rice * Reset the MMU. 1165694c6518SBenno Rice */ 1166694c6518SBenno Rice smc_select_bank(sc, 2); 1167694c6518SBenno Rice smc_mmu_wait(sc); 1168694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_MMU_RESET); 1169694c6518SBenno Rice } 1170694c6518SBenno Rice 1171694c6518SBenno Rice static void 1172694c6518SBenno Rice smc_enable(struct smc_softc *sc) 1173694c6518SBenno Rice { 1174694c6518SBenno Rice struct ifnet *ifp; 1175694c6518SBenno Rice 1176694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 1177694c6518SBenno Rice ifp = sc->smc_ifp; 1178694c6518SBenno Rice 1179694c6518SBenno Rice /* 1180694c6518SBenno Rice * Set up the receive/PHY control register. 1181694c6518SBenno Rice */ 1182694c6518SBenno Rice smc_select_bank(sc, 0); 1183694c6518SBenno Rice smc_write_2(sc, RPCR, RPCR_ANEG | (RPCR_LED_LINK_ANY << RPCR_LSA_SHIFT) 1184694c6518SBenno Rice | (RPCR_LED_ACT_ANY << RPCR_LSB_SHIFT)); 1185694c6518SBenno Rice 1186694c6518SBenno Rice /* 1187694c6518SBenno Rice * Set up the transmit and receive control registers. 1188694c6518SBenno Rice */ 1189694c6518SBenno Rice smc_write_2(sc, TCR, TCR_TXENA | TCR_PAD_EN); 1190694c6518SBenno Rice smc_write_2(sc, RCR, RCR_RXEN | RCR_STRIP_CRC); 1191694c6518SBenno Rice 1192694c6518SBenno Rice /* 1193694c6518SBenno Rice * Set up the interrupt mask. 1194694c6518SBenno Rice */ 1195694c6518SBenno Rice smc_select_bank(sc, 2); 1196694c6518SBenno Rice sc->smc_mask = EPH_INT | RX_OVRN_INT | RCV_INT | TX_INT; 1197694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) != 0) 1198694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 1199694c6518SBenno Rice } 1200694c6518SBenno Rice 1201694c6518SBenno Rice static void 1202694c6518SBenno Rice smc_stop(struct smc_softc *sc) 1203694c6518SBenno Rice { 1204694c6518SBenno Rice 1205694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 1206694c6518SBenno Rice 1207694c6518SBenno Rice /* 12086e482159SBenno Rice * Turn off callouts. 1209694c6518SBenno Rice */ 1210694c6518SBenno Rice callout_stop(&sc->smc_watchdog); 12116e482159SBenno Rice callout_stop(&sc->smc_mii_tick_ch); 1212694c6518SBenno Rice 1213694c6518SBenno Rice /* 1214694c6518SBenno Rice * Mask all interrupts. 1215694c6518SBenno Rice */ 1216694c6518SBenno Rice smc_select_bank(sc, 2); 1217694c6518SBenno Rice sc->smc_mask = 0; 1218694c6518SBenno Rice smc_write_1(sc, MSK, 0); 1219694c6518SBenno Rice #ifdef DEVICE_POLLING 1220694c6518SBenno Rice ether_poll_deregister(sc->smc_ifp); 1221694c6518SBenno Rice sc->smc_ifp->if_capenable &= ~IFCAP_POLLING; 1222694c6518SBenno Rice #endif 1223694c6518SBenno Rice 1224694c6518SBenno Rice /* 1225694c6518SBenno Rice * Disable transmit and receive. 1226694c6518SBenno Rice */ 1227694c6518SBenno Rice smc_select_bank(sc, 0); 1228694c6518SBenno Rice smc_write_2(sc, TCR, 0); 1229694c6518SBenno Rice smc_write_2(sc, RCR, 0); 1230694c6518SBenno Rice 1231694c6518SBenno Rice sc->smc_ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1232694c6518SBenno Rice } 1233694c6518SBenno Rice 1234694c6518SBenno Rice static void 1235694c6518SBenno Rice smc_watchdog(void *arg) 1236694c6518SBenno Rice { 12373c463a49SBenno Rice struct smc_softc *sc; 1238694c6518SBenno Rice 12393c463a49SBenno Rice sc = (struct smc_softc *)arg; 12403c463a49SBenno Rice device_printf(sc->smc_dev, "watchdog timeout\n"); 12413c463a49SBenno Rice taskqueue_enqueue_fast(sc->smc_tq, &sc->smc_intr); 1242694c6518SBenno Rice } 1243694c6518SBenno Rice 1244694c6518SBenno Rice static void 1245694c6518SBenno Rice smc_init(void *context) 1246694c6518SBenno Rice { 1247694c6518SBenno Rice struct smc_softc *sc; 1248694c6518SBenno Rice 1249694c6518SBenno Rice sc = (struct smc_softc *)context; 1250694c6518SBenno Rice SMC_LOCK(sc); 1251694c6518SBenno Rice smc_init_locked(sc); 1252694c6518SBenno Rice SMC_UNLOCK(sc); 1253694c6518SBenno Rice } 1254694c6518SBenno Rice 1255694c6518SBenno Rice static void 1256694c6518SBenno Rice smc_init_locked(struct smc_softc *sc) 1257694c6518SBenno Rice { 1258694c6518SBenno Rice struct ifnet *ifp; 1259694c6518SBenno Rice 1260694c6518SBenno Rice ifp = sc->smc_ifp; 1261694c6518SBenno Rice 1262694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 1263694c6518SBenno Rice 1264694c6518SBenno Rice smc_reset(sc); 1265694c6518SBenno Rice smc_enable(sc); 1266694c6518SBenno Rice 1267694c6518SBenno Rice ifp->if_drv_flags |= IFF_DRV_RUNNING; 1268694c6518SBenno Rice ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1269694c6518SBenno Rice 1270694c6518SBenno Rice smc_start_locked(ifp); 1271694c6518SBenno Rice 1272694c6518SBenno Rice if (sc->smc_mii_tick != NULL) 1273694c6518SBenno Rice callout_reset(&sc->smc_mii_tick_ch, hz, sc->smc_mii_tick, sc); 1274694c6518SBenno Rice 1275694c6518SBenno Rice #ifdef DEVICE_POLLING 1276694c6518SBenno Rice SMC_UNLOCK(sc); 1277694c6518SBenno Rice ether_poll_register(smc_poll, ifp); 1278694c6518SBenno Rice SMC_LOCK(sc); 1279694c6518SBenno Rice ifp->if_capenable |= IFCAP_POLLING; 1280694c6518SBenno Rice #endif 1281694c6518SBenno Rice } 1282694c6518SBenno Rice 1283694c6518SBenno Rice static int 1284694c6518SBenno Rice smc_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 1285694c6518SBenno Rice { 1286694c6518SBenno Rice struct smc_softc *sc; 1287694c6518SBenno Rice int error; 1288694c6518SBenno Rice 1289694c6518SBenno Rice sc = ifp->if_softc; 1290694c6518SBenno Rice error = 0; 1291694c6518SBenno Rice 1292694c6518SBenno Rice switch (cmd) { 1293694c6518SBenno Rice case SIOCSIFFLAGS: 1294694c6518SBenno Rice if ((ifp->if_flags & IFF_UP) == 0 && 1295694c6518SBenno Rice (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1296694c6518SBenno Rice SMC_LOCK(sc); 1297694c6518SBenno Rice smc_stop(sc); 1298694c6518SBenno Rice SMC_UNLOCK(sc); 1299694c6518SBenno Rice } else { 1300694c6518SBenno Rice smc_init(sc); 1301694c6518SBenno Rice if (sc->smc_mii_mediachg != NULL) 1302694c6518SBenno Rice sc->smc_mii_mediachg(sc); 1303694c6518SBenno Rice } 1304694c6518SBenno Rice break; 1305694c6518SBenno Rice 1306694c6518SBenno Rice case SIOCADDMULTI: 1307694c6518SBenno Rice case SIOCDELMULTI: 1308694c6518SBenno Rice /* XXX 1309694c6518SBenno Rice SMC_LOCK(sc); 1310694c6518SBenno Rice smc_setmcast(sc); 1311694c6518SBenno Rice SMC_UNLOCK(sc); 1312694c6518SBenno Rice */ 1313694c6518SBenno Rice error = EINVAL; 1314694c6518SBenno Rice break; 1315694c6518SBenno Rice 1316694c6518SBenno Rice case SIOCGIFMEDIA: 1317694c6518SBenno Rice case SIOCSIFMEDIA: 1318694c6518SBenno Rice if (sc->smc_mii_mediaioctl == NULL) { 1319694c6518SBenno Rice error = EINVAL; 1320694c6518SBenno Rice break; 1321694c6518SBenno Rice } 1322694c6518SBenno Rice sc->smc_mii_mediaioctl(sc, (struct ifreq *)data, cmd); 1323694c6518SBenno Rice break; 1324694c6518SBenno Rice 1325694c6518SBenno Rice default: 1326694c6518SBenno Rice error = ether_ioctl(ifp, cmd, data); 1327694c6518SBenno Rice break; 1328694c6518SBenno Rice } 1329694c6518SBenno Rice 1330694c6518SBenno Rice return (error); 1331694c6518SBenno Rice } 1332