1694c6518SBenno Rice /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 4269a0696SBenno Rice * Copyright (c) 2008 Benno Rice. All rights reserved. 5694c6518SBenno Rice * 6694c6518SBenno Rice * Redistribution and use in source and binary forms, with or without 7694c6518SBenno Rice * modification, are permitted provided that the following conditions 8694c6518SBenno Rice * are met: 9694c6518SBenno Rice * 1. Redistributions of source code must retain the above copyright 10694c6518SBenno Rice * notice, this list of conditions and the following disclaimer. 11694c6518SBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 12694c6518SBenno Rice * notice, this list of conditions and the following disclaimer in the 13694c6518SBenno Rice * documentation and/or other materials provided with the distribution. 14694c6518SBenno Rice * 15694c6518SBenno Rice * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16694c6518SBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17694c6518SBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18694c6518SBenno Rice * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19694c6518SBenno Rice * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20694c6518SBenno Rice * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21694c6518SBenno Rice * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22694c6518SBenno Rice * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23694c6518SBenno Rice * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24694c6518SBenno Rice * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25694c6518SBenno Rice */ 26694c6518SBenno Rice 27694c6518SBenno Rice #include <sys/cdefs.h> 28694c6518SBenno Rice __FBSDID("$FreeBSD$"); 29694c6518SBenno Rice 30694c6518SBenno Rice /* 31694c6518SBenno Rice * Driver for SMSC LAN91C111, may work for older variants. 32694c6518SBenno Rice */ 33694c6518SBenno Rice 34694c6518SBenno Rice #ifdef HAVE_KERNEL_OPTION_HEADERS 35694c6518SBenno Rice #include "opt_device_polling.h" 36694c6518SBenno Rice #endif 37694c6518SBenno Rice 38694c6518SBenno Rice #include <sys/param.h> 39694c6518SBenno Rice #include <sys/systm.h> 40694c6518SBenno Rice #include <sys/errno.h> 41694c6518SBenno Rice #include <sys/kernel.h> 42694c6518SBenno Rice #include <sys/sockio.h> 43694c6518SBenno Rice #include <sys/malloc.h> 44694c6518SBenno Rice #include <sys/mbuf.h> 45694c6518SBenno Rice #include <sys/queue.h> 46694c6518SBenno Rice #include <sys/socket.h> 47694c6518SBenno Rice #include <sys/syslog.h> 48694c6518SBenno Rice #include <sys/taskqueue.h> 49694c6518SBenno Rice 50694c6518SBenno Rice #include <sys/module.h> 51694c6518SBenno Rice #include <sys/bus.h> 52694c6518SBenno Rice 53694c6518SBenno Rice #include <machine/bus.h> 54694c6518SBenno Rice #include <machine/resource.h> 55694c6518SBenno Rice #include <sys/rman.h> 56694c6518SBenno Rice 57694c6518SBenno Rice #include <net/ethernet.h> 58694c6518SBenno Rice #include <net/if.h> 5976039bc8SGleb Smirnoff #include <net/if_var.h> 60694c6518SBenno Rice #include <net/if_arp.h> 61694c6518SBenno Rice #include <net/if_dl.h> 62694c6518SBenno Rice #include <net/if_types.h> 63694c6518SBenno Rice #include <net/if_mib.h> 64694c6518SBenno Rice #include <net/if_media.h> 65694c6518SBenno Rice 66694c6518SBenno Rice #ifdef INET 67694c6518SBenno Rice #include <netinet/in.h> 68694c6518SBenno Rice #include <netinet/in_systm.h> 69694c6518SBenno Rice #include <netinet/in_var.h> 70694c6518SBenno Rice #include <netinet/ip.h> 71694c6518SBenno Rice #endif 72694c6518SBenno Rice 73694c6518SBenno Rice #include <net/bpf.h> 74694c6518SBenno Rice #include <net/bpfdesc.h> 75694c6518SBenno Rice 76694c6518SBenno Rice #include <dev/smc/if_smcreg.h> 77694c6518SBenno Rice #include <dev/smc/if_smcvar.h> 78694c6518SBenno Rice 79694c6518SBenno Rice #include <dev/mii/mii.h> 808c1093fcSMarius Strobl #include <dev/mii/mii_bitbang.h> 81694c6518SBenno Rice #include <dev/mii/miivar.h> 82694c6518SBenno Rice 833c463a49SBenno Rice #define SMC_LOCK(sc) mtx_lock(&(sc)->smc_mtx) 843c463a49SBenno Rice #define SMC_UNLOCK(sc) mtx_unlock(&(sc)->smc_mtx) 853c463a49SBenno Rice #define SMC_ASSERT_LOCKED(sc) mtx_assert(&(sc)->smc_mtx, MA_OWNED) 863c463a49SBenno Rice 873c463a49SBenno Rice #define SMC_INTR_PRIORITY 0 883c463a49SBenno Rice #define SMC_RX_PRIORITY 5 893c463a49SBenno Rice #define SMC_TX_PRIORITY 10 903c463a49SBenno Rice 91694c6518SBenno Rice devclass_t smc_devclass; 92694c6518SBenno Rice 93694c6518SBenno Rice static const char *smc_chip_ids[16] = { 94694c6518SBenno Rice NULL, NULL, NULL, 95694c6518SBenno Rice /* 3 */ "SMSC LAN91C90 or LAN91C92", 96694c6518SBenno Rice /* 4 */ "SMSC LAN91C94", 97694c6518SBenno Rice /* 5 */ "SMSC LAN91C95", 98694c6518SBenno Rice /* 6 */ "SMSC LAN91C96", 99694c6518SBenno Rice /* 7 */ "SMSC LAN91C100", 100694c6518SBenno Rice /* 8 */ "SMSC LAN91C100FD", 101694c6518SBenno Rice /* 9 */ "SMSC LAN91C110FD or LAN91C111FD", 102694c6518SBenno Rice NULL, NULL, NULL, 103694c6518SBenno Rice NULL, NULL, NULL 104694c6518SBenno Rice }; 105694c6518SBenno Rice 106694c6518SBenno Rice static void smc_init(void *); 107694c6518SBenno Rice static void smc_start(struct ifnet *); 108764e058aSBenno Rice static void smc_stop(struct smc_softc *); 109694c6518SBenno Rice static int smc_ioctl(struct ifnet *, u_long, caddr_t); 110694c6518SBenno Rice 111694c6518SBenno Rice static void smc_init_locked(struct smc_softc *); 112694c6518SBenno Rice static void smc_start_locked(struct ifnet *); 113694c6518SBenno Rice static void smc_reset(struct smc_softc *); 114694c6518SBenno Rice static int smc_mii_ifmedia_upd(struct ifnet *); 115694c6518SBenno Rice static void smc_mii_ifmedia_sts(struct ifnet *, struct ifmediareq *); 116694c6518SBenno Rice static void smc_mii_tick(void *); 117694c6518SBenno Rice static void smc_mii_mediachg(struct smc_softc *); 118694c6518SBenno Rice static int smc_mii_mediaioctl(struct smc_softc *, struct ifreq *, u_long); 119694c6518SBenno Rice 1203c463a49SBenno Rice static void smc_task_intr(void *, int); 121694c6518SBenno Rice static void smc_task_rx(void *, int); 122694c6518SBenno Rice static void smc_task_tx(void *, int); 123694c6518SBenno Rice 124694c6518SBenno Rice static driver_filter_t smc_intr; 1255773ac11SJohn Baldwin static callout_func_t smc_watchdog; 126694c6518SBenno Rice #ifdef DEVICE_POLLING 127694c6518SBenno Rice static poll_handler_t smc_poll; 128694c6518SBenno Rice #endif 129694c6518SBenno Rice 1308c1093fcSMarius Strobl /* 1318c1093fcSMarius Strobl * MII bit-bang glue 1328c1093fcSMarius Strobl */ 1338c1093fcSMarius Strobl static uint32_t smc_mii_bitbang_read(device_t); 1348c1093fcSMarius Strobl static void smc_mii_bitbang_write(device_t, uint32_t); 1358c1093fcSMarius Strobl 1368c1093fcSMarius Strobl static const struct mii_bitbang_ops smc_mii_bitbang_ops = { 1378c1093fcSMarius Strobl smc_mii_bitbang_read, 1388c1093fcSMarius Strobl smc_mii_bitbang_write, 1398c1093fcSMarius Strobl { 1408c1093fcSMarius Strobl MGMT_MDO, /* MII_BIT_MDO */ 1418c1093fcSMarius Strobl MGMT_MDI, /* MII_BIT_MDI */ 1428c1093fcSMarius Strobl MGMT_MCLK, /* MII_BIT_MDC */ 1438c1093fcSMarius Strobl MGMT_MDOE, /* MII_BIT_DIR_HOST_PHY */ 1448c1093fcSMarius Strobl 0, /* MII_BIT_DIR_PHY_HOST */ 1458c1093fcSMarius Strobl } 1468c1093fcSMarius Strobl }; 1478c1093fcSMarius Strobl 148694c6518SBenno Rice static __inline void 149694c6518SBenno Rice smc_select_bank(struct smc_softc *sc, uint16_t bank) 150694c6518SBenno Rice { 151694c6518SBenno Rice 1528c1093fcSMarius Strobl bus_barrier(sc->smc_reg, BSR, 2, 1538c1093fcSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 154269a0696SBenno Rice bus_write_2(sc->smc_reg, BSR, bank & BSR_BANK_MASK); 1558c1093fcSMarius Strobl bus_barrier(sc->smc_reg, BSR, 2, 1568c1093fcSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 157694c6518SBenno Rice } 158694c6518SBenno Rice 159694c6518SBenno Rice /* Never call this when not in bank 2. */ 160694c6518SBenno Rice static __inline void 161694c6518SBenno Rice smc_mmu_wait(struct smc_softc *sc) 162694c6518SBenno Rice { 163694c6518SBenno Rice 164269a0696SBenno Rice KASSERT((bus_read_2(sc->smc_reg, BSR) & 165694c6518SBenno Rice BSR_BANK_MASK) == 2, ("%s: smc_mmu_wait called when not in bank 2", 166694c6518SBenno Rice device_get_nameunit(sc->smc_dev))); 167269a0696SBenno Rice while (bus_read_2(sc->smc_reg, MMUCR) & MMUCR_BUSY) 168694c6518SBenno Rice ; 169694c6518SBenno Rice } 170694c6518SBenno Rice 171694c6518SBenno Rice static __inline uint8_t 1728c1093fcSMarius Strobl smc_read_1(struct smc_softc *sc, bus_size_t offset) 173694c6518SBenno Rice { 174694c6518SBenno Rice 175269a0696SBenno Rice return (bus_read_1(sc->smc_reg, offset)); 176694c6518SBenno Rice } 177694c6518SBenno Rice 178694c6518SBenno Rice static __inline void 1798c1093fcSMarius Strobl smc_write_1(struct smc_softc *sc, bus_size_t offset, uint8_t val) 180694c6518SBenno Rice { 181694c6518SBenno Rice 182269a0696SBenno Rice bus_write_1(sc->smc_reg, offset, val); 183694c6518SBenno Rice } 184694c6518SBenno Rice 185694c6518SBenno Rice static __inline uint16_t 1868c1093fcSMarius Strobl smc_read_2(struct smc_softc *sc, bus_size_t offset) 187694c6518SBenno Rice { 188694c6518SBenno Rice 189269a0696SBenno Rice return (bus_read_2(sc->smc_reg, offset)); 190694c6518SBenno Rice } 191694c6518SBenno Rice 192694c6518SBenno Rice static __inline void 1938c1093fcSMarius Strobl smc_write_2(struct smc_softc *sc, bus_size_t offset, uint16_t val) 194694c6518SBenno Rice { 195694c6518SBenno Rice 196269a0696SBenno Rice bus_write_2(sc->smc_reg, offset, val); 197694c6518SBenno Rice } 198694c6518SBenno Rice 199694c6518SBenno Rice static __inline void 2008c1093fcSMarius Strobl smc_read_multi_2(struct smc_softc *sc, bus_size_t offset, uint16_t *datap, 201694c6518SBenno Rice bus_size_t count) 202694c6518SBenno Rice { 203694c6518SBenno Rice 204269a0696SBenno Rice bus_read_multi_2(sc->smc_reg, offset, datap, count); 205694c6518SBenno Rice } 206694c6518SBenno Rice 207694c6518SBenno Rice static __inline void 2088c1093fcSMarius Strobl smc_write_multi_2(struct smc_softc *sc, bus_size_t offset, uint16_t *datap, 209694c6518SBenno Rice bus_size_t count) 210694c6518SBenno Rice { 211694c6518SBenno Rice 212269a0696SBenno Rice bus_write_multi_2(sc->smc_reg, offset, datap, count); 213694c6518SBenno Rice } 214694c6518SBenno Rice 2158c1093fcSMarius Strobl static __inline void 2168c1093fcSMarius Strobl smc_barrier(struct smc_softc *sc, bus_size_t offset, bus_size_t length, 2178c1093fcSMarius Strobl int flags) 2188c1093fcSMarius Strobl { 2198c1093fcSMarius Strobl 2208c1093fcSMarius Strobl bus_barrier(sc->smc_reg, offset, length, flags); 2218c1093fcSMarius Strobl } 2228c1093fcSMarius Strobl 223694c6518SBenno Rice int 224694c6518SBenno Rice smc_probe(device_t dev) 225694c6518SBenno Rice { 226694c6518SBenno Rice int rid, type, error; 227694c6518SBenno Rice uint16_t val; 228694c6518SBenno Rice struct smc_softc *sc; 229694c6518SBenno Rice struct resource *reg; 230694c6518SBenno Rice 231694c6518SBenno Rice sc = device_get_softc(dev); 232694c6518SBenno Rice rid = 0; 233694c6518SBenno Rice type = SYS_RES_IOPORT; 234694c6518SBenno Rice error = 0; 235694c6518SBenno Rice 236694c6518SBenno Rice if (sc->smc_usemem) 237694c6518SBenno Rice type = SYS_RES_MEMORY; 238694c6518SBenno Rice 239c47476d7SJustin Hibbits reg = bus_alloc_resource_anywhere(dev, type, &rid, 16, RF_ACTIVE); 240694c6518SBenno Rice if (reg == NULL) { 241694c6518SBenno Rice if (bootverbose) 242694c6518SBenno Rice device_printf(dev, 243694c6518SBenno Rice "could not allocate I/O resource for probe\n"); 244694c6518SBenno Rice return (ENXIO); 245694c6518SBenno Rice } 246694c6518SBenno Rice 247694c6518SBenno Rice /* Check for the identification value in the BSR. */ 248269a0696SBenno Rice val = bus_read_2(reg, BSR); 249694c6518SBenno Rice if ((val & BSR_IDENTIFY_MASK) != BSR_IDENTIFY) { 250694c6518SBenno Rice if (bootverbose) 251694c6518SBenno Rice device_printf(dev, "identification value not in BSR\n"); 252694c6518SBenno Rice error = ENXIO; 253694c6518SBenno Rice goto done; 254694c6518SBenno Rice } 255694c6518SBenno Rice 256694c6518SBenno Rice /* 257694c6518SBenno Rice * Try switching banks and make sure we still get the identification 258694c6518SBenno Rice * value. 259694c6518SBenno Rice */ 260269a0696SBenno Rice bus_write_2(reg, BSR, 0); 261269a0696SBenno Rice val = bus_read_2(reg, BSR); 262694c6518SBenno Rice if ((val & BSR_IDENTIFY_MASK) != BSR_IDENTIFY) { 263694c6518SBenno Rice if (bootverbose) 264694c6518SBenno Rice device_printf(dev, 265694c6518SBenno Rice "identification value not in BSR after write\n"); 266694c6518SBenno Rice error = ENXIO; 267694c6518SBenno Rice goto done; 268694c6518SBenno Rice } 269694c6518SBenno Rice 270694c6518SBenno Rice #if 0 271694c6518SBenno Rice /* Check the BAR. */ 272269a0696SBenno Rice bus_write_2(reg, BSR, 1); 273269a0696SBenno Rice val = bus_read_2(reg, BAR); 274694c6518SBenno Rice val = BAR_ADDRESS(val); 275694c6518SBenno Rice if (rman_get_start(reg) != val) { 276694c6518SBenno Rice if (bootverbose) 277694c6518SBenno Rice device_printf(dev, "BAR address %x does not match " 278694c6518SBenno Rice "I/O resource address %lx\n", val, 279694c6518SBenno Rice rman_get_start(reg)); 280694c6518SBenno Rice error = ENXIO; 281694c6518SBenno Rice goto done; 282694c6518SBenno Rice } 283694c6518SBenno Rice #endif 284694c6518SBenno Rice 285694c6518SBenno Rice /* Compare REV against known chip revisions. */ 286269a0696SBenno Rice bus_write_2(reg, BSR, 3); 287269a0696SBenno Rice val = bus_read_2(reg, REV); 288694c6518SBenno Rice val = (val & REV_CHIP_MASK) >> REV_CHIP_SHIFT; 289694c6518SBenno Rice if (smc_chip_ids[val] == NULL) { 290694c6518SBenno Rice if (bootverbose) 291694c6518SBenno Rice device_printf(dev, "Unknown chip revision: %d\n", val); 292694c6518SBenno Rice error = ENXIO; 293694c6518SBenno Rice goto done; 294694c6518SBenno Rice } 295694c6518SBenno Rice 296694c6518SBenno Rice device_set_desc(dev, smc_chip_ids[val]); 297694c6518SBenno Rice 298694c6518SBenno Rice done: 299694c6518SBenno Rice bus_release_resource(dev, type, rid, reg); 300694c6518SBenno Rice return (error); 301694c6518SBenno Rice } 302694c6518SBenno Rice 303694c6518SBenno Rice int 304694c6518SBenno Rice smc_attach(device_t dev) 305694c6518SBenno Rice { 306694c6518SBenno Rice int type, error; 307694c6518SBenno Rice uint16_t val; 308694c6518SBenno Rice u_char eaddr[ETHER_ADDR_LEN]; 309694c6518SBenno Rice struct smc_softc *sc; 310694c6518SBenno Rice struct ifnet *ifp; 311694c6518SBenno Rice 312694c6518SBenno Rice sc = device_get_softc(dev); 313694c6518SBenno Rice error = 0; 314694c6518SBenno Rice 315694c6518SBenno Rice sc->smc_dev = dev; 316694c6518SBenno Rice 317694c6518SBenno Rice ifp = sc->smc_ifp = if_alloc(IFT_ETHER); 318694c6518SBenno Rice if (ifp == NULL) { 319694c6518SBenno Rice error = ENOSPC; 320694c6518SBenno Rice goto done; 321694c6518SBenno Rice } 322694c6518SBenno Rice 3233c463a49SBenno Rice mtx_init(&sc->smc_mtx, device_get_nameunit(dev), NULL, MTX_DEF); 324694c6518SBenno Rice 3256e482159SBenno Rice /* Set up watchdog callout. */ 3266e482159SBenno Rice callout_init_mtx(&sc->smc_watchdog, &sc->smc_mtx, 0); 3276e482159SBenno Rice 328694c6518SBenno Rice type = SYS_RES_IOPORT; 329694c6518SBenno Rice if (sc->smc_usemem) 330694c6518SBenno Rice type = SYS_RES_MEMORY; 331694c6518SBenno Rice 332694c6518SBenno Rice sc->smc_reg_rid = 0; 333c47476d7SJustin Hibbits sc->smc_reg = bus_alloc_resource_anywhere(dev, type, &sc->smc_reg_rid, 334694c6518SBenno Rice 16, RF_ACTIVE); 335694c6518SBenno Rice if (sc->smc_reg == NULL) { 336694c6518SBenno Rice error = ENXIO; 337694c6518SBenno Rice goto done; 338694c6518SBenno Rice } 339694c6518SBenno Rice 340c47476d7SJustin Hibbits sc->smc_irq = bus_alloc_resource_anywhere(dev, SYS_RES_IRQ, 341c47476d7SJustin Hibbits &sc->smc_irq_rid, 1, RF_ACTIVE | RF_SHAREABLE); 342694c6518SBenno Rice if (sc->smc_irq == NULL) { 343694c6518SBenno Rice error = ENXIO; 344694c6518SBenno Rice goto done; 345694c6518SBenno Rice } 346694c6518SBenno Rice 347694c6518SBenno Rice SMC_LOCK(sc); 348694c6518SBenno Rice smc_reset(sc); 349694c6518SBenno Rice SMC_UNLOCK(sc); 350694c6518SBenno Rice 351694c6518SBenno Rice smc_select_bank(sc, 3); 352694c6518SBenno Rice val = smc_read_2(sc, REV); 353694c6518SBenno Rice sc->smc_chip = (val & REV_CHIP_MASK) >> REV_CHIP_SHIFT; 354694c6518SBenno Rice sc->smc_rev = (val * REV_REV_MASK) >> REV_REV_SHIFT; 355694c6518SBenno Rice if (bootverbose) 356694c6518SBenno Rice device_printf(dev, "revision %x\n", sc->smc_rev); 357694c6518SBenno Rice 3586e482159SBenno Rice callout_init_mtx(&sc->smc_mii_tick_ch, &sc->smc_mtx, 3596e482159SBenno Rice CALLOUT_RETURNUNLOCKED); 360694c6518SBenno Rice if (sc->smc_chip >= REV_CHIP_91110FD) { 361d6c65d27SMarius Strobl (void)mii_attach(dev, &sc->smc_miibus, ifp, 362d6c65d27SMarius Strobl smc_mii_ifmedia_upd, smc_mii_ifmedia_sts, BMSR_DEFCAPMASK, 363d6c65d27SMarius Strobl MII_PHY_ANY, MII_OFFSET_ANY, 0); 364694c6518SBenno Rice if (sc->smc_miibus != NULL) { 365694c6518SBenno Rice sc->smc_mii_tick = smc_mii_tick; 366694c6518SBenno Rice sc->smc_mii_mediachg = smc_mii_mediachg; 367694c6518SBenno Rice sc->smc_mii_mediaioctl = smc_mii_mediaioctl; 368694c6518SBenno Rice } 369694c6518SBenno Rice } 370694c6518SBenno Rice 371694c6518SBenno Rice smc_select_bank(sc, 1); 372694c6518SBenno Rice eaddr[0] = smc_read_1(sc, IAR0); 373694c6518SBenno Rice eaddr[1] = smc_read_1(sc, IAR1); 374694c6518SBenno Rice eaddr[2] = smc_read_1(sc, IAR2); 375694c6518SBenno Rice eaddr[3] = smc_read_1(sc, IAR3); 376694c6518SBenno Rice eaddr[4] = smc_read_1(sc, IAR4); 377694c6518SBenno Rice eaddr[5] = smc_read_1(sc, IAR5); 378694c6518SBenno Rice 379694c6518SBenno Rice if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 380694c6518SBenno Rice ifp->if_softc = sc; 381694c6518SBenno Rice ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 382694c6518SBenno Rice ifp->if_init = smc_init; 383694c6518SBenno Rice ifp->if_ioctl = smc_ioctl; 384694c6518SBenno Rice ifp->if_start = smc_start; 385e50d35e6SMaxim Sobolev IFQ_SET_MAXLEN(&ifp->if_snd, ifqmaxlen); 386694c6518SBenno Rice IFQ_SET_READY(&ifp->if_snd); 387694c6518SBenno Rice 388694c6518SBenno Rice ifp->if_capabilities = ifp->if_capenable = 0; 389694c6518SBenno Rice 390694c6518SBenno Rice #ifdef DEVICE_POLLING 391694c6518SBenno Rice ifp->if_capabilities |= IFCAP_POLLING; 392694c6518SBenno Rice #endif 393694c6518SBenno Rice 394694c6518SBenno Rice ether_ifattach(ifp, eaddr); 395694c6518SBenno Rice 396694c6518SBenno Rice /* Set up taskqueue */ 3973c463a49SBenno Rice TASK_INIT(&sc->smc_intr, SMC_INTR_PRIORITY, smc_task_intr, ifp); 398*6c3e93cbSGleb Smirnoff NET_TASK_INIT(&sc->smc_rx, SMC_RX_PRIORITY, smc_task_rx, ifp); 399694c6518SBenno Rice TASK_INIT(&sc->smc_tx, SMC_TX_PRIORITY, smc_task_tx, ifp); 400694c6518SBenno Rice sc->smc_tq = taskqueue_create_fast("smc_taskq", M_NOWAIT, 401694c6518SBenno Rice taskqueue_thread_enqueue, &sc->smc_tq); 402694c6518SBenno Rice taskqueue_start_threads(&sc->smc_tq, 1, PI_NET, "%s taskq", 403694c6518SBenno Rice device_get_nameunit(sc->smc_dev)); 404694c6518SBenno Rice 405694c6518SBenno Rice /* Mask all interrupts. */ 406694c6518SBenno Rice sc->smc_mask = 0; 407694c6518SBenno Rice smc_write_1(sc, MSK, 0); 408694c6518SBenno Rice 409694c6518SBenno Rice /* Wire up interrupt */ 410694c6518SBenno Rice error = bus_setup_intr(dev, sc->smc_irq, 4113c463a49SBenno Rice INTR_TYPE_NET|INTR_MPSAFE, smc_intr, NULL, sc, &sc->smc_ih); 412694c6518SBenno Rice if (error != 0) 413694c6518SBenno Rice goto done; 414694c6518SBenno Rice 415694c6518SBenno Rice done: 416694c6518SBenno Rice if (error != 0) 417694c6518SBenno Rice smc_detach(dev); 418694c6518SBenno Rice return (error); 419694c6518SBenno Rice } 420694c6518SBenno Rice 421694c6518SBenno Rice int 422694c6518SBenno Rice smc_detach(device_t dev) 423694c6518SBenno Rice { 424694c6518SBenno Rice int type; 425694c6518SBenno Rice struct smc_softc *sc; 426694c6518SBenno Rice 427694c6518SBenno Rice sc = device_get_softc(dev); 428764e058aSBenno Rice SMC_LOCK(sc); 429764e058aSBenno Rice smc_stop(sc); 430764e058aSBenno Rice SMC_UNLOCK(sc); 431694c6518SBenno Rice 432aec9f8e9SBenno Rice if (sc->smc_ifp != NULL) { 433aec9f8e9SBenno Rice ether_ifdetach(sc->smc_ifp); 434aec9f8e9SBenno Rice } 435aec9f8e9SBenno Rice 436aec9f8e9SBenno Rice callout_drain(&sc->smc_watchdog); 437aec9f8e9SBenno Rice callout_drain(&sc->smc_mii_tick_ch); 438aec9f8e9SBenno Rice 439694c6518SBenno Rice #ifdef DEVICE_POLLING 440694c6518SBenno Rice if (sc->smc_ifp->if_capenable & IFCAP_POLLING) 441694c6518SBenno Rice ether_poll_deregister(sc->smc_ifp); 442694c6518SBenno Rice #endif 443694c6518SBenno Rice 444694c6518SBenno Rice if (sc->smc_ih != NULL) 445694c6518SBenno Rice bus_teardown_intr(sc->smc_dev, sc->smc_irq, sc->smc_ih); 446694c6518SBenno Rice 4476e482159SBenno Rice if (sc->smc_tq != NULL) { 4486e482159SBenno Rice taskqueue_drain(sc->smc_tq, &sc->smc_intr); 4496e482159SBenno Rice taskqueue_drain(sc->smc_tq, &sc->smc_rx); 4506e482159SBenno Rice taskqueue_drain(sc->smc_tq, &sc->smc_tx); 4516e482159SBenno Rice taskqueue_free(sc->smc_tq); 4526e482159SBenno Rice sc->smc_tq = NULL; 4536e482159SBenno Rice } 4546e482159SBenno Rice 455694c6518SBenno Rice if (sc->smc_ifp != NULL) { 456694c6518SBenno Rice if_free(sc->smc_ifp); 457694c6518SBenno Rice } 458694c6518SBenno Rice 459694c6518SBenno Rice if (sc->smc_miibus != NULL) { 460694c6518SBenno Rice device_delete_child(sc->smc_dev, sc->smc_miibus); 461694c6518SBenno Rice bus_generic_detach(sc->smc_dev); 462694c6518SBenno Rice } 463694c6518SBenno Rice 464694c6518SBenno Rice if (sc->smc_reg != NULL) { 465694c6518SBenno Rice type = SYS_RES_IOPORT; 466694c6518SBenno Rice if (sc->smc_usemem) 467694c6518SBenno Rice type = SYS_RES_MEMORY; 468694c6518SBenno Rice 469694c6518SBenno Rice bus_release_resource(sc->smc_dev, type, sc->smc_reg_rid, 470694c6518SBenno Rice sc->smc_reg); 471694c6518SBenno Rice } 472694c6518SBenno Rice 473694c6518SBenno Rice if (sc->smc_irq != NULL) 474694c6518SBenno Rice bus_release_resource(sc->smc_dev, SYS_RES_IRQ, sc->smc_irq_rid, 475694c6518SBenno Rice sc->smc_irq); 476694c6518SBenno Rice 477694c6518SBenno Rice if (mtx_initialized(&sc->smc_mtx)) 478694c6518SBenno Rice mtx_destroy(&sc->smc_mtx); 479694c6518SBenno Rice 480694c6518SBenno Rice return (0); 481694c6518SBenno Rice } 482694c6518SBenno Rice 483694c6518SBenno Rice static void 484694c6518SBenno Rice smc_start(struct ifnet *ifp) 485694c6518SBenno Rice { 486694c6518SBenno Rice struct smc_softc *sc; 487694c6518SBenno Rice 488694c6518SBenno Rice sc = ifp->if_softc; 489694c6518SBenno Rice SMC_LOCK(sc); 490694c6518SBenno Rice smc_start_locked(ifp); 491694c6518SBenno Rice SMC_UNLOCK(sc); 492694c6518SBenno Rice } 493694c6518SBenno Rice 494694c6518SBenno Rice static void 495694c6518SBenno Rice smc_start_locked(struct ifnet *ifp) 496694c6518SBenno Rice { 497694c6518SBenno Rice struct smc_softc *sc; 498694c6518SBenno Rice struct mbuf *m; 499694c6518SBenno Rice u_int len, npages, spin_count; 500694c6518SBenno Rice 501694c6518SBenno Rice sc = ifp->if_softc; 502694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 503694c6518SBenno Rice 504694c6518SBenno Rice if (ifp->if_drv_flags & IFF_DRV_OACTIVE) 505694c6518SBenno Rice return; 506694c6518SBenno Rice if (IFQ_IS_EMPTY(&ifp->if_snd)) 507694c6518SBenno Rice return; 508694c6518SBenno Rice 509694c6518SBenno Rice /* 510694c6518SBenno Rice * Grab the next packet. If it's too big, drop it. 511694c6518SBenno Rice */ 512694c6518SBenno Rice IFQ_DRV_DEQUEUE(&ifp->if_snd, m); 513694c6518SBenno Rice len = m_length(m, NULL); 514694c6518SBenno Rice len += (len & 1); 515694c6518SBenno Rice if (len > ETHER_MAX_LEN - ETHER_CRC_LEN) { 516694c6518SBenno Rice if_printf(ifp, "large packet discarded\n"); 517c0973d1fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 518694c6518SBenno Rice m_freem(m); 519694c6518SBenno Rice return; /* XXX readcheck? */ 520694c6518SBenno Rice } 521694c6518SBenno Rice 522694c6518SBenno Rice /* 523694c6518SBenno Rice * Flag that we're busy. 524694c6518SBenno Rice */ 525694c6518SBenno Rice ifp->if_drv_flags |= IFF_DRV_OACTIVE; 526694c6518SBenno Rice sc->smc_pending = m; 527694c6518SBenno Rice 528694c6518SBenno Rice /* 529694c6518SBenno Rice * Work out how many 256 byte "pages" we need. We have to include the 530694c6518SBenno Rice * control data for the packet in this calculation. 531694c6518SBenno Rice */ 53294909337SRuslan Bukin npages = (len + PKT_CTRL_DATA_LEN) >> 8; 533694c6518SBenno Rice if (npages == 0) 534694c6518SBenno Rice npages = 1; 535694c6518SBenno Rice 536694c6518SBenno Rice /* 537694c6518SBenno Rice * Request memory. 538694c6518SBenno Rice */ 539694c6518SBenno Rice smc_select_bank(sc, 2); 540694c6518SBenno Rice smc_mmu_wait(sc); 541694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_TX_ALLOC | npages); 542694c6518SBenno Rice 543694c6518SBenno Rice /* 544694c6518SBenno Rice * Spin briefly to see if the allocation succeeds. 545694c6518SBenno Rice */ 546694c6518SBenno Rice spin_count = TX_ALLOC_WAIT_TIME; 547694c6518SBenno Rice do { 548694c6518SBenno Rice if (smc_read_1(sc, IST) & ALLOC_INT) { 549694c6518SBenno Rice smc_write_1(sc, ACK, ALLOC_INT); 550694c6518SBenno Rice break; 551694c6518SBenno Rice } 552694c6518SBenno Rice } while (--spin_count); 553694c6518SBenno Rice 554694c6518SBenno Rice /* 555694c6518SBenno Rice * If the allocation is taking too long, unmask the alloc interrupt 556694c6518SBenno Rice * and wait. 557694c6518SBenno Rice */ 558694c6518SBenno Rice if (spin_count == 0) { 559694c6518SBenno Rice sc->smc_mask |= ALLOC_INT; 560694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 561694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 562694c6518SBenno Rice return; 563694c6518SBenno Rice } 564694c6518SBenno Rice 565cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_tx); 566694c6518SBenno Rice } 567694c6518SBenno Rice 568694c6518SBenno Rice static void 569694c6518SBenno Rice smc_task_tx(void *context, int pending) 570694c6518SBenno Rice { 571694c6518SBenno Rice struct ifnet *ifp; 572694c6518SBenno Rice struct smc_softc *sc; 573694c6518SBenno Rice struct mbuf *m, *m0; 574694c6518SBenno Rice u_int packet, len; 575bd2369f6SStanislav Sedov int last_len; 576694c6518SBenno Rice uint8_t *data; 577694c6518SBenno Rice 578694c6518SBenno Rice (void)pending; 579694c6518SBenno Rice ifp = (struct ifnet *)context; 580694c6518SBenno Rice sc = ifp->if_softc; 581694c6518SBenno Rice 582694c6518SBenno Rice SMC_LOCK(sc); 583694c6518SBenno Rice 584694c6518SBenno Rice if (sc->smc_pending == NULL) { 585694c6518SBenno Rice SMC_UNLOCK(sc); 586694c6518SBenno Rice goto next_packet; 587694c6518SBenno Rice } 588694c6518SBenno Rice 589694c6518SBenno Rice m = m0 = sc->smc_pending; 590694c6518SBenno Rice sc->smc_pending = NULL; 591694c6518SBenno Rice smc_select_bank(sc, 2); 592694c6518SBenno Rice 593694c6518SBenno Rice /* 594694c6518SBenno Rice * Check the allocation result. 595694c6518SBenno Rice */ 596694c6518SBenno Rice packet = smc_read_1(sc, ARR); 597694c6518SBenno Rice 598694c6518SBenno Rice /* 599694c6518SBenno Rice * If the allocation failed, requeue the packet and retry. 600694c6518SBenno Rice */ 601694c6518SBenno Rice if (packet & ARR_FAILED) { 602694c6518SBenno Rice IFQ_DRV_PREPEND(&ifp->if_snd, m); 603c0973d1fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 604694c6518SBenno Rice ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 605694c6518SBenno Rice smc_start_locked(ifp); 606694c6518SBenno Rice SMC_UNLOCK(sc); 607694c6518SBenno Rice return; 608694c6518SBenno Rice } 609694c6518SBenno Rice 610694c6518SBenno Rice /* 611694c6518SBenno Rice * Tell the device to write to our packet number. 612694c6518SBenno Rice */ 613694c6518SBenno Rice smc_write_1(sc, PNR, packet); 614694c6518SBenno Rice smc_write_2(sc, PTR, 0 | PTR_AUTO_INCR); 615694c6518SBenno Rice 616694c6518SBenno Rice /* 617694c6518SBenno Rice * Tell the device how long the packet is (including control data). 618694c6518SBenno Rice */ 619694c6518SBenno Rice len = m_length(m, 0); 620694c6518SBenno Rice len += PKT_CTRL_DATA_LEN; 621694c6518SBenno Rice smc_write_2(sc, DATA0, 0); 622694c6518SBenno Rice smc_write_2(sc, DATA0, len); 623694c6518SBenno Rice 624694c6518SBenno Rice /* 625694c6518SBenno Rice * Push the data out to the device. 626694c6518SBenno Rice */ 627694c6518SBenno Rice data = NULL; 628bd2369f6SStanislav Sedov last_len = 0; 629694c6518SBenno Rice for (; m != NULL; m = m->m_next) { 630694c6518SBenno Rice data = mtod(m, uint8_t *); 631694c6518SBenno Rice smc_write_multi_2(sc, DATA0, (uint16_t *)data, m->m_len / 2); 632bd2369f6SStanislav Sedov last_len = m->m_len; 633694c6518SBenno Rice } 634694c6518SBenno Rice 635694c6518SBenno Rice /* 636694c6518SBenno Rice * Push out the control byte and and the odd byte if needed. 637694c6518SBenno Rice */ 638694c6518SBenno Rice if ((len & 1) != 0 && data != NULL) 639bd2369f6SStanislav Sedov smc_write_2(sc, DATA0, (CTRL_ODD << 8) | data[last_len - 1]); 640694c6518SBenno Rice else 641694c6518SBenno Rice smc_write_2(sc, DATA0, 0); 642694c6518SBenno Rice 643694c6518SBenno Rice /* 644694c6518SBenno Rice * Unmask the TX empty interrupt. 645694c6518SBenno Rice */ 646694c6518SBenno Rice sc->smc_mask |= TX_EMPTY_INT; 647694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 648694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 649694c6518SBenno Rice 650694c6518SBenno Rice /* 651694c6518SBenno Rice * Enqueue the packet. 652694c6518SBenno Rice */ 653694c6518SBenno Rice smc_mmu_wait(sc); 654694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_ENQUEUE); 6553c463a49SBenno Rice callout_reset(&sc->smc_watchdog, hz * 2, smc_watchdog, sc); 656694c6518SBenno Rice 657694c6518SBenno Rice /* 658694c6518SBenno Rice * Finish up. 659694c6518SBenno Rice */ 660c0973d1fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1); 661694c6518SBenno Rice ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 662694c6518SBenno Rice SMC_UNLOCK(sc); 663694c6518SBenno Rice BPF_MTAP(ifp, m0); 664694c6518SBenno Rice m_freem(m0); 665694c6518SBenno Rice 666694c6518SBenno Rice next_packet: 667694c6518SBenno Rice /* 668694c6518SBenno Rice * See if there's anything else to do. 669694c6518SBenno Rice */ 670694c6518SBenno Rice smc_start(ifp); 671694c6518SBenno Rice } 672694c6518SBenno Rice 673694c6518SBenno Rice static void 674694c6518SBenno Rice smc_task_rx(void *context, int pending) 675694c6518SBenno Rice { 676694c6518SBenno Rice u_int packet, status, len; 677694c6518SBenno Rice uint8_t *data; 678694c6518SBenno Rice struct ifnet *ifp; 679694c6518SBenno Rice struct smc_softc *sc; 680694c6518SBenno Rice struct mbuf *m, *mhead, *mtail; 681694c6518SBenno Rice 682694c6518SBenno Rice (void)pending; 683694c6518SBenno Rice ifp = (struct ifnet *)context; 684694c6518SBenno Rice sc = ifp->if_softc; 685694c6518SBenno Rice mhead = mtail = NULL; 686694c6518SBenno Rice 687694c6518SBenno Rice SMC_LOCK(sc); 688694c6518SBenno Rice 689694c6518SBenno Rice packet = smc_read_1(sc, FIFO_RX); 690694c6518SBenno Rice while ((packet & FIFO_EMPTY) == 0) { 691694c6518SBenno Rice /* 692694c6518SBenno Rice * Grab an mbuf and attach a cluster. 693694c6518SBenno Rice */ 694c6499eccSGleb Smirnoff MGETHDR(m, M_NOWAIT, MT_DATA); 695694c6518SBenno Rice if (m == NULL) { 696694c6518SBenno Rice break; 697694c6518SBenno Rice } 6982a8c860fSRobert Watson if (!(MCLGET(m, M_NOWAIT))) { 699694c6518SBenno Rice m_freem(m); 700694c6518SBenno Rice break; 701694c6518SBenno Rice } 702694c6518SBenno Rice 703694c6518SBenno Rice /* 704694c6518SBenno Rice * Point to the start of the packet. 705694c6518SBenno Rice */ 706694c6518SBenno Rice smc_select_bank(sc, 2); 707694c6518SBenno Rice smc_write_1(sc, PNR, packet); 708694c6518SBenno Rice smc_write_2(sc, PTR, 0 | PTR_READ | PTR_RCV | PTR_AUTO_INCR); 709694c6518SBenno Rice 710694c6518SBenno Rice /* 711694c6518SBenno Rice * Grab status and packet length. 712694c6518SBenno Rice */ 713694c6518SBenno Rice status = smc_read_2(sc, DATA0); 714694c6518SBenno Rice len = smc_read_2(sc, DATA0) & RX_LEN_MASK; 715694c6518SBenno Rice len -= 6; 716694c6518SBenno Rice if (status & RX_ODDFRM) 717694c6518SBenno Rice len += 1; 718694c6518SBenno Rice 719694c6518SBenno Rice /* 720694c6518SBenno Rice * Check for errors. 721694c6518SBenno Rice */ 722694c6518SBenno Rice if (status & (RX_TOOSHORT | RX_TOOLNG | RX_BADCRC | RX_ALGNERR)) { 723694c6518SBenno Rice smc_mmu_wait(sc); 724694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_RELEASE); 725c0973d1fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 726694c6518SBenno Rice m_freem(m); 727694c6518SBenno Rice break; 728694c6518SBenno Rice } 729694c6518SBenno Rice 730694c6518SBenno Rice /* 731694c6518SBenno Rice * Set the mbuf up the way we want it. 732694c6518SBenno Rice */ 733694c6518SBenno Rice m->m_pkthdr.rcvif = ifp; 734694c6518SBenno Rice m->m_pkthdr.len = m->m_len = len + 2; /* XXX: Is this right? */ 735694c6518SBenno Rice m_adj(m, ETHER_ALIGN); 736694c6518SBenno Rice 737694c6518SBenno Rice /* 738694c6518SBenno Rice * Pull the packet out of the device. Make sure we're in the 739694c6518SBenno Rice * right bank first as things may have changed while we were 740694c6518SBenno Rice * allocating our mbuf. 741694c6518SBenno Rice */ 742694c6518SBenno Rice smc_select_bank(sc, 2); 743694c6518SBenno Rice smc_write_1(sc, PNR, packet); 744694c6518SBenno Rice smc_write_2(sc, PTR, 4 | PTR_READ | PTR_RCV | PTR_AUTO_INCR); 745694c6518SBenno Rice data = mtod(m, uint8_t *); 746694c6518SBenno Rice smc_read_multi_2(sc, DATA0, (uint16_t *)data, len >> 1); 747694c6518SBenno Rice if (len & 1) { 748694c6518SBenno Rice data += len & ~1; 749694c6518SBenno Rice *data = smc_read_1(sc, DATA0); 750694c6518SBenno Rice } 751694c6518SBenno Rice 752694c6518SBenno Rice /* 753694c6518SBenno Rice * Tell the device we're done. 754694c6518SBenno Rice */ 755694c6518SBenno Rice smc_mmu_wait(sc); 756694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_RELEASE); 757694c6518SBenno Rice if (m == NULL) { 758694c6518SBenno Rice break; 759694c6518SBenno Rice } 760694c6518SBenno Rice 761694c6518SBenno Rice if (mhead == NULL) { 762694c6518SBenno Rice mhead = mtail = m; 763694c6518SBenno Rice m->m_next = NULL; 764694c6518SBenno Rice } else { 765694c6518SBenno Rice mtail->m_next = m; 766694c6518SBenno Rice mtail = m; 767694c6518SBenno Rice } 768694c6518SBenno Rice packet = smc_read_1(sc, FIFO_RX); 769694c6518SBenno Rice } 770694c6518SBenno Rice 771694c6518SBenno Rice sc->smc_mask |= RCV_INT; 772694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 773694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 774694c6518SBenno Rice 775694c6518SBenno Rice SMC_UNLOCK(sc); 776694c6518SBenno Rice 777694c6518SBenno Rice while (mhead != NULL) { 778694c6518SBenno Rice m = mhead; 779694c6518SBenno Rice mhead = mhead->m_next; 780694c6518SBenno Rice m->m_next = NULL; 781c0973d1fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1); 782694c6518SBenno Rice (*ifp->if_input)(ifp, m); 783694c6518SBenno Rice } 784694c6518SBenno Rice } 785694c6518SBenno Rice 786694c6518SBenno Rice #ifdef DEVICE_POLLING 787eb847626SNick Hibma static int 788694c6518SBenno Rice smc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 789694c6518SBenno Rice { 790694c6518SBenno Rice struct smc_softc *sc; 791694c6518SBenno Rice 792694c6518SBenno Rice sc = ifp->if_softc; 793694c6518SBenno Rice 794694c6518SBenno Rice SMC_LOCK(sc); 795694c6518SBenno Rice if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 796694c6518SBenno Rice SMC_UNLOCK(sc); 797eb847626SNick Hibma return (0); 798694c6518SBenno Rice } 799694c6518SBenno Rice SMC_UNLOCK(sc); 800694c6518SBenno Rice 801694c6518SBenno Rice if (cmd == POLL_AND_CHECK_STATUS) 802cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_intr); 803eb847626SNick Hibma return (0); 804694c6518SBenno Rice } 805694c6518SBenno Rice #endif 806694c6518SBenno Rice 807694c6518SBenno Rice static int 808694c6518SBenno Rice smc_intr(void *context) 809694c6518SBenno Rice { 810694c6518SBenno Rice struct smc_softc *sc; 81194909337SRuslan Bukin uint32_t curbank; 8123c463a49SBenno Rice 8133c463a49SBenno Rice sc = (struct smc_softc *)context; 81494909337SRuslan Bukin 81594909337SRuslan Bukin /* 81694909337SRuslan Bukin * Save current bank and restore later in this function 81794909337SRuslan Bukin */ 81894909337SRuslan Bukin curbank = (smc_read_2(sc, BSR) & BSR_BANK_MASK); 81994909337SRuslan Bukin 82060aa1fe6SOleksandr Tymoshenko /* 82160aa1fe6SOleksandr Tymoshenko * Block interrupts in order to let smc_task_intr to kick in 82260aa1fe6SOleksandr Tymoshenko */ 82394909337SRuslan Bukin smc_select_bank(sc, 2); 82460aa1fe6SOleksandr Tymoshenko smc_write_1(sc, MSK, 0); 82594909337SRuslan Bukin 82694909337SRuslan Bukin /* Restore bank */ 82794909337SRuslan Bukin smc_select_bank(sc, curbank); 82894909337SRuslan Bukin 829cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_intr); 8303c463a49SBenno Rice return (FILTER_HANDLED); 8313c463a49SBenno Rice } 8323c463a49SBenno Rice 8333c463a49SBenno Rice static void 8343c463a49SBenno Rice smc_task_intr(void *context, int pending) 8353c463a49SBenno Rice { 8363c463a49SBenno Rice struct smc_softc *sc; 837694c6518SBenno Rice struct ifnet *ifp; 838694c6518SBenno Rice u_int status, packet, counter, tcr; 839694c6518SBenno Rice 8403c463a49SBenno Rice (void)pending; 841694c6518SBenno Rice ifp = (struct ifnet *)context; 842694c6518SBenno Rice sc = ifp->if_softc; 843694c6518SBenno Rice 844694c6518SBenno Rice SMC_LOCK(sc); 845764e058aSBenno Rice 846694c6518SBenno Rice smc_select_bank(sc, 2); 847694c6518SBenno Rice 848694c6518SBenno Rice /* 849694c6518SBenno Rice * Find out what interrupts are flagged. 850694c6518SBenno Rice */ 851694c6518SBenno Rice status = smc_read_1(sc, IST) & sc->smc_mask; 852694c6518SBenno Rice 853694c6518SBenno Rice /* 854694c6518SBenno Rice * Transmit error 855694c6518SBenno Rice */ 856694c6518SBenno Rice if (status & TX_INT) { 857694c6518SBenno Rice /* 858694c6518SBenno Rice * Kill off the packet if there is one and re-enable transmit. 859694c6518SBenno Rice */ 860694c6518SBenno Rice packet = smc_read_1(sc, FIFO_TX); 861694c6518SBenno Rice if ((packet & FIFO_EMPTY) == 0) { 86294909337SRuslan Bukin callout_stop(&sc->smc_watchdog); 86394909337SRuslan Bukin smc_select_bank(sc, 2); 864694c6518SBenno Rice smc_write_1(sc, PNR, packet); 865694c6518SBenno Rice smc_write_2(sc, PTR, 0 | PTR_READ | 866694c6518SBenno Rice PTR_AUTO_INCR); 86794909337SRuslan Bukin smc_select_bank(sc, 0); 86894909337SRuslan Bukin tcr = smc_read_2(sc, EPHSR); 86994909337SRuslan Bukin #if 0 870694c6518SBenno Rice if ((tcr & EPHSR_TX_SUC) == 0) 871694c6518SBenno Rice device_printf(sc->smc_dev, 872694c6518SBenno Rice "bad packet\n"); 87394909337SRuslan Bukin #endif 87494909337SRuslan Bukin smc_select_bank(sc, 2); 875694c6518SBenno Rice smc_mmu_wait(sc); 876694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_RELEASE_PKT); 877694c6518SBenno Rice 878694c6518SBenno Rice smc_select_bank(sc, 0); 879694c6518SBenno Rice tcr = smc_read_2(sc, TCR); 880694c6518SBenno Rice tcr |= TCR_TXENA | TCR_PAD_EN; 881694c6518SBenno Rice smc_write_2(sc, TCR, tcr); 882694c6518SBenno Rice smc_select_bank(sc, 2); 883cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_tx); 884694c6518SBenno Rice } 885694c6518SBenno Rice 886694c6518SBenno Rice /* 887694c6518SBenno Rice * Ack the interrupt. 888694c6518SBenno Rice */ 889694c6518SBenno Rice smc_write_1(sc, ACK, TX_INT); 890694c6518SBenno Rice } 891694c6518SBenno Rice 892694c6518SBenno Rice /* 893694c6518SBenno Rice * Receive 894694c6518SBenno Rice */ 895694c6518SBenno Rice if (status & RCV_INT) { 896694c6518SBenno Rice smc_write_1(sc, ACK, RCV_INT); 897694c6518SBenno Rice sc->smc_mask &= ~RCV_INT; 898cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_rx); 899694c6518SBenno Rice } 900694c6518SBenno Rice 901694c6518SBenno Rice /* 902694c6518SBenno Rice * Allocation 903694c6518SBenno Rice */ 904694c6518SBenno Rice if (status & ALLOC_INT) { 905694c6518SBenno Rice smc_write_1(sc, ACK, ALLOC_INT); 906694c6518SBenno Rice sc->smc_mask &= ~ALLOC_INT; 907cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_tx); 908694c6518SBenno Rice } 909694c6518SBenno Rice 910694c6518SBenno Rice /* 911694c6518SBenno Rice * Receive overrun 912694c6518SBenno Rice */ 913694c6518SBenno Rice if (status & RX_OVRN_INT) { 914694c6518SBenno Rice smc_write_1(sc, ACK, RX_OVRN_INT); 915c0973d1fSGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 916694c6518SBenno Rice } 917694c6518SBenno Rice 918694c6518SBenno Rice /* 919694c6518SBenno Rice * Transmit empty 920694c6518SBenno Rice */ 921694c6518SBenno Rice if (status & TX_EMPTY_INT) { 922694c6518SBenno Rice smc_write_1(sc, ACK, TX_EMPTY_INT); 923694c6518SBenno Rice sc->smc_mask &= ~TX_EMPTY_INT; 924694c6518SBenno Rice callout_stop(&sc->smc_watchdog); 925694c6518SBenno Rice 926694c6518SBenno Rice /* 927694c6518SBenno Rice * Update collision stats. 928694c6518SBenno Rice */ 929694c6518SBenno Rice smc_select_bank(sc, 0); 930694c6518SBenno Rice counter = smc_read_2(sc, ECR); 931694c6518SBenno Rice smc_select_bank(sc, 2); 93294b0d1aeSBjoern A. Zeeb if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 933c0973d1fSGleb Smirnoff ((counter & ECR_SNGLCOL_MASK) >> ECR_SNGLCOL_SHIFT) + 934c0973d1fSGleb Smirnoff ((counter & ECR_MULCOL_MASK) >> ECR_MULCOL_SHIFT)); 935694c6518SBenno Rice 936694c6518SBenno Rice /* 937694c6518SBenno Rice * See if there are any packets to transmit. 938694c6518SBenno Rice */ 939cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_tx); 940694c6518SBenno Rice } 941694c6518SBenno Rice 942694c6518SBenno Rice /* 943694c6518SBenno Rice * Update the interrupt mask. 944694c6518SBenno Rice */ 94594909337SRuslan Bukin smc_select_bank(sc, 2); 946694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) == 0) 947694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 948694c6518SBenno Rice 949694c6518SBenno Rice SMC_UNLOCK(sc); 950694c6518SBenno Rice } 951694c6518SBenno Rice 9528c1093fcSMarius Strobl static uint32_t 9538c1093fcSMarius Strobl smc_mii_bitbang_read(device_t dev) 954694c6518SBenno Rice { 9558c1093fcSMarius Strobl struct smc_softc *sc; 9568c1093fcSMarius Strobl uint32_t val; 9578c1093fcSMarius Strobl 9588c1093fcSMarius Strobl sc = device_get_softc(dev); 959694c6518SBenno Rice 960694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 961694c6518SBenno Rice KASSERT((smc_read_2(sc, BSR) & BSR_BANK_MASK) == 3, 9628c1093fcSMarius Strobl ("%s: smc_mii_bitbang_read called with bank %d (!= 3)", 963694c6518SBenno Rice device_get_nameunit(sc->smc_dev), 964694c6518SBenno Rice smc_read_2(sc, BSR) & BSR_BANK_MASK)); 965694c6518SBenno Rice 9668c1093fcSMarius Strobl val = smc_read_2(sc, MGMT); 9678c1093fcSMarius Strobl smc_barrier(sc, MGMT, 2, 9688c1093fcSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 969694c6518SBenno Rice 970694c6518SBenno Rice return (val); 971694c6518SBenno Rice } 972694c6518SBenno Rice 973694c6518SBenno Rice static void 9748c1093fcSMarius Strobl smc_mii_bitbang_write(device_t dev, uint32_t val) 975694c6518SBenno Rice { 9768c1093fcSMarius Strobl struct smc_softc *sc; 9778c1093fcSMarius Strobl 9788c1093fcSMarius Strobl sc = device_get_softc(dev); 979694c6518SBenno Rice 980694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 981694c6518SBenno Rice KASSERT((smc_read_2(sc, BSR) & BSR_BANK_MASK) == 3, 9828c1093fcSMarius Strobl ("%s: smc_mii_bitbang_write called with bank %d (!= 3)", 983694c6518SBenno Rice device_get_nameunit(sc->smc_dev), 984694c6518SBenno Rice smc_read_2(sc, BSR) & BSR_BANK_MASK)); 985694c6518SBenno Rice 9868c1093fcSMarius Strobl smc_write_2(sc, MGMT, val); 9878c1093fcSMarius Strobl smc_barrier(sc, MGMT, 2, 9888c1093fcSMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 989694c6518SBenno Rice } 990694c6518SBenno Rice 991694c6518SBenno Rice int 992694c6518SBenno Rice smc_miibus_readreg(device_t dev, int phy, int reg) 993694c6518SBenno Rice { 994694c6518SBenno Rice struct smc_softc *sc; 995694c6518SBenno Rice int val; 996694c6518SBenno Rice 997694c6518SBenno Rice sc = device_get_softc(dev); 998694c6518SBenno Rice 999694c6518SBenno Rice SMC_LOCK(sc); 1000694c6518SBenno Rice 1001694c6518SBenno Rice smc_select_bank(sc, 3); 1002694c6518SBenno Rice 10038c1093fcSMarius Strobl val = mii_bitbang_readreg(dev, &smc_mii_bitbang_ops, phy, reg); 1004694c6518SBenno Rice 1005694c6518SBenno Rice SMC_UNLOCK(sc); 1006694c6518SBenno Rice return (val); 1007694c6518SBenno Rice } 1008694c6518SBenno Rice 10098e45f0b7SAndriy Gapon int 1010694c6518SBenno Rice smc_miibus_writereg(device_t dev, int phy, int reg, int data) 1011694c6518SBenno Rice { 1012694c6518SBenno Rice struct smc_softc *sc; 1013694c6518SBenno Rice 1014694c6518SBenno Rice sc = device_get_softc(dev); 1015694c6518SBenno Rice 1016694c6518SBenno Rice SMC_LOCK(sc); 1017694c6518SBenno Rice 1018694c6518SBenno Rice smc_select_bank(sc, 3); 1019694c6518SBenno Rice 10208c1093fcSMarius Strobl mii_bitbang_writereg(dev, &smc_mii_bitbang_ops, phy, reg, data); 1021694c6518SBenno Rice 1022694c6518SBenno Rice SMC_UNLOCK(sc); 10238e45f0b7SAndriy Gapon return (0); 1024694c6518SBenno Rice } 1025694c6518SBenno Rice 1026694c6518SBenno Rice void 1027694c6518SBenno Rice smc_miibus_statchg(device_t dev) 1028694c6518SBenno Rice { 1029694c6518SBenno Rice struct smc_softc *sc; 1030694c6518SBenno Rice struct mii_data *mii; 1031694c6518SBenno Rice uint16_t tcr; 1032694c6518SBenno Rice 1033694c6518SBenno Rice sc = device_get_softc(dev); 1034694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1035694c6518SBenno Rice 1036694c6518SBenno Rice SMC_LOCK(sc); 1037694c6518SBenno Rice 1038694c6518SBenno Rice smc_select_bank(sc, 0); 1039694c6518SBenno Rice tcr = smc_read_2(sc, TCR); 1040694c6518SBenno Rice 1041694c6518SBenno Rice if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 1042694c6518SBenno Rice tcr |= TCR_SWFDUP; 1043694c6518SBenno Rice else 1044694c6518SBenno Rice tcr &= ~TCR_SWFDUP; 1045694c6518SBenno Rice 1046694c6518SBenno Rice smc_write_2(sc, TCR, tcr); 1047694c6518SBenno Rice 1048694c6518SBenno Rice SMC_UNLOCK(sc); 1049694c6518SBenno Rice } 1050694c6518SBenno Rice 1051694c6518SBenno Rice static int 1052694c6518SBenno Rice smc_mii_ifmedia_upd(struct ifnet *ifp) 1053694c6518SBenno Rice { 1054694c6518SBenno Rice struct smc_softc *sc; 1055694c6518SBenno Rice struct mii_data *mii; 1056694c6518SBenno Rice 1057694c6518SBenno Rice sc = ifp->if_softc; 1058694c6518SBenno Rice if (sc->smc_miibus == NULL) 1059694c6518SBenno Rice return (ENXIO); 1060694c6518SBenno Rice 1061694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1062694c6518SBenno Rice return (mii_mediachg(mii)); 1063694c6518SBenno Rice } 1064694c6518SBenno Rice 1065694c6518SBenno Rice static void 1066694c6518SBenno Rice smc_mii_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 1067694c6518SBenno Rice { 1068694c6518SBenno Rice struct smc_softc *sc; 1069694c6518SBenno Rice struct mii_data *mii; 1070694c6518SBenno Rice 1071694c6518SBenno Rice sc = ifp->if_softc; 1072694c6518SBenno Rice if (sc->smc_miibus == NULL) 1073694c6518SBenno Rice return; 1074694c6518SBenno Rice 1075694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1076694c6518SBenno Rice mii_pollstat(mii); 1077694c6518SBenno Rice ifmr->ifm_active = mii->mii_media_active; 1078694c6518SBenno Rice ifmr->ifm_status = mii->mii_media_status; 1079694c6518SBenno Rice } 1080694c6518SBenno Rice 1081694c6518SBenno Rice static void 1082694c6518SBenno Rice smc_mii_tick(void *context) 1083694c6518SBenno Rice { 1084694c6518SBenno Rice struct smc_softc *sc; 1085694c6518SBenno Rice 1086694c6518SBenno Rice sc = (struct smc_softc *)context; 1087694c6518SBenno Rice 1088694c6518SBenno Rice if (sc->smc_miibus == NULL) 1089694c6518SBenno Rice return; 1090694c6518SBenno Rice 10916e482159SBenno Rice SMC_UNLOCK(sc); 10926e482159SBenno Rice 1093694c6518SBenno Rice mii_tick(device_get_softc(sc->smc_miibus)); 1094694c6518SBenno Rice callout_reset(&sc->smc_mii_tick_ch, hz, smc_mii_tick, sc); 1095694c6518SBenno Rice } 1096694c6518SBenno Rice 1097694c6518SBenno Rice static void 1098694c6518SBenno Rice smc_mii_mediachg(struct smc_softc *sc) 1099694c6518SBenno Rice { 1100694c6518SBenno Rice 1101694c6518SBenno Rice if (sc->smc_miibus == NULL) 1102694c6518SBenno Rice return; 1103694c6518SBenno Rice mii_mediachg(device_get_softc(sc->smc_miibus)); 1104694c6518SBenno Rice } 1105694c6518SBenno Rice 1106694c6518SBenno Rice static int 1107694c6518SBenno Rice smc_mii_mediaioctl(struct smc_softc *sc, struct ifreq *ifr, u_long command) 1108694c6518SBenno Rice { 1109694c6518SBenno Rice struct mii_data *mii; 1110694c6518SBenno Rice 1111694c6518SBenno Rice if (sc->smc_miibus == NULL) 1112694c6518SBenno Rice return (EINVAL); 1113694c6518SBenno Rice 1114694c6518SBenno Rice mii = device_get_softc(sc->smc_miibus); 1115694c6518SBenno Rice return (ifmedia_ioctl(sc->smc_ifp, ifr, &mii->mii_media, command)); 1116694c6518SBenno Rice } 1117694c6518SBenno Rice 1118694c6518SBenno Rice static void 1119694c6518SBenno Rice smc_reset(struct smc_softc *sc) 1120694c6518SBenno Rice { 1121694c6518SBenno Rice u_int ctr; 1122694c6518SBenno Rice 1123694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 1124694c6518SBenno Rice 1125694c6518SBenno Rice smc_select_bank(sc, 2); 1126694c6518SBenno Rice 1127694c6518SBenno Rice /* 1128694c6518SBenno Rice * Mask all interrupts. 1129694c6518SBenno Rice */ 1130694c6518SBenno Rice smc_write_1(sc, MSK, 0); 1131694c6518SBenno Rice 1132694c6518SBenno Rice /* 1133694c6518SBenno Rice * Tell the device to reset. 1134694c6518SBenno Rice */ 1135694c6518SBenno Rice smc_select_bank(sc, 0); 1136694c6518SBenno Rice smc_write_2(sc, RCR, RCR_SOFT_RST); 1137694c6518SBenno Rice 1138694c6518SBenno Rice /* 1139694c6518SBenno Rice * Set up the configuration register. 1140694c6518SBenno Rice */ 1141694c6518SBenno Rice smc_select_bank(sc, 1); 1142694c6518SBenno Rice smc_write_2(sc, CR, CR_EPH_POWER_EN); 1143694c6518SBenno Rice DELAY(1); 1144694c6518SBenno Rice 1145694c6518SBenno Rice /* 1146694c6518SBenno Rice * Turn off transmit and receive. 1147694c6518SBenno Rice */ 1148694c6518SBenno Rice smc_select_bank(sc, 0); 1149694c6518SBenno Rice smc_write_2(sc, TCR, 0); 1150694c6518SBenno Rice smc_write_2(sc, RCR, 0); 1151694c6518SBenno Rice 1152694c6518SBenno Rice /* 1153694c6518SBenno Rice * Set up the control register. 1154694c6518SBenno Rice */ 1155694c6518SBenno Rice smc_select_bank(sc, 1); 1156694c6518SBenno Rice ctr = smc_read_2(sc, CTR); 1157694c6518SBenno Rice ctr |= CTR_LE_ENABLE | CTR_AUTO_RELEASE; 1158694c6518SBenno Rice smc_write_2(sc, CTR, ctr); 1159694c6518SBenno Rice 1160694c6518SBenno Rice /* 1161694c6518SBenno Rice * Reset the MMU. 1162694c6518SBenno Rice */ 1163694c6518SBenno Rice smc_select_bank(sc, 2); 1164694c6518SBenno Rice smc_mmu_wait(sc); 1165694c6518SBenno Rice smc_write_2(sc, MMUCR, MMUCR_CMD_MMU_RESET); 1166694c6518SBenno Rice } 1167694c6518SBenno Rice 1168694c6518SBenno Rice static void 1169694c6518SBenno Rice smc_enable(struct smc_softc *sc) 1170694c6518SBenno Rice { 1171694c6518SBenno Rice struct ifnet *ifp; 1172694c6518SBenno Rice 1173694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 1174694c6518SBenno Rice ifp = sc->smc_ifp; 1175694c6518SBenno Rice 1176694c6518SBenno Rice /* 1177694c6518SBenno Rice * Set up the receive/PHY control register. 1178694c6518SBenno Rice */ 1179694c6518SBenno Rice smc_select_bank(sc, 0); 1180694c6518SBenno Rice smc_write_2(sc, RPCR, RPCR_ANEG | (RPCR_LED_LINK_ANY << RPCR_LSA_SHIFT) 1181694c6518SBenno Rice | (RPCR_LED_ACT_ANY << RPCR_LSB_SHIFT)); 1182694c6518SBenno Rice 1183694c6518SBenno Rice /* 1184694c6518SBenno Rice * Set up the transmit and receive control registers. 1185694c6518SBenno Rice */ 1186694c6518SBenno Rice smc_write_2(sc, TCR, TCR_TXENA | TCR_PAD_EN); 1187694c6518SBenno Rice smc_write_2(sc, RCR, RCR_RXEN | RCR_STRIP_CRC); 1188694c6518SBenno Rice 1189694c6518SBenno Rice /* 1190694c6518SBenno Rice * Set up the interrupt mask. 1191694c6518SBenno Rice */ 1192694c6518SBenno Rice smc_select_bank(sc, 2); 1193694c6518SBenno Rice sc->smc_mask = EPH_INT | RX_OVRN_INT | RCV_INT | TX_INT; 1194694c6518SBenno Rice if ((ifp->if_capenable & IFCAP_POLLING) != 0) 1195694c6518SBenno Rice smc_write_1(sc, MSK, sc->smc_mask); 1196694c6518SBenno Rice } 1197694c6518SBenno Rice 1198694c6518SBenno Rice static void 1199694c6518SBenno Rice smc_stop(struct smc_softc *sc) 1200694c6518SBenno Rice { 1201694c6518SBenno Rice 1202694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 1203694c6518SBenno Rice 1204694c6518SBenno Rice /* 12056e482159SBenno Rice * Turn off callouts. 1206694c6518SBenno Rice */ 1207694c6518SBenno Rice callout_stop(&sc->smc_watchdog); 12086e482159SBenno Rice callout_stop(&sc->smc_mii_tick_ch); 1209694c6518SBenno Rice 1210694c6518SBenno Rice /* 1211694c6518SBenno Rice * Mask all interrupts. 1212694c6518SBenno Rice */ 1213694c6518SBenno Rice smc_select_bank(sc, 2); 1214694c6518SBenno Rice sc->smc_mask = 0; 1215694c6518SBenno Rice smc_write_1(sc, MSK, 0); 1216694c6518SBenno Rice #ifdef DEVICE_POLLING 1217694c6518SBenno Rice ether_poll_deregister(sc->smc_ifp); 1218694c6518SBenno Rice sc->smc_ifp->if_capenable &= ~IFCAP_POLLING; 1219694c6518SBenno Rice #endif 1220694c6518SBenno Rice 1221694c6518SBenno Rice /* 1222694c6518SBenno Rice * Disable transmit and receive. 1223694c6518SBenno Rice */ 1224694c6518SBenno Rice smc_select_bank(sc, 0); 1225694c6518SBenno Rice smc_write_2(sc, TCR, 0); 1226694c6518SBenno Rice smc_write_2(sc, RCR, 0); 1227694c6518SBenno Rice 1228694c6518SBenno Rice sc->smc_ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1229694c6518SBenno Rice } 1230694c6518SBenno Rice 1231694c6518SBenno Rice static void 1232694c6518SBenno Rice smc_watchdog(void *arg) 1233694c6518SBenno Rice { 12343c463a49SBenno Rice struct smc_softc *sc; 1235694c6518SBenno Rice 12363c463a49SBenno Rice sc = (struct smc_softc *)arg; 12373c463a49SBenno Rice device_printf(sc->smc_dev, "watchdog timeout\n"); 1238cbc4d2dbSJohn Baldwin taskqueue_enqueue(sc->smc_tq, &sc->smc_intr); 1239694c6518SBenno Rice } 1240694c6518SBenno Rice 1241694c6518SBenno Rice static void 1242694c6518SBenno Rice smc_init(void *context) 1243694c6518SBenno Rice { 1244694c6518SBenno Rice struct smc_softc *sc; 1245694c6518SBenno Rice 1246694c6518SBenno Rice sc = (struct smc_softc *)context; 1247694c6518SBenno Rice SMC_LOCK(sc); 1248694c6518SBenno Rice smc_init_locked(sc); 1249694c6518SBenno Rice SMC_UNLOCK(sc); 1250694c6518SBenno Rice } 1251694c6518SBenno Rice 1252694c6518SBenno Rice static void 1253694c6518SBenno Rice smc_init_locked(struct smc_softc *sc) 1254694c6518SBenno Rice { 1255694c6518SBenno Rice struct ifnet *ifp; 1256694c6518SBenno Rice 1257694c6518SBenno Rice SMC_ASSERT_LOCKED(sc); 12588a318315SStanislav Sedov ifp = sc->smc_ifp; 12598a318315SStanislav Sedov if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 12608a318315SStanislav Sedov return; 1261694c6518SBenno Rice 1262694c6518SBenno Rice smc_reset(sc); 1263694c6518SBenno Rice smc_enable(sc); 1264694c6518SBenno Rice 1265694c6518SBenno Rice ifp->if_drv_flags |= IFF_DRV_RUNNING; 1266694c6518SBenno Rice ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1267694c6518SBenno Rice 1268694c6518SBenno Rice smc_start_locked(ifp); 1269694c6518SBenno Rice 1270694c6518SBenno Rice if (sc->smc_mii_tick != NULL) 1271694c6518SBenno Rice callout_reset(&sc->smc_mii_tick_ch, hz, sc->smc_mii_tick, sc); 1272694c6518SBenno Rice 1273694c6518SBenno Rice #ifdef DEVICE_POLLING 1274694c6518SBenno Rice SMC_UNLOCK(sc); 1275694c6518SBenno Rice ether_poll_register(smc_poll, ifp); 1276694c6518SBenno Rice SMC_LOCK(sc); 1277694c6518SBenno Rice ifp->if_capenable |= IFCAP_POLLING; 1278694c6518SBenno Rice #endif 1279694c6518SBenno Rice } 1280694c6518SBenno Rice 1281694c6518SBenno Rice static int 1282694c6518SBenno Rice smc_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 1283694c6518SBenno Rice { 1284694c6518SBenno Rice struct smc_softc *sc; 1285694c6518SBenno Rice int error; 1286694c6518SBenno Rice 1287694c6518SBenno Rice sc = ifp->if_softc; 1288694c6518SBenno Rice error = 0; 1289694c6518SBenno Rice 1290694c6518SBenno Rice switch (cmd) { 1291694c6518SBenno Rice case SIOCSIFFLAGS: 1292694c6518SBenno Rice if ((ifp->if_flags & IFF_UP) == 0 && 1293694c6518SBenno Rice (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1294694c6518SBenno Rice SMC_LOCK(sc); 1295694c6518SBenno Rice smc_stop(sc); 1296694c6518SBenno Rice SMC_UNLOCK(sc); 1297694c6518SBenno Rice } else { 1298694c6518SBenno Rice smc_init(sc); 1299694c6518SBenno Rice if (sc->smc_mii_mediachg != NULL) 1300694c6518SBenno Rice sc->smc_mii_mediachg(sc); 1301694c6518SBenno Rice } 1302694c6518SBenno Rice break; 1303694c6518SBenno Rice 1304694c6518SBenno Rice case SIOCADDMULTI: 1305694c6518SBenno Rice case SIOCDELMULTI: 1306694c6518SBenno Rice /* XXX 1307694c6518SBenno Rice SMC_LOCK(sc); 1308694c6518SBenno Rice smc_setmcast(sc); 1309694c6518SBenno Rice SMC_UNLOCK(sc); 1310694c6518SBenno Rice */ 1311694c6518SBenno Rice error = EINVAL; 1312694c6518SBenno Rice break; 1313694c6518SBenno Rice 1314694c6518SBenno Rice case SIOCGIFMEDIA: 1315694c6518SBenno Rice case SIOCSIFMEDIA: 1316694c6518SBenno Rice if (sc->smc_mii_mediaioctl == NULL) { 1317694c6518SBenno Rice error = EINVAL; 1318694c6518SBenno Rice break; 1319694c6518SBenno Rice } 1320694c6518SBenno Rice sc->smc_mii_mediaioctl(sc, (struct ifreq *)data, cmd); 1321694c6518SBenno Rice break; 1322694c6518SBenno Rice 1323694c6518SBenno Rice default: 1324694c6518SBenno Rice error = ether_ioctl(ifp, cmd, data); 1325694c6518SBenno Rice break; 1326694c6518SBenno Rice } 1327694c6518SBenno Rice 1328694c6518SBenno Rice return (error); 1329694c6518SBenno Rice } 1330