xref: /freebsd/sys/dev/etherswitch/arswitch/arswitch_phy.c (revision 84dfba8d183d31e3412639ecb4b8ad4433cf7e80)
1 /*-
2  * Copyright (c) 2011-2012 Stefan Bethke.
3  * Copyright (c) 2012 Adrian Chadd.
4  * All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25  * SUCH DAMAGE.
26  *
27  * $FreeBSD$
28  */
29 
30 #include <sys/param.h>
31 #include <sys/bus.h>
32 #include <sys/errno.h>
33 #include <sys/kernel.h>
34 #include <sys/lock.h>
35 #include <sys/module.h>
36 #include <sys/mutex.h>
37 #include <sys/socket.h>
38 #include <sys/sockio.h>
39 #include <sys/sysctl.h>
40 #include <sys/systm.h>
41 
42 #include <net/if.h>
43 #include <net/if_media.h>
44 
45 #include <machine/bus.h>
46 #include <dev/iicbus/iic.h>
47 #include <dev/iicbus/iiconf.h>
48 #include <dev/iicbus/iicbus.h>
49 #include <dev/mii/mii.h>
50 #include <dev/mii/miivar.h>
51 #include <dev/etherswitch/mdio.h>
52 
53 #include <dev/etherswitch/etherswitch.h>
54 
55 #include <dev/etherswitch/arswitch/arswitchreg.h>
56 #include <dev/etherswitch/arswitch/arswitchvar.h>
57 
58 #include <dev/etherswitch/arswitch/arswitch_reg.h>
59 #include <dev/etherswitch/arswitch/arswitch_phy.h>
60 
61 #include "mdio_if.h"
62 #include "miibus_if.h"
63 #include "etherswitch_if.h"
64 
65 #if	defined(DEBUG)
66 static SYSCTL_NODE(_debug, OID_AUTO, arswitch, CTLFLAG_RD, 0, "arswitch");
67 #endif
68 
69 /*
70  * access PHYs integrated into the switch chip through the switch's MDIO
71  * control register.
72  */
73 int
74 arswitch_readphy(device_t dev, int phy, int reg)
75 {
76 	struct arswitch_softc *sc;
77 	uint32_t data = 0, ctrl;
78 	int err, timeout;
79 
80 	sc = device_get_softc(dev);
81 	ARSWITCH_LOCK_ASSERT(sc, MA_NOTOWNED);
82 
83 	if (phy < 0 || phy >= 32)
84 		return (ENXIO);
85 	if (reg < 0 || reg >= 32)
86 		return (ENXIO);
87 
88 	ARSWITCH_LOCK(sc);
89 	err = arswitch_writereg_msb(dev, AR8X16_REG_MDIO_CTRL,
90 	    AR8X16_MDIO_CTRL_BUSY | AR8X16_MDIO_CTRL_MASTER_EN |
91 	    AR8X16_MDIO_CTRL_CMD_READ |
92 	    (phy << AR8X16_MDIO_CTRL_PHY_ADDR_SHIFT) |
93 	    (reg << AR8X16_MDIO_CTRL_REG_ADDR_SHIFT));
94 	DEVERR(dev, err, "arswitch_readphy()=%d: phy=%d.%02x\n", phy, reg);
95 	if (err != 0)
96 		goto fail;
97 	for (timeout = 100; timeout--; ) {
98 		ctrl = arswitch_readreg_msb(dev, AR8X16_REG_MDIO_CTRL);
99 		if ((ctrl & AR8X16_MDIO_CTRL_BUSY) == 0)
100 			break;
101 	}
102 	if (timeout < 0)
103 		goto fail;
104 	data = arswitch_readreg_lsb(dev, AR8X16_REG_MDIO_CTRL) &
105 	    AR8X16_MDIO_CTRL_DATA_MASK;
106 	ARSWITCH_UNLOCK(sc);
107 	return (data);
108 
109 fail:
110 	ARSWITCH_UNLOCK(sc);
111 	return (-1);
112 }
113 
114 int
115 arswitch_writephy(device_t dev, int phy, int reg, int data)
116 {
117 	struct arswitch_softc *sc;
118 	uint32_t ctrl;
119 	int err, timeout;
120 
121 	sc = device_get_softc(dev);
122 	ARSWITCH_LOCK_ASSERT(sc, MA_NOTOWNED);
123 
124 	if (reg < 0 || reg >= 32)
125 		return (ENXIO);
126 
127 	ARSWITCH_LOCK(sc);
128 	err = arswitch_writereg(dev, AR8X16_REG_MDIO_CTRL,
129 	    AR8X16_MDIO_CTRL_BUSY |
130 	    AR8X16_MDIO_CTRL_MASTER_EN |
131 	    AR8X16_MDIO_CTRL_CMD_WRITE |
132 	    (phy << AR8X16_MDIO_CTRL_PHY_ADDR_SHIFT) |
133 	    (reg << AR8X16_MDIO_CTRL_REG_ADDR_SHIFT) |
134 	    (data & AR8X16_MDIO_CTRL_DATA_MASK));
135 	if (err != 0)
136 		goto out;
137 	for (timeout = 100; timeout--; ) {
138 		ctrl = arswitch_readreg(dev, AR8X16_REG_MDIO_CTRL);
139 		if ((ctrl & AR8X16_MDIO_CTRL_BUSY) == 0)
140 			break;
141 	}
142 	if (timeout < 0)
143 		err = EIO;
144 out:
145 	DEVERR(dev, err, "arswitch_writephy()=%d: phy=%d.%02x\n", phy, reg);
146 	ARSWITCH_UNLOCK(sc);
147 	return (err);
148 }
149