1a043e8c7SAdrian Chadd /*- 2a043e8c7SAdrian Chadd * Copyright (c) 2011-2012 Stefan Bethke. 3a043e8c7SAdrian Chadd * Copyright (c) 2012 Adrian Chadd. 4a043e8c7SAdrian Chadd * All rights reserved. 5a043e8c7SAdrian Chadd * 6a043e8c7SAdrian Chadd * Redistribution and use in source and binary forms, with or without 7a043e8c7SAdrian Chadd * modification, are permitted provided that the following conditions 8a043e8c7SAdrian Chadd * are met: 9a043e8c7SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 10a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer. 11a043e8c7SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 12a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 13a043e8c7SAdrian Chadd * documentation and/or other materials provided with the distribution. 14a043e8c7SAdrian Chadd * 15a043e8c7SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16a043e8c7SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17a043e8c7SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18a043e8c7SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19a043e8c7SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20a043e8c7SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21a043e8c7SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22a043e8c7SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23a043e8c7SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24a043e8c7SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25a043e8c7SAdrian Chadd * SUCH DAMAGE. 26a043e8c7SAdrian Chadd * 27a043e8c7SAdrian Chadd * $FreeBSD$ 28a043e8c7SAdrian Chadd */ 29a043e8c7SAdrian Chadd 30a043e8c7SAdrian Chadd #include <sys/param.h> 31a043e8c7SAdrian Chadd #include <sys/bus.h> 32a043e8c7SAdrian Chadd #include <sys/errno.h> 33a043e8c7SAdrian Chadd #include <sys/kernel.h> 34104dc214SGleb Smirnoff #include <sys/lock.h> 35a043e8c7SAdrian Chadd #include <sys/module.h> 36104dc214SGleb Smirnoff #include <sys/mutex.h> 37a043e8c7SAdrian Chadd #include <sys/socket.h> 38a043e8c7SAdrian Chadd #include <sys/sockio.h> 39a043e8c7SAdrian Chadd #include <sys/sysctl.h> 40a043e8c7SAdrian Chadd #include <sys/systm.h> 41a043e8c7SAdrian Chadd 42a043e8c7SAdrian Chadd #include <net/if.h> 43a043e8c7SAdrian Chadd #include <net/if_media.h> 44a043e8c7SAdrian Chadd 45a043e8c7SAdrian Chadd #include <machine/bus.h> 46efce3748SRui Paulo #include <dev/iicbus/iic.h> 47a043e8c7SAdrian Chadd #include <dev/iicbus/iiconf.h> 48a043e8c7SAdrian Chadd #include <dev/iicbus/iicbus.h> 49a043e8c7SAdrian Chadd #include <dev/mii/mii.h> 50a043e8c7SAdrian Chadd #include <dev/mii/miivar.h> 5171e8eac4SAdrian Chadd #include <dev/mdio/mdio.h> 52a043e8c7SAdrian Chadd 53a043e8c7SAdrian Chadd #include <dev/etherswitch/etherswitch.h> 54a043e8c7SAdrian Chadd 55a043e8c7SAdrian Chadd #include <dev/etherswitch/arswitch/arswitchreg.h> 56a043e8c7SAdrian Chadd #include <dev/etherswitch/arswitch/arswitchvar.h> 57a043e8c7SAdrian Chadd 58a043e8c7SAdrian Chadd #include <dev/etherswitch/arswitch/arswitch_reg.h> 59a043e8c7SAdrian Chadd #include <dev/etherswitch/arswitch/arswitch_phy.h> 60a043e8c7SAdrian Chadd 61a043e8c7SAdrian Chadd #include "mdio_if.h" 62a043e8c7SAdrian Chadd #include "miibus_if.h" 63a043e8c7SAdrian Chadd #include "etherswitch_if.h" 64a043e8c7SAdrian Chadd 65a043e8c7SAdrian Chadd /* 6678549b94SAdrian Chadd * Access PHYs integrated into the switch by going direct 6778549b94SAdrian Chadd * to the PHY space itself, rather than through the switch 6878549b94SAdrian Chadd * MDIO register. 6978549b94SAdrian Chadd */ 7078549b94SAdrian Chadd int 7178549b94SAdrian Chadd arswitch_readphy_external(device_t dev, int phy, int reg) 7278549b94SAdrian Chadd { 7378549b94SAdrian Chadd int ret; 7478549b94SAdrian Chadd struct arswitch_softc *sc; 7578549b94SAdrian Chadd 7678549b94SAdrian Chadd sc = device_get_softc(dev); 7778549b94SAdrian Chadd 7878549b94SAdrian Chadd ARSWITCH_LOCK(sc); 7978549b94SAdrian Chadd ret = (MDIO_READREG(device_get_parent(dev), phy, reg)); 801b334c8bSAdrian Chadd DPRINTF(sc, ARSWITCH_DBG_PHYIO, 811b334c8bSAdrian Chadd "%s: phy=0x%08x, reg=0x%08x, ret=0x%08x\n", 821b334c8bSAdrian Chadd __func__, phy, reg, ret); 8378549b94SAdrian Chadd ARSWITCH_UNLOCK(sc); 8478549b94SAdrian Chadd 8578549b94SAdrian Chadd return (ret); 8678549b94SAdrian Chadd } 8778549b94SAdrian Chadd 8878549b94SAdrian Chadd int 8978549b94SAdrian Chadd arswitch_writephy_external(device_t dev, int phy, int reg, int data) 9078549b94SAdrian Chadd { 9178549b94SAdrian Chadd struct arswitch_softc *sc; 9278549b94SAdrian Chadd 9378549b94SAdrian Chadd sc = device_get_softc(dev); 9478549b94SAdrian Chadd 9578549b94SAdrian Chadd ARSWITCH_LOCK(sc); 9678549b94SAdrian Chadd (void) MDIO_WRITEREG(device_get_parent(dev), phy, 9778549b94SAdrian Chadd reg, data); 981b334c8bSAdrian Chadd DPRINTF(sc, ARSWITCH_DBG_PHYIO, 991b334c8bSAdrian Chadd "%s: phy=0x%08x, reg=0x%08x, data=0x%08x\n", 1001b334c8bSAdrian Chadd __func__, phy, reg, data); 10178549b94SAdrian Chadd ARSWITCH_UNLOCK(sc); 10278549b94SAdrian Chadd 10378549b94SAdrian Chadd return (0); 10478549b94SAdrian Chadd } 10578549b94SAdrian Chadd 10678549b94SAdrian Chadd /* 10778549b94SAdrian Chadd * Access PHYs integrated into the switch chip through the switch's MDIO 108a043e8c7SAdrian Chadd * control register. 109a043e8c7SAdrian Chadd */ 110a043e8c7SAdrian Chadd int 11178549b94SAdrian Chadd arswitch_readphy_internal(device_t dev, int phy, int reg) 112a043e8c7SAdrian Chadd { 113454d507aSAleksandr Rybalko struct arswitch_softc *sc; 114a043e8c7SAdrian Chadd uint32_t data = 0, ctrl; 115a043e8c7SAdrian Chadd int err, timeout; 116e765499eSAdrian Chadd uint32_t a; 117a043e8c7SAdrian Chadd 118454d507aSAleksandr Rybalko sc = device_get_softc(dev); 119454d507aSAleksandr Rybalko ARSWITCH_LOCK_ASSERT(sc, MA_NOTOWNED); 120454d507aSAleksandr Rybalko 121a043e8c7SAdrian Chadd if (phy < 0 || phy >= 32) 122a043e8c7SAdrian Chadd return (ENXIO); 123a043e8c7SAdrian Chadd if (reg < 0 || reg >= 32) 124a043e8c7SAdrian Chadd return (ENXIO); 125454d507aSAleksandr Rybalko 126e765499eSAdrian Chadd if (AR8X16_IS_SWITCH(sc, AR8327)) 127e765499eSAdrian Chadd a = AR8327_REG_MDIO_CTRL; 128e765499eSAdrian Chadd else 129e765499eSAdrian Chadd a = AR8X16_REG_MDIO_CTRL; 130e765499eSAdrian Chadd 131454d507aSAleksandr Rybalko ARSWITCH_LOCK(sc); 132e765499eSAdrian Chadd err = arswitch_writereg_msb(dev, a, 133a043e8c7SAdrian Chadd AR8X16_MDIO_CTRL_BUSY | AR8X16_MDIO_CTRL_MASTER_EN | 134a043e8c7SAdrian Chadd AR8X16_MDIO_CTRL_CMD_READ | 135a043e8c7SAdrian Chadd (phy << AR8X16_MDIO_CTRL_PHY_ADDR_SHIFT) | 136a043e8c7SAdrian Chadd (reg << AR8X16_MDIO_CTRL_REG_ADDR_SHIFT)); 137a043e8c7SAdrian Chadd DEVERR(dev, err, "arswitch_readphy()=%d: phy=%d.%02x\n", phy, reg); 138a043e8c7SAdrian Chadd if (err != 0) 139454d507aSAleksandr Rybalko goto fail; 140a043e8c7SAdrian Chadd for (timeout = 100; timeout--; ) { 141e765499eSAdrian Chadd ctrl = arswitch_readreg_msb(dev, a); 142a043e8c7SAdrian Chadd if ((ctrl & AR8X16_MDIO_CTRL_BUSY) == 0) 143a043e8c7SAdrian Chadd break; 144a043e8c7SAdrian Chadd } 14578549b94SAdrian Chadd if (timeout < 0) { 1461b334c8bSAdrian Chadd DPRINTF(sc, ARSWITCH_DBG_ANY, 1471b334c8bSAdrian Chadd "arswitch_readphy(): phy=%d.%02x; timeout=%d\n", 1481b334c8bSAdrian Chadd phy, reg, timeout); 149454d507aSAleksandr Rybalko goto fail; 15078549b94SAdrian Chadd } 151e765499eSAdrian Chadd data = arswitch_readreg_lsb(dev, a) & 152a043e8c7SAdrian Chadd AR8X16_MDIO_CTRL_DATA_MASK; 153454d507aSAleksandr Rybalko ARSWITCH_UNLOCK(sc); 154*e08d8565SAdrian Chadd 155*e08d8565SAdrian Chadd DPRINTF(sc, ARSWITCH_DBG_PHYIO, 156*e08d8565SAdrian Chadd "%s: phy=0x%08x, reg=0x%08x, ret=0x%08x\n", 157*e08d8565SAdrian Chadd __func__, phy, reg, data); 158*e08d8565SAdrian Chadd 159a043e8c7SAdrian Chadd return (data); 160454d507aSAleksandr Rybalko 161454d507aSAleksandr Rybalko fail: 162454d507aSAleksandr Rybalko ARSWITCH_UNLOCK(sc); 163*e08d8565SAdrian Chadd 164*e08d8565SAdrian Chadd DPRINTF(sc, ARSWITCH_DBG_PHYIO, 165*e08d8565SAdrian Chadd "%s: phy=0x%08x, reg=0x%08x, fail; err=%d\n", 166*e08d8565SAdrian Chadd __func__, phy, reg, err); 167*e08d8565SAdrian Chadd 168454d507aSAleksandr Rybalko return (-1); 169a043e8c7SAdrian Chadd } 170a043e8c7SAdrian Chadd 171a043e8c7SAdrian Chadd int 17278549b94SAdrian Chadd arswitch_writephy_internal(device_t dev, int phy, int reg, int data) 173a043e8c7SAdrian Chadd { 174454d507aSAleksandr Rybalko struct arswitch_softc *sc; 175a043e8c7SAdrian Chadd uint32_t ctrl; 176a043e8c7SAdrian Chadd int err, timeout; 177e765499eSAdrian Chadd uint32_t a; 178a043e8c7SAdrian Chadd 179454d507aSAleksandr Rybalko sc = device_get_softc(dev); 180454d507aSAleksandr Rybalko ARSWITCH_LOCK_ASSERT(sc, MA_NOTOWNED); 181454d507aSAleksandr Rybalko 182a043e8c7SAdrian Chadd if (reg < 0 || reg >= 32) 183a043e8c7SAdrian Chadd return (ENXIO); 184454d507aSAleksandr Rybalko 185e765499eSAdrian Chadd if (AR8X16_IS_SWITCH(sc, AR8327)) 186e765499eSAdrian Chadd a = AR8327_REG_MDIO_CTRL; 187e765499eSAdrian Chadd else 188e765499eSAdrian Chadd a = AR8X16_REG_MDIO_CTRL; 189e765499eSAdrian Chadd 190454d507aSAleksandr Rybalko ARSWITCH_LOCK(sc); 191e765499eSAdrian Chadd err = arswitch_writereg(dev, a, 192a043e8c7SAdrian Chadd AR8X16_MDIO_CTRL_BUSY | 193a043e8c7SAdrian Chadd AR8X16_MDIO_CTRL_MASTER_EN | 194a043e8c7SAdrian Chadd AR8X16_MDIO_CTRL_CMD_WRITE | 195a043e8c7SAdrian Chadd (phy << AR8X16_MDIO_CTRL_PHY_ADDR_SHIFT) | 1969604b6acSLuiz Otavio O Souza (reg << AR8X16_MDIO_CTRL_REG_ADDR_SHIFT) | 1979604b6acSLuiz Otavio O Souza (data & AR8X16_MDIO_CTRL_DATA_MASK)); 198a043e8c7SAdrian Chadd if (err != 0) 199454d507aSAleksandr Rybalko goto out; 200a043e8c7SAdrian Chadd for (timeout = 100; timeout--; ) { 201e765499eSAdrian Chadd ctrl = arswitch_readreg(dev, a); 202a043e8c7SAdrian Chadd if ((ctrl & AR8X16_MDIO_CTRL_BUSY) == 0) 203a043e8c7SAdrian Chadd break; 204a043e8c7SAdrian Chadd } 205a043e8c7SAdrian Chadd if (timeout < 0) 206a043e8c7SAdrian Chadd err = EIO; 207*e08d8565SAdrian Chadd 208*e08d8565SAdrian Chadd DPRINTF(sc, ARSWITCH_DBG_PHYIO, 209*e08d8565SAdrian Chadd "%s: phy=0x%08x, reg=0x%08x, data=0x%08x, err=%d\n", 210*e08d8565SAdrian Chadd __func__, phy, reg, data, err); 211*e08d8565SAdrian Chadd 212454d507aSAleksandr Rybalko out: 213a043e8c7SAdrian Chadd DEVERR(dev, err, "arswitch_writephy()=%d: phy=%d.%02x\n", phy, reg); 214454d507aSAleksandr Rybalko ARSWITCH_UNLOCK(sc); 215a043e8c7SAdrian Chadd return (err); 216a043e8c7SAdrian Chadd } 217