1 /* 2 * Copyright (c) 1997, 1998, 1999 3 * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 3. All advertising materials mentioning features or use of this software 14 * must display the following acknowledgement: 15 * This product includes software developed by Bill Paul. 16 * 4. Neither the name of the author nor the names of any co-contributors 17 * may be used to endorse or promote products derived from this software 18 * without specific prior written permission. 19 * 20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30 * THE POSSIBILITY OF SUCH DAMAGE. 31 * 32 * $FreeBSD$ 33 */ 34 35 /* 36 * 21143 and clone common register definitions. 37 */ 38 39 #define DC_BUSCTL 0x00 /* bus control */ 40 #define DC_TXSTART 0x08 /* tx start demand */ 41 #define DC_RXSTART 0x10 /* rx start demand */ 42 #define DC_RXADDR 0x18 /* rx descriptor list start addr */ 43 #define DC_TXADDR 0x20 /* tx descriptor list start addr */ 44 #define DC_ISR 0x28 /* interrupt status register */ 45 #define DC_NETCFG 0x30 /* network config register */ 46 #define DC_IMR 0x38 /* interrupt mask */ 47 #define DC_FRAMESDISCARDED 0x40 /* # of discarded frames */ 48 #define DC_SIO 0x48 /* MII and ROM/EEPROM access */ 49 #define DC_ROM 0x50 /* ROM programming address */ 50 #define DC_TIMER 0x58 /* general timer */ 51 #define DC_10BTSTAT 0x60 /* SIA status */ 52 #define DC_SIARESET 0x68 /* SIA connectivity */ 53 #define DC_10BTCTRL 0x70 /* SIA transmit and receive */ 54 #define DC_WATCHDOG 0x78 /* SIA and general purpose port */ 55 #define DC_SIAGP 0x78 /* SIA and general purpose port (X3201) */ 56 57 /* 58 * There are two general 'types' of MX chips that we need to be 59 * concerned with. One is the original 98713, which has its internal 60 * NWAY support controlled via the MDIO bits in the serial I/O 61 * register. The other is everything else (from the 98713A on up), 62 * which has its internal NWAY controlled via CSR13, CSR14 and CSR15, 63 * just like the 21143. This type setting also governs which of the 64 * 'magic' numbers we write to CSR16. The PNIC II falls into the 65 * 98713A/98715/98715A/98725 category. 66 */ 67 #define DC_TYPE_98713 0x1 68 #define DC_TYPE_98713A 0x2 69 #define DC_TYPE_987x5 0x3 70 71 /* Other type of supported chips. */ 72 #define DC_TYPE_21143 0x4 /* Intel 21143 */ 73 #define DC_TYPE_ASIX 0x5 /* ASIX AX88140A/AX88141 */ 74 #define DC_TYPE_AL981 0x6 /* ADMtek AL981 Comet */ 75 #define DC_TYPE_AN985 0x7 /* ADMtek AN985 Centaur */ 76 #define DC_TYPE_DM9102 0x8 /* Davicom DM9102 */ 77 #define DC_TYPE_PNICII 0x9 /* 82c115 PNIC II */ 78 #define DC_TYPE_PNIC 0xA /* 82c168/82c169 PNIC I */ 79 #define DC_TYPE_XIRCOM 0xB /* Xircom X3201 */ 80 #define DC_TYPE_CONEXANT 0xC /* Conexant LANfinity RS7112 */ 81 82 #define DC_IS_MACRONIX(x) \ 83 (x->dc_type == DC_TYPE_98713 || \ 84 x->dc_type == DC_TYPE_98713A || \ 85 x->dc_type == DC_TYPE_987x5) 86 87 #define DC_IS_ADMTEK(x) \ 88 (x->dc_type == DC_TYPE_AL981 || \ 89 x->dc_type == DC_TYPE_AN985) 90 91 #define DC_IS_INTEL(x) (x->dc_type == DC_TYPE_21143) 92 #define DC_IS_ASIX(x) (x->dc_type == DC_TYPE_ASIX) 93 #define DC_IS_COMET(x) (x->dc_type == DC_TYPE_AL981) 94 #define DC_IS_CENTAUR(x) (x->dc_type == DC_TYPE_AN985) 95 #define DC_IS_DAVICOM(x) (x->dc_type == DC_TYPE_DM9102) 96 #define DC_IS_PNICII(x) (x->dc_type == DC_TYPE_PNICII) 97 #define DC_IS_PNIC(x) (x->dc_type == DC_TYPE_PNIC) 98 #define DC_IS_XIRCOM(x) (x->dc_type == DC_TYPE_XIRCOM) 99 #define DC_IS_CONEXANT(x) (x->dc_type == DC_TYPE_CONEXANT) 100 101 /* MII/symbol mode port types */ 102 #define DC_PMODE_MII 0x1 103 #define DC_PMODE_SYM 0x2 104 #define DC_PMODE_SIA 0x3 105 106 /* 107 * Bus control bits. 108 */ 109 #define DC_BUSCTL_RESET 0x00000001 110 #define DC_BUSCTL_ARBITRATION 0x00000002 111 #define DC_BUSCTL_SKIPLEN 0x0000007C 112 #define DC_BUSCTL_BUF_BIGENDIAN 0x00000080 113 #define DC_BUSCTL_BURSTLEN 0x00003F00 114 #define DC_BUSCTL_CACHEALIGN 0x0000C000 115 #define DC_BUSCTL_TXPOLL 0x000E0000 116 #define DC_BUSCTL_DBO 0x00100000 117 #define DC_BUSCTL_MRME 0x00200000 118 #define DC_BUSCTL_MRLE 0x00800000 119 #define DC_BUSCTL_MWIE 0x01000000 120 #define DC_BUSCTL_ONNOW_ENB 0x04000000 121 122 #define DC_SKIPLEN_1LONG 0x00000004 123 #define DC_SKIPLEN_2LONG 0x00000008 124 #define DC_SKIPLEN_3LONG 0x00000010 125 #define DC_SKIPLEN_4LONG 0x00000020 126 #define DC_SKIPLEN_5LONG 0x00000040 127 128 #define DC_CACHEALIGN_NONE 0x00000000 129 #define DC_CACHEALIGN_8LONG 0x00004000 130 #define DC_CACHEALIGN_16LONG 0x00008000 131 #define DC_CACHEALIGN_32LONG 0x0000C000 132 133 #define DC_BURSTLEN_USECA 0x00000000 134 #define DC_BURSTLEN_1LONG 0x00000100 135 #define DC_BURSTLEN_2LONG 0x00000200 136 #define DC_BURSTLEN_4LONG 0x00000400 137 #define DC_BURSTLEN_8LONG 0x00000800 138 #define DC_BURSTLEN_16LONG 0x00001000 139 #define DC_BURSTLEN_32LONG 0x00002000 140 141 #define DC_TXPOLL_OFF 0x00000000 142 #define DC_TXPOLL_1 0x00020000 143 #define DC_TXPOLL_2 0x00040000 144 #define DC_TXPOLL_3 0x00060000 145 #define DC_TXPOLL_4 0x00080000 146 #define DC_TXPOLL_5 0x000A0000 147 #define DC_TXPOLL_6 0x000C0000 148 #define DC_TXPOLL_7 0x000E0000 149 150 /* 151 * Interrupt status bits. 152 */ 153 #define DC_ISR_TX_OK 0x00000001 154 #define DC_ISR_TX_IDLE 0x00000002 155 #define DC_ISR_TX_NOBUF 0x00000004 156 #define DC_ISR_TX_JABBERTIMEO 0x00000008 157 #define DC_ISR_LINKGOOD 0x00000010 158 #define DC_ISR_TX_UNDERRUN 0x00000020 159 #define DC_ISR_RX_OK 0x00000040 160 #define DC_ISR_RX_NOBUF 0x00000080 161 #define DC_ISR_RX_READ 0x00000100 162 #define DC_ISR_RX_WATDOGTIMEO 0x00000200 163 #define DC_ISR_TX_EARLY 0x00000400 164 #define DC_ISR_TIMER_EXPIRED 0x00000800 165 #define DC_ISR_LINKFAIL 0x00001000 166 #define DC_ISR_BUS_ERR 0x00002000 167 #define DC_ISR_RX_EARLY 0x00004000 168 #define DC_ISR_ABNORMAL 0x00008000 169 #define DC_ISR_NORMAL 0x00010000 170 #define DC_ISR_RX_STATE 0x000E0000 171 #define DC_ISR_TX_STATE 0x00700000 172 #define DC_ISR_BUSERRTYPE 0x03800000 173 #define DC_ISR_100MBPSLINK 0x08000000 174 #define DC_ISR_MAGICKPACK 0x10000000 175 176 #define DC_RXSTATE_STOPPED 0x00000000 /* 000 - Stopped */ 177 #define DC_RXSTATE_FETCH 0x00020000 /* 001 - Fetching descriptor */ 178 #define DC_RXSTATE_ENDCHECK 0x00040000 /* 010 - check for rx end */ 179 #define DC_RXSTATE_WAIT 0x00060000 /* 011 - waiting for packet */ 180 #define DC_RXSTATE_SUSPEND 0x00080000 /* 100 - suspend rx */ 181 #define DC_RXSTATE_CLOSE 0x000A0000 /* 101 - close tx desc */ 182 #define DC_RXSTATE_FLUSH 0x000C0000 /* 110 - flush from FIFO */ 183 #define DC_RXSTATE_DEQUEUE 0x000E0000 /* 111 - dequeue from FIFO */ 184 185 #define DC_TXSTATE_RESET 0x00000000 /* 000 - reset */ 186 #define DC_TXSTATE_FETCH 0x00100000 /* 001 - fetching descriptor */ 187 #define DC_TXSTATE_WAITEND 0x00200000 /* 010 - wait for tx end */ 188 #define DC_TXSTATE_READING 0x00300000 /* 011 - read and enqueue */ 189 #define DC_TXSTATE_RSVD 0x00400000 /* 100 - reserved */ 190 #define DC_TXSTATE_SETUP 0x00500000 /* 101 - setup packet */ 191 #define DC_TXSTATE_SUSPEND 0x00600000 /* 110 - suspend tx */ 192 #define DC_TXSTATE_CLOSE 0x00700000 /* 111 - close tx desc */ 193 194 /* 195 * Network config bits. 196 */ 197 #define DC_NETCFG_RX_HASHPERF 0x00000001 198 #define DC_NETCFG_RX_ON 0x00000002 199 #define DC_NETCFG_RX_HASHONLY 0x00000004 200 #define DC_NETCFG_RX_BADFRAMES 0x00000008 201 #define DC_NETCFG_RX_INVFILT 0x00000010 202 #define DC_NETCFG_BACKOFFCNT 0x00000020 203 #define DC_NETCFG_RX_PROMISC 0x00000040 204 #define DC_NETCFG_RX_ALLMULTI 0x00000080 205 #define DC_NETCFG_FULLDUPLEX 0x00000200 206 #define DC_NETCFG_LOOPBACK 0x00000C00 207 #define DC_NETCFG_FORCECOLL 0x00001000 208 #define DC_NETCFG_TX_ON 0x00002000 209 #define DC_NETCFG_TX_THRESH 0x0000C000 210 #define DC_NETCFG_TX_BACKOFF 0x00020000 211 #define DC_NETCFG_PORTSEL 0x00040000 /* 0 == 10, 1 == 100 */ 212 #define DC_NETCFG_HEARTBEAT 0x00080000 213 #define DC_NETCFG_STORENFWD 0x00200000 214 #define DC_NETCFG_SPEEDSEL 0x00400000 /* 1 == 10, 0 == 100 */ 215 #define DC_NETCFG_PCS 0x00800000 216 #define DC_NETCFG_SCRAMBLER 0x01000000 217 #define DC_NETCFG_NO_RXCRC 0x02000000 218 #define DC_NETCFG_RX_ALL 0x40000000 219 #define DC_NETCFG_CAPEFFECT 0x80000000 220 221 #define DC_OPMODE_NORM 0x00000000 222 #define DC_OPMODE_INTLOOP 0x00000400 223 #define DC_OPMODE_EXTLOOP 0x00000800 224 225 #if 0 226 #define DC_TXTHRESH_72BYTES 0x00000000 227 #define DC_TXTHRESH_96BYTES 0x00004000 228 #define DC_TXTHRESH_128BYTES 0x00008000 229 #define DC_TXTHRESH_160BYTES 0x0000C000 230 #endif 231 232 #define DC_TXTHRESH_MIN 0x00000000 233 #define DC_TXTHRESH_INC 0x00004000 234 #define DC_TXTHRESH_MAX 0x0000C000 235 236 237 /* 238 * Interrupt mask bits. 239 */ 240 #define DC_IMR_TX_OK 0x00000001 241 #define DC_IMR_TX_IDLE 0x00000002 242 #define DC_IMR_TX_NOBUF 0x00000004 243 #define DC_IMR_TX_JABBERTIMEO 0x00000008 244 #define DC_IMR_LINKGOOD 0x00000010 245 #define DC_IMR_TX_UNDERRUN 0x00000020 246 #define DC_IMR_RX_OK 0x00000040 247 #define DC_IMR_RX_NOBUF 0x00000080 248 #define DC_IMR_RX_READ 0x00000100 249 #define DC_IMR_RX_WATDOGTIMEO 0x00000200 250 #define DC_IMR_TX_EARLY 0x00000400 251 #define DC_IMR_TIMER_EXPIRED 0x00000800 252 #define DC_IMR_LINKFAIL 0x00001000 253 #define DC_IMR_BUS_ERR 0x00002000 254 #define DC_IMR_RX_EARLY 0x00004000 255 #define DC_IMR_ABNORMAL 0x00008000 256 #define DC_IMR_NORMAL 0x00010000 257 #define DC_IMR_100MBPSLINK 0x08000000 258 #define DC_IMR_MAGICKPACK 0x10000000 259 260 #define DC_INTRS \ 261 (DC_IMR_RX_OK|DC_IMR_TX_OK|DC_IMR_RX_NOBUF|DC_IMR_RX_WATDOGTIMEO|\ 262 DC_IMR_TX_NOBUF|DC_IMR_TX_UNDERRUN|DC_IMR_BUS_ERR| \ 263 DC_IMR_ABNORMAL|DC_IMR_NORMAL/*|DC_IMR_TX_EARLY*/) 264 /* 265 * Serial I/O (EEPROM/ROM) bits. 266 */ 267 #define DC_SIO_EE_CS 0x00000001 /* EEPROM chip select */ 268 #define DC_SIO_EE_CLK 0x00000002 /* EEPROM clock */ 269 #define DC_SIO_EE_DATAIN 0x00000004 /* EEPROM data output */ 270 #define DC_SIO_EE_DATAOUT 0x00000008 /* EEPROM data input */ 271 #define DC_SIO_ROMDATA4 0x00000010 272 #define DC_SIO_ROMDATA5 0x00000020 273 #define DC_SIO_ROMDATA6 0x00000040 274 #define DC_SIO_ROMDATA7 0x00000080 275 #define DC_SIO_EESEL 0x00000800 276 #define DC_SIO_ROMSEL 0x00001000 277 #define DC_SIO_ROMCTL_WRITE 0x00002000 278 #define DC_SIO_ROMCTL_READ 0x00004000 279 #define DC_SIO_MII_CLK 0x00010000 /* MDIO clock */ 280 #define DC_SIO_MII_DATAOUT 0x00020000 /* MDIO data out */ 281 #define DC_SIO_MII_DIR 0x00040000 /* MDIO dir */ 282 #define DC_SIO_MII_DATAIN 0x00080000 /* MDIO data in */ 283 284 #define DC_EECMD_WRITE 0x140 285 #define DC_EECMD_READ 0x180 286 #define DC_EECMD_ERASE 0x1c0 287 288 #define DC_EE_NODEADDR_OFFSET 0x70 289 #define DC_EE_NODEADDR 10 290 291 /* 292 * General purpose timer register 293 */ 294 #define DC_TIMER_VALUE 0x0000FFFF 295 #define DC_TIMER_CONTINUOUS 0x00010000 296 297 /* 298 * 10baseT status register 299 */ 300 #define DC_TSTAT_MIIACT 0x00000001 /* MII port activity */ 301 #define DC_TSTAT_LS100 0x00000002 /* link status of 100baseTX */ 302 #define DC_TSTAT_LS10 0x00000004 /* link status of 10baseT */ 303 #define DC_TSTAT_AUTOPOLARITY 0x00000008 304 #define DC_TSTAT_AUIACT 0x00000100 /* AUI activity */ 305 #define DC_TSTAT_10BTACT 0x00000200 /* 10baseT activity */ 306 #define DC_TSTAT_NSN 0x00000400 /* non-stable FLPs detected */ 307 #define DC_TSTAT_REMFAULT 0x00000800 308 #define DC_TSTAT_ANEGSTAT 0x00007000 309 #define DC_TSTAT_LP_CAN_NWAY 0x00008000 /* link partner supports NWAY */ 310 #define DC_TSTAT_LPCODEWORD 0xFFFF0000 /* link partner's code word */ 311 312 #define DC_ASTAT_DISABLE 0x00000000 313 #define DC_ASTAT_TXDISABLE 0x00001000 314 #define DC_ASTAT_ABDETECT 0x00002000 315 #define DC_ASTAT_ACKDETECT 0x00003000 316 #define DC_ASTAT_CMPACKDETECT 0x00004000 317 #define DC_ASTAT_AUTONEGCMP 0x00005000 318 #define DC_ASTAT_LINKCHECK 0x00006000 319 320 /* 321 * PHY reset register 322 */ 323 #define DC_SIA_RESET 0x00000001 324 #define DC_SIA_AUI 0x00000008 /* AUI or 10baseT */ 325 326 /* 327 * 10baseT control register 328 */ 329 #define DC_TCTL_ENCODER_ENB 0x00000001 330 #define DC_TCTL_LOOPBACK 0x00000002 331 #define DC_TCTL_DRIVER_ENB 0x00000004 332 #define DC_TCTL_LNKPULSE_ENB 0x00000008 333 #define DC_TCTL_HALFDUPLEX 0x00000040 334 #define DC_TCTL_AUTONEGENBL 0x00000080 335 #define DC_TCTL_RX_SQUELCH 0x00000100 336 #define DC_TCTL_COLL_SQUELCH 0x00000200 337 #define DC_TCTL_COLL_DETECT 0x00000400 338 #define DC_TCTL_SQE_ENB 0x00000800 339 #define DC_TCTL_LINKTEST 0x00001000 340 #define DC_TCTL_AUTOPOLARITY 0x00002000 341 #define DC_TCTL_SET_POL_PLUS 0x00004000 342 #define DC_TCTL_AUTOSENSE 0x00008000 /* 10bt/AUI autosense */ 343 #define DC_TCTL_100BTXHALF 0x00010000 344 #define DC_TCTL_100BTXFULL 0x00020000 345 #define DC_TCTL_100BT4 0x00040000 346 347 /* 348 * Watchdog timer register 349 */ 350 #define DC_WDOG_JABBERDIS 0x00000001 351 #define DC_WDOG_HOSTUNJAB 0x00000002 352 #define DC_WDOG_JABBERCLK 0x00000004 353 #define DC_WDOG_RXWDOGDIS 0x00000010 354 #define DC_WDOG_RXWDOGCLK 0x00000020 355 #define DC_WDOG_MUSTBEZERO 0x00000100 356 #define DC_WDOG_AUIBNC 0x00100000 357 #define DC_WDOG_ACTIVITY 0x00200000 358 #define DC_WDOG_RX_MATCH 0x00400000 359 #define DC_WDOG_LINK 0x00800000 360 #define DC_WDOG_CTLWREN 0x08000000 361 362 /* 363 * SIA and General Purpose Port register (X3201) 364 */ 365 #define DC_SIAGP_RXMATCH 0x40000000 366 #define DC_SIAGP_INT1 0x20000000 367 #define DC_SIAGP_INT0 0x10000000 368 #define DC_SIAGP_WRITE_EN 0x08000000 369 #define DC_SIAGP_RXMATCH_EN 0x04000000 370 #define DC_SIAGP_INT1_EN 0x02000000 371 #define DC_SIAGP_INT0_EN 0x01000000 372 #define DC_SIAGP_LED3 0x00800000 373 #define DC_SIAGP_LED2 0x00400000 374 #define DC_SIAGP_LED1 0x00200000 375 #define DC_SIAGP_LED0 0x00100000 376 #define DC_SIAGP_MD_GP3_OUTPUT 0x00080000 377 #define DC_SIAGP_MD_GP2_OUTPUT 0x00040000 378 #define DC_SIAGP_MD_GP1_OUTPUT 0x00020000 379 #define DC_SIAGP_MD_GP0_OUTPUT 0x00010000 380 381 /* 382 * Size of a setup frame. 383 */ 384 #define DC_SFRAME_LEN 192 385 386 /* 387 * 21x4x TX/RX list structure. 388 */ 389 390 struct dc_desc { 391 u_int32_t dc_status; 392 u_int32_t dc_ctl; 393 u_int32_t dc_ptr1; 394 u_int32_t dc_ptr2; 395 }; 396 397 #define dc_data dc_ptr1 398 #define dc_next dc_ptr2 399 400 #define DC_RXSTAT_FIFOOFLOW 0x00000001 401 #define DC_RXSTAT_CRCERR 0x00000002 402 #define DC_RXSTAT_DRIBBLE 0x00000004 403 #define DC_RXSTAT_WATCHDOG 0x00000010 404 #define DC_RXSTAT_FRAMETYPE 0x00000020 /* 0 == IEEE 802.3 */ 405 #define DC_RXSTAT_COLLSEEN 0x00000040 406 #define DC_RXSTAT_GIANT 0x00000080 407 #define DC_RXSTAT_LASTFRAG 0x00000100 408 #define DC_RXSTAT_FIRSTFRAG 0x00000200 409 #define DC_RXSTAT_MULTICAST 0x00000400 410 #define DC_RXSTAT_RUNT 0x00000800 411 #define DC_RXSTAT_RXTYPE 0x00003000 412 #define DC_RXSTAT_RXERR 0x00008000 413 #define DC_RXSTAT_RXLEN 0x3FFF0000 414 #define DC_RXSTAT_OWN 0x80000000 415 416 #define DC_RXBYTES(x) ((x & DC_RXSTAT_RXLEN) >> 16) 417 #define DC_RXSTAT (DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG|DC_RXSTAT_OWN) 418 419 #define DC_RXCTL_BUFLEN1 0x00000FFF 420 #define DC_RXCTL_BUFLEN2 0x00FFF000 421 #define DC_RXCTL_RLINK 0x01000000 422 #define DC_RXCTL_RLAST 0x02000000 423 424 #define DC_TXSTAT_DEFER 0x00000001 425 #define DC_TXSTAT_UNDERRUN 0x00000002 426 #define DC_TXSTAT_LINKFAIL 0x00000003 427 #define DC_TXSTAT_COLLCNT 0x00000078 428 #define DC_TXSTAT_SQE 0x00000080 429 #define DC_TXSTAT_EXCESSCOLL 0x00000100 430 #define DC_TXSTAT_LATECOLL 0x00000200 431 #define DC_TXSTAT_NOCARRIER 0x00000400 432 #define DC_TXSTAT_CARRLOST 0x00000800 433 #define DC_TXSTAT_JABTIMEO 0x00004000 434 #define DC_TXSTAT_ERRSUM 0x00008000 435 #define DC_TXSTAT_OWN 0x80000000 436 437 #define DC_TXCTL_BUFLEN1 0x000007FF 438 #define DC_TXCTL_BUFLEN2 0x003FF800 439 #define DC_TXCTL_FILTTYPE0 0x00400000 440 #define DC_TXCTL_PAD 0x00800000 441 #define DC_TXCTL_TLINK 0x01000000 442 #define DC_TXCTL_TLAST 0x02000000 443 #define DC_TXCTL_NOCRC 0x04000000 444 #define DC_TXCTL_SETUP 0x08000000 445 #define DC_TXCTL_FILTTYPE1 0x10000000 446 #define DC_TXCTL_FIRSTFRAG 0x20000000 447 #define DC_TXCTL_LASTFRAG 0x40000000 448 #define DC_TXCTL_FINT 0x80000000 449 450 #define DC_FILTER_PERFECT 0x00000000 451 #define DC_FILTER_HASHPERF 0x00400000 452 #define DC_FILTER_INVERSE 0x10000000 453 #define DC_FILTER_HASHONLY 0x10400000 454 455 #define DC_MAXFRAGS 16 456 #define DC_RX_LIST_CNT 64 457 #define DC_TX_LIST_CNT 256 458 #define DC_MIN_FRAMELEN 60 459 #define DC_RXLEN 1536 460 461 #define DC_INC(x, y) (x) = (x + 1) % y 462 463 struct dc_list_data { 464 struct dc_desc dc_rx_list[DC_RX_LIST_CNT]; 465 struct dc_desc dc_tx_list[DC_TX_LIST_CNT]; 466 }; 467 468 struct dc_chain_data { 469 struct mbuf *dc_rx_chain[DC_RX_LIST_CNT]; 470 struct mbuf *dc_tx_chain[DC_TX_LIST_CNT]; 471 u_int32_t dc_sbuf[DC_SFRAME_LEN/sizeof(u_int32_t)]; 472 u_int8_t dc_pad[DC_MIN_FRAMELEN]; 473 int dc_tx_prod; 474 int dc_tx_cons; 475 int dc_tx_cnt; 476 int dc_rx_prod; 477 }; 478 479 struct dc_mediainfo { 480 int dc_media; 481 u_int8_t *dc_gp_ptr; 482 u_int8_t dc_gp_len; 483 u_int8_t *dc_reset_ptr; 484 u_int8_t dc_reset_len; 485 struct dc_mediainfo *dc_next; 486 }; 487 488 489 struct dc_type { 490 u_int16_t dc_vid; 491 u_int16_t dc_did; 492 char *dc_name; 493 }; 494 495 struct dc_mii_frame { 496 u_int8_t mii_stdelim; 497 u_int8_t mii_opcode; 498 u_int8_t mii_phyaddr; 499 u_int8_t mii_regaddr; 500 u_int8_t mii_turnaround; 501 u_int16_t mii_data; 502 }; 503 504 /* 505 * MII constants 506 */ 507 #define DC_MII_STARTDELIM 0x01 508 #define DC_MII_READOP 0x02 509 #define DC_MII_WRITEOP 0x01 510 #define DC_MII_TURNAROUND 0x02 511 512 513 /* 514 * Registers specific to clone devices. 515 * This mainly relates to RX filter programming: not all 21x4x clones 516 * use the standard DEC filter programming mechanism. 517 */ 518 519 /* 520 * ADMtek specific registers and constants for the AL981 and AN985. 521 * The AN985 doesn't use the magic PHY registers. 522 */ 523 #define DC_AL_PAR0 0xA4 /* station address */ 524 #define DC_AL_PAR1 0xA8 /* station address */ 525 #define DC_AL_MAR0 0xAC /* multicast hash filter */ 526 #define DC_AL_MAR1 0xB0 /* multicast hash filter */ 527 #define DC_AL_BMCR 0xB4 /* built in PHY control */ 528 #define DC_AL_BMSR 0xB8 /* built in PHY status */ 529 #define DC_AL_VENID 0xBC /* built in PHY ID0 */ 530 #define DC_AL_DEVID 0xC0 /* built in PHY ID1 */ 531 #define DC_AL_ANAR 0xC4 /* built in PHY autoneg advert */ 532 #define DC_AL_LPAR 0xC8 /* bnilt in PHY link part. ability */ 533 #define DC_AL_ANER 0xCC /* built in PHY autoneg expansion */ 534 535 #define DC_ADMTEK_PHYADDR 0x1 536 #define DC_AL_EE_NODEADDR 4 537 /* End of ADMtek specific registers */ 538 539 /* 540 * ASIX specific registers. 541 */ 542 #define DC_AX_FILTIDX 0x68 /* RX filter index */ 543 #define DC_AX_FILTDATA 0x70 /* RX filter data */ 544 545 /* 546 * Special ASIX-specific bits in the ASIX NETCFG register (CSR6). 547 */ 548 #define DC_AX_NETCFG_RX_BROAD 0x00000100 549 550 /* 551 * RX Filter Index Register values 552 */ 553 #define DC_AX_FILTIDX_PAR0 0x00000000 554 #define DC_AX_FILTIDX_PAR1 0x00000001 555 #define DC_AX_FILTIDX_MAR0 0x00000002 556 #define DC_AX_FILTIDX_MAR1 0x00000003 557 /* End of ASIX specific registers */ 558 559 /* 560 * Macronix specific registers. The Macronix chips have a special 561 * register for reading the NWAY status, which we don't use, plus 562 * a magic packet register, which we need to tweak a bit per the 563 * Macronix application notes. 564 */ 565 #define DC_MX_MAGICPACKET 0x80 566 #define DC_MX_NWAYSTAT 0xA0 567 568 /* 569 * Magic packet register 570 */ 571 #define DC_MX_MPACK_DISABLE 0x00400000 572 573 /* 574 * NWAY status register. 575 */ 576 #define DC_MX_NWAY_10BTHALF 0x08000000 577 #define DC_MX_NWAY_10BTFULL 0x10000000 578 #define DC_MX_NWAY_100BTHALF 0x20000000 579 #define DC_MX_NWAY_100BTFULL 0x40000000 580 #define DC_MX_NWAY_100BT4 0x80000000 581 582 /* 583 * These are magic values that must be written into CSR16 584 * (DC_MX_MAGICPACKET) in order to put the chip into proper 585 * operating mode. The magic numbers are documented in the 586 * Macronix 98715 application notes. 587 */ 588 #define DC_MX_MAGIC_98713 0x0F370000 589 #define DC_MX_MAGIC_98713A 0x0B3C0000 590 #define DC_MX_MAGIC_98715 0x0B3C0000 591 #define DC_MX_MAGIC_98725 0x0B3C0000 592 /* End of Macronix specific registers */ 593 594 /* 595 * PNIC 82c168/82c169 specific registers. 596 * The PNIC has its own special NWAY support, which doesn't work, 597 * and shortcut ways of reading the EEPROM and MII bus. 598 */ 599 #define DC_PN_GPIO 0x60 /* general purpose pins control */ 600 #define DC_PN_PWRUP_CFG 0x90 /* config register, set by EEPROM */ 601 #define DC_PN_SIOCTL 0x98 /* serial EEPROM control register */ 602 #define DC_PN_MII 0xA0 /* MII access register */ 603 #define DC_PN_NWAY 0xB8 /* Internal NWAY register */ 604 605 /* Serial I/O EEPROM register */ 606 #define DC_PN_SIOCTL_DATA 0x0000003F 607 #define DC_PN_SIOCTL_OPCODE 0x00000300 608 #define DC_PN_SIOCTL_BUSY 0x80000000 609 610 #define DC_PN_EEOPCODE_ERASE 0x00000300 611 #define DC_PN_EEOPCODE_READ 0x00000600 612 #define DC_PN_EEOPCODE_WRITE 0x00000100 613 614 /* 615 * The first two general purpose pins control speed selection and 616 * 100Mbps loopback on the 82c168 chip. The control bits should always 617 * be set (to make the data pins outputs) and the speed selction and 618 * loopback bits set accordingly when changing media. Physically, this 619 * will set the state of a relay mounted on the card. 620 */ 621 #define DC_PN_GPIO_DATA0 0x000000001 622 #define DC_PN_GPIO_DATA1 0x000000002 623 #define DC_PN_GPIO_DATA2 0x000000004 624 #define DC_PN_GPIO_DATA3 0x000000008 625 #define DC_PN_GPIO_CTL0 0x000000010 626 #define DC_PN_GPIO_CTL1 0x000000020 627 #define DC_PN_GPIO_CTL2 0x000000040 628 #define DC_PN_GPIO_CTL3 0x000000080 629 #define DC_PN_GPIO_SPEEDSEL DC_PN_GPIO_DATA0/* 1 == 100Mbps, 0 == 10Mbps */ 630 #define DC_PN_GPIO_100TX_LOOP DC_PN_GPIO_DATA1/* 1 == normal, 0 == loop */ 631 #define DC_PN_GPIO_BNC_ENB DC_PN_GPIO_DATA2 632 #define DC_PN_GPIO_100TX_LNK DC_PN_GPIO_DATA3 633 #define DC_PN_GPIO_SETBIT(sc, r) \ 634 DC_SETBIT(sc, DC_PN_GPIO, ((r) | (r << 4))) 635 #define DC_PN_GPIO_CLRBIT(sc, r) \ 636 { \ 637 DC_SETBIT(sc, DC_PN_GPIO, ((r) << 4)); \ 638 DC_CLRBIT(sc, DC_PN_GPIO, (r)); \ 639 } 640 641 /* shortcut MII access register */ 642 #define DC_PN_MII_DATA 0x0000FFFF 643 #define DC_PN_MII_RESERVER 0x00020000 644 #define DC_PN_MII_REGADDR 0x007C0000 645 #define DC_PN_MII_PHYADDR 0x0F800000 646 #define DC_PN_MII_OPCODE 0x30000000 647 #define DC_PN_MII_BUSY 0x80000000 648 649 #define DC_PN_MIIOPCODE_READ 0x60020000 650 #define DC_PN_MIIOPCODE_WRITE 0x50020000 651 652 /* Internal NWAY bits */ 653 #define DC_PN_NWAY_RESET 0x00000001 /* reset */ 654 #define DC_PN_NWAY_PDOWN 0x00000002 /* power down */ 655 #define DC_PN_NWAY_BYPASS 0x00000004 /* bypass */ 656 #define DC_PN_NWAY_AUILOWCUR 0x00000008 /* AUI low current */ 657 #define DC_PN_NWAY_TPEXTEND 0x00000010 /* low squelch voltage */ 658 #define DC_PN_NWAY_POLARITY 0x00000020 /* 0 == on, 1 == off */ 659 #define DC_PN_NWAY_TP 0x00000040 /* 1 == tp, 0 == AUI */ 660 #define DC_PN_NWAY_AUIVOLT 0x00000080 /* 1 == full, 0 == half */ 661 #define DC_PN_NWAY_DUPLEX 0x00000100 /* LED, 1 == full, 0 == half */ 662 #define DC_PN_NWAY_LINKTEST 0x00000200 /* 0 == on, 1 == off */ 663 #define DC_PN_NWAY_AUTODETECT 0x00000400 /* 1 == off, 0 == on */ 664 #define DC_PN_NWAY_SPEEDSEL 0x00000800 /* LED, 0 = 10, 1 == 100 */ 665 #define DC_PN_NWAY_NWAY_ENB 0x00001000 /* 0 == off, 1 == on */ 666 #define DC_PN_NWAY_CAP10HDX 0x00002000 667 #define DC_PN_NWAY_CAP10FDX 0x00004000 668 #define DC_PN_NWAY_CAP100FDX 0x00008000 669 #define DC_PN_NWAY_CAP100HDX 0x00010000 670 #define DC_PN_NWAY_CAP100T4 0x00020000 671 #define DC_PN_NWAY_ANEGRESTART 0x02000000 /* resets when aneg done */ 672 #define DC_PN_NWAY_REMFAULT 0x04000000 673 #define DC_PN_NWAY_LPAR10HDX 0x08000000 674 #define DC_PN_NWAY_LPAR10FDX 0x10000000 675 #define DC_PN_NWAY_LPAR100FDX 0x20000000 676 #define DC_PN_NWAY_LPAR100HDX 0x40000000 677 #define DC_PN_NWAY_LPAR100T4 0x80000000 678 679 /* End of PNIC specific registers */ 680 681 /* 682 * CONEXANT specific registers. 683 */ 684 685 #define DC_CONEXANT_PHYADDR 0x1 686 #define DC_CONEXANT_EE_NODEADDR 0x19A 687 688 /* End of CONEXANT specific registers */ 689 690 691 struct dc_softc { 692 struct arpcom arpcom; /* interface info */ 693 bus_space_handle_t dc_bhandle; /* bus space handle */ 694 bus_space_tag_t dc_btag; /* bus space tag */ 695 void *dc_intrhand; 696 struct resource *dc_irq; 697 struct resource *dc_res; 698 struct dc_type *dc_info; /* adapter info */ 699 device_t dc_miibus; 700 u_int8_t dc_unit; /* interface number */ 701 u_int8_t dc_type; 702 u_int8_t dc_pmode; 703 u_int8_t dc_link; 704 u_int8_t dc_cachesize; 705 int dc_pnic_rx_bug_save; 706 unsigned char *dc_pnic_rx_buf; 707 int dc_if_flags; 708 int dc_if_media; 709 u_int32_t dc_flags; 710 u_int32_t dc_txthresh; 711 u_int8_t dc_srom[1024]; 712 struct dc_mediainfo *dc_mi; 713 struct dc_list_data *dc_ldata; 714 struct dc_chain_data dc_cdata; 715 struct callout dc_stat_ch; 716 #ifdef SRM_MEDIA 717 int dc_srm_media; 718 #endif 719 struct mtx dc_mtx; 720 }; 721 722 723 #define DC_LOCK(_sc) mtx_lock(&(_sc)->dc_mtx) 724 #define DC_UNLOCK(_sc) mtx_unlock(&(_sc)->dc_mtx) 725 726 #define DC_TX_POLL 0x00000001 727 #define DC_TX_COALESCE 0x00000002 728 #define DC_TX_ADMTEK_WAR 0x00000004 729 #define DC_TX_USE_TX_INTR 0x00000008 730 #define DC_RX_FILTER_TULIP 0x00000010 731 #define DC_TX_INTR_FIRSTFRAG 0x00000020 732 #define DC_PNIC_RX_BUG_WAR 0x00000040 733 #define DC_TX_FIXED_RING 0x00000080 734 #define DC_TX_STORENFWD 0x00000100 735 #define DC_REDUCED_MII_POLL 0x00000200 736 #define DC_TX_INTR_ALWAYS 0x00000400 737 #define DC_21143_NWAY 0x00000800 738 #define DC_128BIT_HASH 0x00001000 739 #define DC_64BIT_HASH 0x00002000 740 #define DC_TULIP_LEDS 0x00004000 741 #define DC_TX_ONE 0x00008000 742 743 /* 744 * register space access macros 745 */ 746 #define CSR_WRITE_4(sc, reg, val) \ 747 bus_space_write_4(sc->dc_btag, sc->dc_bhandle, reg, val) 748 749 #define CSR_READ_4(sc, reg) \ 750 bus_space_read_4(sc->dc_btag, sc->dc_bhandle, reg) 751 752 #define DC_TIMEOUT 1000 753 #define ETHER_ALIGN 2 754 755 /* 756 * General constants that are fun to know. 757 */ 758 759 /* 760 * DEC PCI vendor ID 761 */ 762 #define DC_VENDORID_DEC 0x1011 763 764 /* 765 * DEC/Intel 21143 PCI device ID 766 */ 767 #define DC_DEVICEID_21143 0x0019 768 769 /* 770 * Macronix PCI vendor ID 771 */ 772 #define DC_VENDORID_MX 0x10D9 773 774 /* 775 * Macronix PMAC device IDs. 776 */ 777 #define DC_DEVICEID_98713 0x0512 778 #define DC_DEVICEID_987x5 0x0531 779 #define DC_DEVICEID_98727 0x0532 780 #define DC_DEVICEID_98732 0x0532 781 782 /* Macronix PCI revision codes. */ 783 #define DC_REVISION_98713 0x00 784 #define DC_REVISION_98713A 0x10 785 #define DC_REVISION_98715 0x20 786 #define DC_REVISION_98715AEC_C 0x25 787 #define DC_REVISION_98725 0x30 788 789 /* 790 * Compex PCI vendor ID. 791 */ 792 #define DC_VENDORID_CP 0x11F6 793 794 /* 795 * Compex PMAC PCI device IDs. 796 */ 797 #define DC_DEVICEID_98713_CP 0x9881 798 799 /* 800 * Lite-On PNIC PCI vendor ID 801 */ 802 #define DC_VENDORID_LO 0x11AD 803 804 /* 805 * 82c168/82c169 PNIC device IDs. Both chips have the same device 806 * ID but different revisions. Revision 0x10 is the 82c168, and 807 * 0x20 is the 82c169. 808 */ 809 #define DC_DEVICEID_82C168 0x0002 810 811 #define DC_REVISION_82C168 0x10 812 #define DC_REVISION_82C169 0x20 813 814 /* 815 * Lite-On PNIC II device ID. Note: this is actually a Macronix 98715A 816 * with wake on lan/magic packet support. 817 */ 818 #define DC_DEVICEID_82C115 0xc115 819 820 /* 821 * Davicom vendor ID. 822 */ 823 #define DC_VENDORID_DAVICOM 0x1282 824 825 /* 826 * Davicom device IDs. 827 */ 828 #define DC_DEVICEID_DM9100 0x9100 829 #define DC_DEVICEID_DM9102 0x9102 830 831 /* 832 * The DM9102A has the same PCI device ID as the DM9102, 833 * but a higher revision code. 834 */ 835 #define DC_REVISION_DM9102 0x10 836 #define DC_REVISION_DM9102A 0x30 837 838 /* 839 * ADMtek vendor ID. 840 */ 841 #define DC_VENDORID_ADMTEK 0x1317 842 843 /* 844 * ADMtek device IDs. 845 */ 846 #define DC_DEVICEID_AL981 0x0981 847 #define DC_DEVICEID_AN985 0x0985 848 849 /* 850 * ASIX vendor ID. 851 */ 852 #define DC_VENDORID_ASIX 0x125B 853 854 /* 855 * ASIX device IDs. 856 */ 857 #define DC_DEVICEID_AX88140A 0x1400 858 859 /* 860 * The ASIX AX88140 and ASIX AX88141 have the same vendor and 861 * device IDs but different revision values. 862 */ 863 #define DC_REVISION_88140 0x00 864 #define DC_REVISION_88141 0x10 865 866 /* 867 * Accton vendor ID. 868 */ 869 #define DC_VENDORID_ACCTON 0x1113 870 871 /* 872 * Accton device IDs. 873 */ 874 #define DC_DEVICEID_EN1217 0x1217 875 #define DC_DEVICEID_EN2242 0x1216 876 877 /* 878 * Xircom vendor ID 879 */ 880 #define DC_VENDORID_XIRCOM 0x115d 881 882 /* 883 * Xircom device IDs. 884 */ 885 #define DC_DEVICEID_X3201 0x0003 886 887 /* 888 * Abocom vendor ID 889 */ 890 #define DC_VENDORID_ABOCOM 0x13d1 891 892 /* 893 * Abocom device IDs. 894 */ 895 #define DC_DEVICEID_FE2500 0xAB02 896 897 /* 898 * Conexant vendor ID. 899 */ 900 #define DC_VENDORID_CONEXANT 0x14f1 901 902 /* 903 * Conexant device IDs. 904 */ 905 #define DC_DEVICEID_RS7112 0x1803 906 907 /* 908 * PCI low memory base and low I/O base register, and 909 * other PCI registers. 910 */ 911 912 #define DC_PCI_CFID 0x00 /* Id */ 913 #define DC_PCI_CFCS 0x04 /* Command and status */ 914 #define DC_PCI_CFRV 0x08 /* Revision */ 915 #define DC_PCI_CFLT 0x0C /* Latency timer */ 916 #define DC_PCI_CFBIO 0x10 /* Base I/O address */ 917 #define DC_PCI_CFBMA 0x14 /* Base memory address */ 918 #define DC_PCI_CCIS 0x28 /* Card info struct */ 919 #define DC_PCI_CSID 0x2C /* Subsystem ID */ 920 #define DC_PCI_CBER 0x30 /* Expansion ROM base address */ 921 #define DC_PCI_CCAP 0x34 /* Caps pointer - PD/TD chip only */ 922 #define DC_PCI_CFIT 0x3C /* Interrupt */ 923 #define DC_PCI_CFDD 0x40 /* Device and driver area */ 924 #define DC_PCI_CWUA0 0x44 /* Wake-Up LAN addr 0 */ 925 #define DC_PCI_CWUA1 0x48 /* Wake-Up LAN addr 1 */ 926 #define DC_PCI_SOP0 0x4C /* SecureON passwd 0 */ 927 #define DC_PCI_SOP1 0x50 /* SecureON passwd 1 */ 928 #define DC_PCI_CWUC 0x54 /* Configuration Wake-Up cmd */ 929 #define DC_PCI_CCID 0xDC /* Capability ID - PD/TD only */ 930 #define DC_PCI_CPMC 0xE0 /* Pwrmgmt ctl & sts - PD/TD only */ 931 932 /* PCI ID register */ 933 #define DC_CFID_VENDOR 0x0000FFFF 934 #define DC_CFID_DEVICE 0xFFFF0000 935 936 /* PCI command/status register */ 937 #define DC_CFCS_IOSPACE 0x00000001 /* I/O space enable */ 938 #define DC_CFCS_MEMSPACE 0x00000002 /* memory space enable */ 939 #define DC_CFCS_BUSMASTER 0x00000004 /* bus master enable */ 940 #define DC_CFCS_MWI_ENB 0x00000008 /* mem write and inval enable */ 941 #define DC_CFCS_PARITYERR_ENB 0x00000020 /* parity error enable */ 942 #define DC_CFCS_SYSERR_ENB 0x00000080 /* system error enable */ 943 #define DC_CFCS_NEWCAPS 0x00100000 /* new capabilities */ 944 #define DC_CFCS_FAST_B2B 0x00800000 /* fast back-to-back capable */ 945 #define DC_CFCS_DATAPARITY 0x01000000 /* Parity error report */ 946 #define DC_CFCS_DEVSELTIM 0x06000000 /* devsel timing */ 947 #define DC_CFCS_TGTABRT 0x10000000 /* received target abort */ 948 #define DC_CFCS_MASTERABRT 0x20000000 /* received master abort */ 949 #define DC_CFCS_SYSERR 0x40000000 /* asserted system error */ 950 #define DC_CFCS_PARITYERR 0x80000000 /* asserted parity error */ 951 952 /* PCI revision register */ 953 #define DC_CFRV_STEPPING 0x0000000F 954 #define DC_CFRV_REVISION 0x000000F0 955 #define DC_CFRV_SUBCLASS 0x00FF0000 956 #define DC_CFRV_BASECLASS 0xFF000000 957 958 #define DC_21143_PB_REV 0x00000030 959 #define DC_21143_TB_REV 0x00000030 960 #define DC_21143_PC_REV 0x00000030 961 #define DC_21143_TC_REV 0x00000030 962 #define DC_21143_PD_REV 0x00000041 963 #define DC_21143_TD_REV 0x00000041 964 965 /* PCI latency timer register */ 966 #define DC_CFLT_CACHELINESIZE 0x000000FF 967 #define DC_CFLT_LATENCYTIMER 0x0000FF00 968 969 /* PCI subsystem ID register */ 970 #define DC_CSID_VENDOR 0x0000FFFF 971 #define DC_CSID_DEVICE 0xFFFF0000 972 973 /* PCI cababilities pointer */ 974 #define DC_CCAP_OFFSET 0x000000FF 975 976 /* PCI interrupt config register */ 977 #define DC_CFIT_INTLINE 0x000000FF 978 #define DC_CFIT_INTPIN 0x0000FF00 979 #define DC_CFIT_MIN_GNT 0x00FF0000 980 #define DC_CFIT_MAX_LAT 0xFF000000 981 982 /* PCI capability register */ 983 #define DC_CCID_CAPID 0x000000FF 984 #define DC_CCID_NEXTPTR 0x0000FF00 985 #define DC_CCID_PM_VERS 0x00070000 986 #define DC_CCID_PME_CLK 0x00080000 987 #define DC_CCID_DVSPEC_INT 0x00200000 988 #define DC_CCID_STATE_D1 0x02000000 989 #define DC_CCID_STATE_D2 0x04000000 990 #define DC_CCID_PME_D0 0x08000000 991 #define DC_CCID_PME_D1 0x10000000 992 #define DC_CCID_PME_D2 0x20000000 993 #define DC_CCID_PME_D3HOT 0x40000000 994 #define DC_CCID_PME_D3COLD 0x80000000 995 996 /* PCI power management control/status register */ 997 #define DC_CPMC_STATE 0x00000003 998 #define DC_CPMC_PME_ENB 0x00000100 999 #define DC_CPMC_PME_STS 0x00008000 1000 1001 #define DC_PSTATE_D0 0x0 1002 #define DC_PSTATE_D1 0x1 1003 #define DC_PSTATE_D2 0x2 1004 #define DC_PSTATE_D3 0x3 1005 1006 /* Device specific region */ 1007 /* Configuration and driver area */ 1008 #define DC_CFDD_DRVUSE 0x0000FFFF 1009 #define DC_CFDD_SNOOZE_MODE 0x40000000 1010 #define DC_CFDD_SLEEP_MODE 0x80000000 1011 1012 /* Configuration wake-up command register */ 1013 #define DC_CWUC_MUST_BE_ZERO 0x00000001 1014 #define DC_CWUC_SECUREON_ENB 0x00000002 1015 #define DC_CWUC_FORCE_WUL 0x00000004 1016 #define DC_CWUC_BNC_ABILITY 0x00000008 1017 #define DC_CWUC_AUI_ABILITY 0x00000010 1018 #define DC_CWUC_TP10_ABILITY 0x00000020 1019 #define DC_CWUC_MII_ABILITY 0x00000040 1020 #define DC_CWUC_SYM_ABILITY 0x00000080 1021 #define DC_CWUC_LOCK 0x00000100 1022 1023 /* 1024 * SROM nonsense. 1025 */ 1026 1027 #define DC_IB_CTLRCNT 0x13 1028 #define DC_IB_LEAF0_CNUM 0x1A 1029 #define DC_IB_LEAF0_OFFSET 0x1B 1030 1031 struct dc_info_leaf { 1032 u_int16_t dc_conntype; 1033 u_int8_t dc_blkcnt; 1034 u_int8_t dc_rsvd; 1035 u_int16_t dc_infoblk; 1036 }; 1037 1038 #define DC_CTYPE_10BT 0x0000 1039 #define DC_CTYPE_10BT_NWAY 0x0100 1040 #define DC_CTYPE_10BT_FDX 0x0204 1041 #define DC_CTYPE_10B2 0x0001 1042 #define DC_CTYPE_10B5 0x0002 1043 #define DC_CTYPE_100BT 0x0003 1044 #define DC_CTYPE_100BT_FDX 0x0205 1045 #define DC_CTYPE_100T4 0x0006 1046 #define DC_CTYPE_100FX 0x0007 1047 #define DC_CTYPE_100FX_FDX 0x0208 1048 #define DC_CTYPE_MII_10BT 0x0009 1049 #define DC_CTYPE_MII_10BT_FDX 0x020A 1050 #define DC_CTYPE_MII_100BT 0x000D 1051 #define DC_CTYPE_MII_100BT_FDX 0x020E 1052 #define DC_CTYPE_MII_100T4 0x000F 1053 #define DC_CTYPE_MII_100FX 0x0010 1054 #define DC_CTYPE_MII_100FX_FDX 0x0211 1055 #define DC_CTYPE_DYN_PUP_AUTOSENSE 0x0800 1056 #define DC_CTYPE_PUP_AUTOSENSe 0x8800 1057 #define DC_CTYPE_NOMEDIA 0xFFFF 1058 1059 #define DC_EBLOCK_SIA 0x0002 1060 #define DC_EBLOCK_MII 0x0003 1061 #define DC_EBLOCK_SYM 0x0004 1062 #define DC_EBLOCK_RESET 0x0005 1063 #define DC_EBLOCK_PHY_SHUTDOWN 0x0006 1064 1065 struct dc_leaf_hdr { 1066 u_int16_t dc_mtype; 1067 u_int8_t dc_mcnt; 1068 u_int8_t dc_rsvd; 1069 }; 1070 1071 struct dc_eblock_hdr { 1072 u_int8_t dc_len; 1073 u_int8_t dc_type; 1074 }; 1075 1076 struct dc_eblock_sia { 1077 struct dc_eblock_hdr dc_sia_hdr; 1078 u_int8_t dc_sia_code; 1079 u_int8_t dc_sia_mediaspec[6]; /* CSR13, CSR14, CSR15 */ 1080 u_int8_t dc_sia_gpio_ctl[2]; 1081 u_int8_t dc_sia_gpio_dat[2]; 1082 }; 1083 1084 #define DC_SIA_CODE_10BT 0x00 1085 #define DC_SIA_CODE_10B2 0x01 1086 #define DC_SIA_CODE_10B5 0x02 1087 #define DC_SIA_CODE_10BT_FDX 0x04 1088 #define DC_SIA_CODE_EXT 0x40 1089 1090 /* 1091 * Note that the first word in the gpr and reset 1092 * sequences is always a control word. 1093 */ 1094 struct dc_eblock_mii { 1095 struct dc_eblock_hdr dc_mii_hdr; 1096 u_int8_t dc_mii_phynum; 1097 u_int8_t dc_gpr_len; 1098 /* u_int16_t dc_gpr_dat[n]; */ 1099 /* u_int8_t dc_reset_len; */ 1100 /* u_int16_t dc_reset_dat[n]; */ 1101 /* There are other fields after these, but we don't 1102 * care about them since they can be determined by looking 1103 * at the PHY. 1104 */ 1105 }; 1106 1107 struct dc_eblock_sym { 1108 struct dc_eblock_hdr dc_sym_hdr; 1109 u_int8_t dc_sym_code; 1110 u_int8_t dc_sym_gpio_ctl[2]; 1111 u_int8_t dc_sym_gpio_dat[2]; 1112 u_int8_t dc_sym_cmd[2]; 1113 }; 1114 1115 #define DC_SYM_CODE_100BT 0x03 1116 #define DC_SYM_CODE_100BT_FDX 0x05 1117 #define DC_SYM_CODE_100T4 0x06 1118 #define DC_SYM_CODE_100FX 0x07 1119 #define DC_SYM_CODE_100FX_FDX 0x08 1120 1121 struct dc_eblock_reset { 1122 struct dc_eblock_hdr dc_reset_hdr; 1123 u_int8_t dc_reset_len; 1124 /* u_int16_t dc_reset_dat[n]; */ 1125 }; 1126 1127 #ifdef __alpha__ 1128 #undef vtophys 1129 #define vtophys(va) alpha_XXX_dmamap((vm_offset_t)va) 1130 #endif 1131