1 /*- 2 * Copyright (c) 2015 Landon Fuller <landon@landonf.org> 3 * Copyright (c) 2010 Broadcom Corporation 4 * All rights reserved. 5 * 6 * This file is derived from the sbchipc.h header distributed with 7 * Broadcom's initial brcm80211 Linux driver release, as 8 * contributed to the Linux staging repository. 9 * 10 * Permission to use, copy, modify, and/or distribute this software for any 11 * purpose with or without fee is hereby granted, provided that the above 12 * copyright notice and this permission notice appear in all copies. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 15 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 16 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY 17 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 18 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION 19 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN 20 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 21 * 22 * $FreeBSD$ 23 */ 24 25 #ifndef _BHND_CORES_CHIPC_CHIPCREG_H_ 26 #define _BHND_CORES_CHIPC_CHIPCREG_H_ 27 28 #define CHIPC_CHIPID_SIZE 0x100 /**< size of the register block 29 containing the chip 30 identification registers. */ 31 32 /** Evaluates to true if the given ChipCommon core revision provides 33 * the core count via the chip identification register. */ 34 #define CHIPC_NCORES_MIN_HWREV(hwrev) ((hwrev) == 4 || (hwrev) >= 6) 35 36 #define CHIPC_GET_ATTR(_entry, _attr) \ 37 ((_entry & CHIPC_ ## _attr ## _MASK) >> CHIPC_ ## _attr ## _SHIFT) 38 39 40 #define CHIPC_ID 0x0 41 #define CHIPC_CAPABILITIES 0x04 42 #define CHIPC_OTPST 0x10 43 #define CHIPC_CHIPCTRL 0x28 /**< chip control */ 44 #define CHIPC_CHIPST 0x2c /**< chip status */ 45 #define CHIPC_JTAGCMD 0x30 46 #define CHIPC_JTAGIR 0x34 47 #define CHIPC_JTAGDR 0x38 48 #define CHIPC_JTAGCTRL 0x3c 49 #define CHIPC_GPIOPU 0x58 50 #define CHIPC_GPIOPD 0x5c 51 #define CHIPC_GPIOIN 0x60 52 #define CHIPC_GPIOOUT 0x64 53 #define CHIPC_GPIOOUTEN 0x68 54 #define CHIPC_GPIOCTRL 0x6c 55 #define CHIPC_GPIOPOL 0x70 56 #define CHIPC_GPIOINTM 0x74 57 #define CHIPC_WATCHDOG 0x80 58 #define CHIPC_CLKC_N 0x90 59 #define CHIPC_CLKC_M0 0x94 60 #define CHIPC_CLKC_M1 0x98 61 #define CHIPC_CLKC_M2 0x9c 62 #define CHIPC_CLKC_M3 0xa0 63 #define CHIPC_CLKDIV 0xa4 64 #define CHIPC_SYS_CLK_CTL 0xc0 65 #define CHIPC_EROMPTR 0xfc /**< 32-bit EROM base address 66 * on BCMA devices */ 67 #define CHIPC_SPROM_CTRL 0x190 /**< SPROM interface (rev >= 32) */ 68 #define CHIPC_SPROM_ADDR 0x194 69 #define CHIPC_SPROM_DATA 0x198 70 #define CHIPC_CLK_CTL_ST SI_CLK_CTL_ST 71 #define CHIPC_PMU_CTL 0x600 72 #define CHIPC_PMU_CAP 0x604 73 #define CHIPC_PMU_ST 0x608 74 #define CHIPC_PMU_RES_STATE 0x60c 75 #define CHIPC_PMU_TIMER 0x614 76 #define CHIPC_PMU_MIN_RES_MASK 0x618 77 #define CHIPC_PMU_MAX_RES_MASK 0x61c 78 #define CHIPC_CHIPCTL_ADDR 0x650 79 #define CHIPC_CHIPCTL_DATA 0x654 80 #define CHIPC_PMU_REG_CONTROL_ADDR 0x658 81 #define CHIPC_PMU_REG_CONTROL_DATA 0x65C 82 #define CHIPC_PMU_PLL_CONTROL_ADDR 0x660 83 #define CHIPC_PMU_PLL_CONTROL_DATA 0x664 84 #define CHIPC_SPROM_OTP 0x800 /* SPROM/OTP address space */ 85 86 /** chipid */ 87 #define CHIPC_ID 0x0 /**< identification register */ 88 #define CHIPC_ID_CHIP_MASK 0x0000FFFF /**< chip id */ 89 #define CHIPC_ID_CHIP_SHIFT 0 90 #define CHIPC_ID_REV_MASK 0x000F0000 /**< chip revision */ 91 #define CHIPC_ID_REV_SHIFT 16 92 #define CHIPC_ID_PKG_MASK 0x00F00000 /**< physical package ID */ 93 #define CHIPC_ID_PKG_SHIFT 20 94 #define CHIPC_ID_NUMCORE_MASK 0x0F000000 /**< number of cores on chip (rev >= 4) */ 95 #define CHIPC_ID_NUMCORE_SHIFT 24 96 #define CHIPC_ID_BUS_MASK 0xF0000000 /**< chip/interconnect type (BHND_CHIPTYPE_*) */ 97 #define CHIPC_ID_BUS_SHIFT 28 98 99 /* capabilities */ 100 #define CHIPC_CAP_UARTS_MASK 0x00000003 /* Number of UARTs */ 101 #define CHIPC_CAP_MIPSEB 0x00000004 /* MIPS is in big-endian mode */ 102 #define CHIPC_CAP_UCLKSEL 0x00000018 /* UARTs clock select */ 103 #define CHIPC_CAP_UINTCLK 0x00000008 /* UARTs are driven by internal divided clock */ 104 #define CHIPC_CAP_UARTGPIO 0x00000020 /* UARTs own GPIOs 15:12 */ 105 #define CHIPC_CAP_EXTBUS_MASK 0x000000c0 /* External bus mask */ 106 #define CHIPC_CAP_EXTBUS_NONE 0x00000000 /* No ExtBus present */ 107 #define CHIPC_CAP_EXTBUS_FULL 0x00000040 /* ExtBus: PCMCIA, IDE & Prog */ 108 #define CHIPC_CAP_EXTBUS_PROG 0x00000080 /* ExtBus: ProgIf only */ 109 #define CHIPC_CAP_FLASH_MASK 0x00000700 /* Type of flash */ 110 #define CHIPC_CAP_PLL_MASK 0x00038000 /* Type of PLL */ 111 #define CHIPC_CAP_PWR_CTL 0x00040000 /* Power control */ 112 #define CHIPC_CAP_OTP_SIZE 0x00380000 /* OTP Size (0 = none) */ 113 #define CHIPC_CAP_OTP_SIZE_SHIFT 19 /* OTP Size shift */ 114 #define CHIPC_CAP_OTP_SIZE_BASE 5 /* OTP Size base */ 115 #define CHIPC_CAP_JTAGP 0x00400000 /* JTAG Master Present */ 116 #define CHIPC_CAP_ROM 0x00800000 /* Internal boot rom active */ 117 #define CHIPC_CAP_BKPLN64 0x08000000 /* 64-bit backplane */ 118 #define CHIPC_CAP_PMU 0x10000000 /* PMU Present, rev >= 20 */ 119 #define CHIPC_CAP_SPROM 0x40000000 /* SPROM Present, rev >= 32 */ 120 #define CHIPC_CAP_NFLASH 0x80000000 /* Nand flash present, rev >= 35 */ 121 122 #define CHIPC_CAP2_SECI 0x00000001 /* SECI Present, rev >= 36 */ 123 #define CHIPC_CAP2_GSIO 0x00000002 /* GSIO (spi/i2c) present, rev >= 37 */ 124 125 /* 126 * ChipStatus (Common) 127 */ 128 129 /** ChipStatus CIS/OTP/SPROM values used to advertise OTP/SPROM availability in 130 * chipcommon revs 11-31. */ 131 enum { 132 CHIPC_CST_DEFCIS_SEL = 0, /**< OTP is powered up, use default CIS, no SPROM */ 133 CHIPC_CST_SPROM_SEL = 1, /**< OTP is powered up, SPROM is present */ 134 CHIPC_CST_OTP_SEL = 2, /**< OTP is powered up, no SPROM */ 135 CHIPC_CST_OTP_PWRDN = 3 /**< OTP is powered down, SPROM is present (rev <= 22 only) */ 136 }; 137 138 139 #define CHIPC_CST_SPROM_OTP_SEL_R22_MASK 0x00000003 /**< chipstatus OTP/SPROM SEL value (rev 22) */ 140 #define CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT 0 141 #define CHIPC_CST_SPROM_OTP_SEL_R23_MASK 0x000000c0 /**< chipstatus OTP/SPROM SEL value (revs 23-31) 142 * 143 * it is unknown whether this is supported on 144 * any CC revs >= 32 that also vend CHIPC_CAP_* 145 * constants for OTP/SPROM/NVRAM availability. 146 */ 147 #define CHIPC_CST_SPROM_OTP_SEL_R23_SHIFT 6 148 149 /* PLL type */ 150 #define CHIPC_PLL_NONE 0x00000000 151 #define CHIPC_PLL_TYPE1 0x00010000 /* 48MHz base, 3 dividers */ 152 #define CHIPC_PLL_TYPE2 0x00020000 /* 48MHz, 4 dividers */ 153 #define CHIPC_PLL_TYPE3 0x00030000 /* 25MHz, 2 dividers */ 154 #define CHIPC_PLL_TYPE4 0x00008000 /* 48MHz, 4 dividers */ 155 #define CHIPC_PLL_TYPE5 0x00018000 /* 25MHz, 4 dividers */ 156 #define CHIPC_PLL_TYPE6 0x00028000 /* 100/200 or 120/240 only */ 157 #define CHIPC_PLL_TYPE7 0x00038000 /* 25MHz, 4 dividers */ 158 159 /* ILP clock */ 160 #define CHIPC_ILP_CLOCK 32000 161 162 /* ALP clock on pre-PMU chips */ 163 #define CHIPC_ALP_CLOCK 20000000 164 165 /* HT clock */ 166 #define CHIPC_HT_CLOCK 80000000 167 168 /* corecontrol */ 169 #define CHIPC_UARTCLKO 0x00000001 /* Drive UART with internal clock */ 170 #define CHIPC_SE 0x00000002 /* sync clk out enable (corerev >= 3) */ 171 #define CHIPC_UARTCLKEN 0x00000008 /* enable UART Clock (corerev > = 21 */ 172 173 /* chipcontrol */ 174 #define CHIPCTRL_4321A0_DEFAULT 0x3a4 175 #define CHIPCTRL_4321A1_DEFAULT 0x0a4 176 #define CHIPCTRL_4321_PLL_DOWN 0x800000 /* serdes PLL down override */ 177 178 /* Fields in the otpstatus register in rev >= 21 */ 179 #define CHIPC_OTPS_OL_MASK 0x000000ff 180 #define CHIPC_OTPS_OL_MFG 0x00000001 /* manuf row is locked */ 181 #define CHIPC_OTPS_OL_OR1 0x00000002 /* otp redundancy row 1 is locked */ 182 #define CHIPC_OTPS_OL_OR2 0x00000004 /* otp redundancy row 2 is locked */ 183 #define CHIPC_OTPS_OL_GU 0x00000008 /* general use region is locked */ 184 #define CHIPC_OTPS_GUP_MASK 0x00000f00 185 #define CHIPC_OTPS_GUP_SHIFT 8 186 #define CHIPC_OTPS_GUP_HW 0x00000100 /* h/w subregion is programmed */ 187 #define CHIPC_OTPS_GUP_SW 0x00000200 /* s/w subregion is programmed */ 188 #define CHIPC_OTPS_GUP_CI 0x00000400 /* chipid/pkgopt subregion is programmed */ 189 #define CHIPC_OTPS_GUP_FUSE 0x00000800 /* fuse subregion is programmed */ 190 #define CHIPC_OTPS_READY 0x00001000 191 #define CHIPC_OTPS_RV(x) (1 << (16 + (x))) /* redundancy entry valid */ 192 #define CHIPC_OTPS_RV_MASK 0x0fff0000 193 194 /* Fields in the otpcontrol register in rev >= 21 */ 195 #define CHIPC_OTPC_PROGSEL 0x00000001 196 #define CHIPC_OTPC_PCOUNT_MASK 0x0000000e 197 #define CHIPC_OTPC_PCOUNT_SHIFT 1 198 #define CHIPC_OTPC_VSEL_MASK 0x000000f0 199 #define CHIPC_OTPC_VSEL_SHIFT 4 200 #define CHIPC_OTPC_TMM_MASK 0x00000700 201 #define CHIPC_OTPC_TMM_SHIFT 8 202 #define CHIPC_OTPC_ODM 0x00000800 203 #define CHIPC_OTPC_PROGEN 0x80000000 204 205 /* Fields in otpprog in rev >= 21 and HND OTP */ 206 #define CHIPC_OTPP_COL_MASK 0x000000ff 207 #define CHIPC_OTPP_COL_SHIFT 0 208 #define CHIPC_OTPP_ROW_MASK 0x0000ff00 209 #define CHIPC_OTPP_ROW_SHIFT 8 210 #define CHIPC_OTPP_OC_MASK 0x0f000000 211 #define CHIPC_OTPP_OC_SHIFT 24 212 #define CHIPC_OTPP_READERR 0x10000000 213 #define CHIPC_OTPP_VALUE_MASK 0x20000000 214 #define CHIPC_OTPP_VALUE_SHIFT 29 215 #define CHIPC_OTPP_START_BUSY 0x80000000 216 #define CHIPC_OTPP_READ 0x40000000 /* HND OTP */ 217 218 /* otplayout reg corerev >= 36 */ 219 #define CHIPC_OTP_CISFORMAT_NEW 0x80000000 220 221 /* Opcodes for OTPP_OC field */ 222 #define CHIPC_OTPPOC_READ 0 223 #define CHIPC_OTPPOC_BIT_PROG 1 224 #define CHIPC_OTPPOC_VERIFY 3 225 #define CHIPC_OTPPOC_INIT 4 226 #define CHIPC_OTPPOC_SET 5 227 #define CHIPC_OTPPOC_RESET 6 228 #define CHIPC_OTPPOC_OCST 7 229 #define CHIPC_OTPPOC_ROW_LOCK 8 230 #define CHIPC_OTPPOC_PRESCN_TEST 9 231 232 /* Jtagm characteristics that appeared at a given corerev */ 233 #define CHIPC_JTAGM_CREV_OLD 10 /* Old command set, 16bit max IR */ 234 #define CHIPC_JTAGM_CREV_IRP 22 /* Able to do pause-ir */ 235 #define CHIPC_JTAGM_CREV_RTI 28 /* Able to do return-to-idle */ 236 237 /* jtagcmd */ 238 #define CHIPC_JCMD_START 0x80000000 239 #define CHIPC_JCMD_BUSY 0x80000000 240 #define CHIPC_JCMD_STATE_MASK 0x60000000 241 #define CHIPC_JCMD_STATE_TLR 0x00000000 /* Test-logic-reset */ 242 #define CHIPC_JCMD_STATE_PIR 0x20000000 /* Pause IR */ 243 #define CHIPC_JCMD_STATE_PDR 0x40000000 /* Pause DR */ 244 #define CHIPC_JCMD_STATE_RTI 0x60000000 /* Run-test-idle */ 245 #define CHIPC_JCMD0_ACC_MASK 0x0000f000 246 #define CHIPC_JCMD0_ACC_IRDR 0x00000000 247 #define CHIPC_JCMD0_ACC_DR 0x00001000 248 #define CHIPC_JCMD0_ACC_IR 0x00002000 249 #define CHIPC_JCMD0_ACC_RESET 0x00003000 250 #define CHIPC_JCMD0_ACC_IRPDR 0x00004000 251 #define CHIPC_JCMD0_ACC_PDR 0x00005000 252 #define CHIPC_JCMD0_IRW_MASK 0x00000f00 253 #define CHIPC_JCMD_ACC_MASK 0x000f0000 /* Changes for corerev 11 */ 254 #define CHIPC_JCMD_ACC_IRDR 0x00000000 255 #define CHIPC_JCMD_ACC_DR 0x00010000 256 #define CHIPC_JCMD_ACC_IR 0x00020000 257 #define CHIPC_JCMD_ACC_RESET 0x00030000 258 #define CHIPC_JCMD_ACC_IRPDR 0x00040000 259 #define CHIPC_JCMD_ACC_PDR 0x00050000 260 #define CHIPC_JCMD_ACC_PIR 0x00060000 261 #define CHIPC_JCMD_ACC_IRDR_I 0x00070000 /* rev 28: return to run-test-idle */ 262 #define CHIPC_JCMD_ACC_DR_I 0x00080000 /* rev 28: return to run-test-idle */ 263 #define CHIPC_JCMD_IRW_MASK 0x00001f00 264 #define CHIPC_JCMD_IRW_SHIFT 8 265 #define CHIPC_JCMD_DRW_MASK 0x0000003f 266 267 /* jtagctrl */ 268 #define CHIPC_JCTRL_FORCE_CLK 4 /* Force clock */ 269 #define CHIPC_JCTRL_EXT_EN 2 /* Enable external targets */ 270 #define CHIPC_JCTRL_EN 1 /* Enable Jtag master */ 271 272 /* Fields in clkdiv */ 273 #define CHIPC_CLKD_SFLASH 0x0f000000 274 #define CHIPC_CLKD_SFLASH_SHIFT 24 275 #define CHIPC_CLKD_OTP 0x000f0000 276 #define CHIPC_CLKD_OTP_SHIFT 16 277 #define CHIPC_CLKD_JTAG 0x00000f00 278 #define CHIPC_CLKD_JTAG_SHIFT 8 279 #define CHIPC_CLKD_UART 0x000000ff 280 281 #define CHIPC_CLKD2_SPROM 0x00000003 282 283 /* intstatus/intmask */ 284 #define CHIPC_CI_GPIO 0x00000001 /* gpio intr */ 285 #define CHIPC_CI_EI 0x00000002 /* extif intr (corerev >= 3) */ 286 #define CHIPC_CI_TEMP 0x00000004 /* temp. ctrl intr (corerev >= 15) */ 287 #define CHIPC_CI_SIRQ 0x00000008 /* serial IRQ intr (corerev >= 15) */ 288 #define CHIPC_CI_PMU 0x00000020 /* pmu intr (corerev >= 21) */ 289 #define CHIPC_CI_UART 0x00000040 /* uart intr (corerev >= 21) */ 290 #define CHIPC_CI_WDRESET 0x80000000 /* watchdog reset occurred */ 291 292 /* slow_clk_ctl */ 293 #define CHIPC_SCC_SS_MASK 0x00000007 /* slow clock source mask */ 294 #define CHIPC_SCC_SS_LPO 0x00000000 /* source of slow clock is LPO */ 295 #define CHIPC_SCC_SS_XTAL 0x00000001 /* source of slow clock is crystal */ 296 #define CHIPC_SCC_SS_PCI 0x00000002 /* source of slow clock is PCI */ 297 #define CHIPC_SCC_LF 0x00000200 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */ 298 #define CHIPC_SCC_LP 0x00000400 /* LPOPowerDown, 1: LPO is disabled, 299 * 0: LPO is enabled 300 */ 301 #define CHIPC_SCC_FS 0x00000800 /* ForceSlowClk, 1: sb/cores running on slow clock, 302 * 0: power logic control 303 */ 304 #define CHIPC_SCC_IP 0x00001000 /* IgnorePllOffReq, 1/0: power logic ignores/honors 305 * PLL clock disable requests from core 306 */ 307 #define CHIPC_SCC_XC 0x00002000 /* XtalControlEn, 1/0: power logic does/doesn't 308 * disable crystal when appropriate 309 */ 310 #define CHIPC_SCC_XP 0x00004000 /* XtalPU (RO), 1/0: crystal running/disabled */ 311 #define CHIPC_SCC_CD_MASK 0xffff0000 /* ClockDivider (SlowClk = 1/(4+divisor)) */ 312 #define CHIPC_SCC_CD_SHIFT 16 313 314 /* system_clk_ctl */ 315 #define CHIPC_SYCC_IE 0x00000001 /* ILPen: Enable Idle Low Power */ 316 #define CHIPC_SYCC_AE 0x00000002 /* ALPen: Enable Active Low Power */ 317 #define CHIPC_SYCC_FP 0x00000004 /* ForcePLLOn */ 318 #define CHIPC_SYCC_AR 0x00000008 /* Force ALP (or HT if ALPen is not set */ 319 #define CHIPC_SYCC_HR 0x00000010 /* Force HT */ 320 #define CHIPC_SYCC_CD_MASK 0xffff0000 /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */ 321 #define CHIPC_SYCC_CD_SHIFT 16 322 323 /* Indirect backplane access */ 324 #define CHIPC_BPIA_BYTEEN 0x0000000f 325 #define CHIPC_BPIA_SZ1 0x00000001 326 #define CHIPC_BPIA_SZ2 0x00000003 327 #define CHIPC_BPIA_SZ4 0x00000007 328 #define CHIPC_BPIA_SZ8 0x0000000f 329 #define CHIPC_BPIA_WRITE 0x00000100 330 #define CHIPC_BPIA_START 0x00000200 331 #define CHIPC_BPIA_BUSY 0x00000200 332 #define CHIPC_BPIA_ERROR 0x00000400 333 334 /* pcmcia/prog/flash_config */ 335 #define CHIPC_CF_EN 0x00000001 /* enable */ 336 #define CHIPC_CF_EM_MASK 0x0000000e /* mode */ 337 #define CHIPC_CF_EM_SHIFT 1 338 #define CHIPC_CF_EM_FLASH 0 /* flash/asynchronous mode */ 339 #define CHIPC_CF_EM_SYNC 2 /* synchronous mode */ 340 #define CHIPC_CF_EM_PCMCIA 4 /* pcmcia mode */ 341 #define CHIPC_CF_DS 0x00000010 /* destsize: 0=8bit, 1=16bit */ 342 #define CHIPC_CF_BS 0x00000020 /* byteswap */ 343 #define CHIPC_CF_CD_MASK 0x000000c0 /* clock divider */ 344 #define CHIPC_CF_CD_SHIFT 6 345 #define CHIPC_CF_CD_DIV2 0x00000000 /* backplane/2 */ 346 #define CHIPC_CF_CD_DIV3 0x00000040 /* backplane/3 */ 347 #define CHIPC_CF_CD_DIV4 0x00000080 /* backplane/4 */ 348 #define CHIPC_CF_CE 0x00000100 /* clock enable */ 349 #define CHIPC_CF_SB 0x00000200 /* size/bytestrobe (synch only) */ 350 351 /* pcmcia_memwait */ 352 #define CHIPC_PM_W0_MASK 0x0000003f /* waitcount0 */ 353 #define CHIPC_PM_W1_MASK 0x00001f00 /* waitcount1 */ 354 #define CHIPC_PM_W1_SHIFT 8 355 #define CHIPC_PM_W2_MASK 0x001f0000 /* waitcount2 */ 356 #define CHIPC_PM_W2_SHIFT 16 357 #define CHIPC_PM_W3_MASK 0x1f000000 /* waitcount3 */ 358 #define CHIPC_PM_W3_SHIFT 24 359 360 /* pcmcia_attrwait */ 361 #define CHIPC_PA_W0_MASK 0x0000003f /* waitcount0 */ 362 #define CHIPC_PA_W1_MASK 0x00001f00 /* waitcount1 */ 363 #define CHIPC_PA_W1_SHIFT 8 364 #define CHIPC_PA_W2_MASK 0x001f0000 /* waitcount2 */ 365 #define CHIPC_PA_W2_SHIFT 16 366 #define CHIPC_PA_W3_MASK 0x1f000000 /* waitcount3 */ 367 #define CHIPC_PA_W3_SHIFT 24 368 369 /* pcmcia_iowait */ 370 #define CHIPC_PI_W0_MASK 0x0000003f /* waitcount0 */ 371 #define CHIPC_PI_W1_MASK 0x00001f00 /* waitcount1 */ 372 #define CHIPC_PI_W1_SHIFT 8 373 #define CHIPC_PI_W2_MASK 0x001f0000 /* waitcount2 */ 374 #define CHIPC_PI_W2_SHIFT 16 375 #define CHIPC_PI_W3_MASK 0x1f000000 /* waitcount3 */ 376 #define CHIPC_PI_W3_SHIFT 24 377 378 /* prog_waitcount */ 379 #define CHIPC_PW_W0_MASK 0x0000001f /* waitcount0 */ 380 #define CHIPC_PW_W1_MASK 0x00001f00 /* waitcount1 */ 381 #define CHIPC_PW_W1_SHIFT 8 382 #define CHIPC_PW_W2_MASK 0x001f0000 /* waitcount2 */ 383 #define CHIPC_PW_W2_SHIFT 16 384 #define CHIPC_PW_W3_MASK 0x1f000000 /* waitcount3 */ 385 #define CHIPC_PW_W3_SHIFT 24 386 387 #define CHIPC_PW_W0 0x0000000c 388 #define CHIPC_PW_W1 0x00000a00 389 #define CHIPC_PW_W2 0x00020000 390 #define CHIPC_PW_W3 0x01000000 391 392 /* flash_waitcount */ 393 #define CHIPC_FW_W0_MASK 0x0000003f /* waitcount0 */ 394 #define CHIPC_FW_W1_MASK 0x00001f00 /* waitcount1 */ 395 #define CHIPC_FW_W1_SHIFT 8 396 #define CHIPC_FW_W2_MASK 0x001f0000 /* waitcount2 */ 397 #define CHIPC_FW_W2_SHIFT 16 398 #define CHIPC_FW_W3_MASK 0x1f000000 /* waitcount3 */ 399 #define CHIPC_FW_W3_SHIFT 24 400 401 /* When SPROM support present, fields in spromcontrol */ 402 #define CHIPC_SRC_START 0x80000000 403 #define CHIPC_SRC_BUSY 0x80000000 404 #define CHIPC_SRC_OPCODE 0x60000000 405 #define CHIPC_SRC_OP_READ 0x00000000 406 #define CHIPC_SRC_OP_WRITE 0x20000000 407 #define CHIPC_SRC_OP_WRDIS 0x40000000 408 #define CHIPC_SRC_OP_WREN 0x60000000 409 #define CHIPC_SRC_OTPSEL 0x00000010 410 #define CHIPC_SRC_LOCK 0x00000008 411 #define CHIPC_SRC_SIZE_MASK 0x00000006 412 #define CHIPC_SRC_SIZE_1K 0x00000000 413 #define CHIPC_SRC_SIZE_4K 0x00000002 414 #define CHIPC_SRC_SIZE_16K 0x00000004 415 #define CHIPC_SRC_SIZE_SHIFT 1 416 #define CHIPC_SRC_PRESENT 0x00000001 417 418 /* Fields in pmucontrol */ 419 #define CHIPC_PCTL_ILP_DIV_MASK 0xffff0000 420 #define CHIPC_PCTL_ILP_DIV_SHIFT 16 421 #define CHIPC_PCTL_PLL_PLLCTL_UPD 0x00000400 /* rev 2 */ 422 #define CHIPC_PCTL_NOILP_ON_WAIT 0x00000200 /* rev 1 */ 423 #define CHIPC_PCTL_HT_REQ_EN 0x00000100 424 #define CHIPC_PCTL_ALP_REQ_EN 0x00000080 425 #define CHIPC_PCTL_XTALFREQ_MASK 0x0000007c 426 #define CHIPC_PCTL_XTALFREQ_SHIFT 2 427 #define CHIPC_PCTL_ILP_DIV_EN 0x00000002 428 #define CHIPC_PCTL_LPO_SEL 0x00000001 429 430 /* Fields in clkstretch */ 431 #define CHIPC_CSTRETCH_HT 0xffff0000 432 #define CHIPC_CSTRETCH_ALP 0x0000ffff 433 434 /* gpiotimerval */ 435 #define CHIPC_GPIO_ONTIME_SHIFT 16 436 437 /* clockcontrol_n */ 438 #define CHIPC_CN_N1_MASK 0x3f /* n1 control */ 439 #define CHIPC_CN_N2_MASK 0x3f00 /* n2 control */ 440 #define CHIPC_CN_N2_SHIFT 8 441 #define CHIPC_CN_PLLC_MASK 0xf0000 /* pll control */ 442 #define CHIPC_CN_PLLC_SHIFT 16 443 444 /* clockcontrol_sb/pci/uart */ 445 #define CHIPC_M1_MASK 0x3f /* m1 control */ 446 #define CHIPC_M2_MASK 0x3f00 /* m2 control */ 447 #define CHIPC_M2_SHIFT 8 448 #define CHIPC_M3_MASK 0x3f0000 /* m3 control */ 449 #define CHIPC_M3_SHIFT 16 450 #define CHIPC_MC_MASK 0x1f000000 /* mux control */ 451 #define CHIPC_MC_SHIFT 24 452 453 /* N3M Clock control magic field values */ 454 #define CHIPC_F6_2 0x02 /* A factor of 2 in */ 455 #define CHIPC_F6_3 0x03 /* 6-bit fields like */ 456 #define CHIPC_F6_4 0x05 /* N1, M1 or M3 */ 457 #define CHIPC_F6_5 0x09 458 #define CHIPC_F6_6 0x11 459 #define CHIPC_F6_7 0x21 460 461 #define CHIPC_F5_BIAS 5 /* 5-bit fields get this added */ 462 463 #define CHIPC_MC_BYPASS 0x08 464 #define CHIPC_MC_M1 0x04 465 #define CHIPC_MC_M1M2 0x02 466 #define CHIPC_MC_M1M2M3 0x01 467 #define CHIPC_MC_M1M3 0x11 468 469 /* Type 2 Clock control magic field values */ 470 #define CHIPC_T2_BIAS 2 /* n1, n2, m1 & m3 bias */ 471 #define CHIPC_T2M2_BIAS 3 /* m2 bias */ 472 473 #define CHIPC_T2MC_M1BYP 1 474 #define CHIPC_T2MC_M2BYP 2 475 #define CHIPC_T2MC_M3BYP 4 476 477 /* Type 6 Clock control magic field values */ 478 #define CHIPC_T6_MMASK 1 /* bits of interest in m */ 479 #define CHIPC_T6_M0 120000000 /* sb clock for m = 0 */ 480 #define CHIPC_T6_M1 100000000 /* sb clock for m = 1 */ 481 #define CHIPC_SB2MIPS_T6(sb) (2 * (sb)) 482 483 /* Common clock base */ 484 #define CHIPC_CLOCK_BASE1 24000000 /* Half the clock freq */ 485 #define CHIPC_CLOCK_BASE2 12500000 /* Alternate crystal on some PLLs */ 486 487 /* Clock control values for 200MHz in 5350 */ 488 #define CHIPC_CLKC_5350_N 0x0311 489 #define CHIPC_CLKC_5350_M 0x04020009 490 491 /* Flash types in the chipcommon capabilities register */ 492 #define CHIPC_FLASH_NONE 0x000 /* No flash */ 493 #define CHIPC_SFLASH_ST 0x100 /* ST serial flash */ 494 #define CHIPC_SFLASH_AT 0x200 /* Atmel serial flash */ 495 #define CHIPC_PFLASH 0x700 /* Parallel flash */ 496 497 /* Bits in the ExtBus config registers */ 498 #define CHIPC_CFG_EN 0x0001 /* Enable */ 499 #define CHIPC_CFG_EM_MASK 0x000e /* Extif Mode */ 500 #define CHIPC_CFG_EM_ASYNC 0x0000 /* Async/Parallel flash */ 501 #define CHIPC_CFG_EM_SYNC 0x0002 /* Synchronous */ 502 #define CHIPC_CFG_EM_PCMCIA 0x0004 /* PCMCIA */ 503 #define CHIPC_CFG_EM_IDE 0x0006 /* IDE */ 504 #define CHIPC_CFG_DS 0x0010 /* Data size, 0=8bit, 1=16bit */ 505 #define CHIPC_CFG_CD_MASK 0x00e0 /* Sync: Clock divisor, rev >= 20 */ 506 #define CHIPC_CFG_CE 0x0100 /* Sync: Clock enable, rev >= 20 */ 507 #define CHIPC_CFG_SB 0x0200 /* Sync: Size/Bytestrobe, rev >= 20 */ 508 #define CHIPC_CFG_IS 0x0400 /* Extif Sync Clk Select, rev >= 20 */ 509 510 /* ExtBus address space */ 511 #define CHIPC_EB_BASE 0x1a000000 /* Chipc ExtBus base address */ 512 #define CHIPC_EB_PCMCIA_MEM 0x1a000000 /* PCMCIA 0 memory base address */ 513 #define CHIPC_EB_PCMCIA_IO 0x1a200000 /* PCMCIA 0 I/O base address */ 514 #define CHIPC_EB_PCMCIA_CFG 0x1a400000 /* PCMCIA 0 config base address */ 515 #define CHIPC_EB_IDE 0x1a800000 /* IDE memory base */ 516 #define CHIPC_EB_PCMCIA1_MEM 0x1a800000 /* PCMCIA 1 memory base address */ 517 #define CHIPC_EB_PCMCIA1_IO 0x1aa00000 /* PCMCIA 1 I/O base address */ 518 #define CHIPC_EB_PCMCIA1_CFG 0x1ac00000 /* PCMCIA 1 config base address */ 519 #define CHIPC_EB_PROGIF 0x1b000000 /* ProgIF Async/Sync base address */ 520 521 /* Start/busy bit in flashcontrol */ 522 #define CHIPC_SFLASH_OPCODE 0x000000ff 523 #define CHIPC_SFLASH_ACTION 0x00000700 524 #define CHIPC_SFLASH_CS_ACTIVE 0x00001000 /* Chip Select Active, rev >= 20 */ 525 #define CHIPC_SFLASH_START 0x80000000 526 #define CHIPC_SFLASH_BUSY SFLASH_START 527 528 /* flashcontrol action codes */ 529 #define CHIPC_SFLASH_ACT_OPONLY 0x0000 /* Issue opcode only */ 530 #define CHIPC_SFLASH_ACT_OP1D 0x0100 /* opcode + 1 data byte */ 531 #define CHIPC_SFLASH_ACT_OP3A 0x0200 /* opcode + 3 addr bytes */ 532 #define CHIPC_SFLASH_ACT_OP3A1D 0x0300 /* opcode + 3 addr & 1 data bytes */ 533 #define CHIPC_SFLASH_ACT_OP3A4D 0x0400 /* opcode + 3 addr & 4 data bytes */ 534 #define CHIPC_SFLASH_ACT_OP3A4X4D 0x0500 /* opcode + 3 addr, 4 don't care & 4 data bytes */ 535 #define CHIPC_SFLASH_ACT_OP3A1X4D 0x0700 /* opcode + 3 addr, 1 don't care & 4 data bytes */ 536 537 /* flashcontrol action+opcodes for ST flashes */ 538 #define CHIPC_SFLASH_ST_WREN 0x0006 /* Write Enable */ 539 #define CHIPC_SFLASH_ST_WRDIS 0x0004 /* Write Disable */ 540 #define CHIPC_SFLASH_ST_RDSR 0x0105 /* Read Status Register */ 541 #define CHIPC_SFLASH_ST_WRSR 0x0101 /* Write Status Register */ 542 #define CHIPC_SFLASH_ST_READ 0x0303 /* Read Data Bytes */ 543 #define CHIPC_SFLASH_ST_PP 0x0302 /* Page Program */ 544 #define CHIPC_SFLASH_ST_SE 0x02d8 /* Sector Erase */ 545 #define CHIPC_SFLASH_ST_BE 0x00c7 /* Bulk Erase */ 546 #define CHIPC_SFLASH_ST_DP 0x00b9 /* Deep Power-down */ 547 #define CHIPC_SFLASH_ST_RES 0x03ab /* Read Electronic Signature */ 548 #define CHIPC_SFLASH_ST_CSA 0x1000 /* Keep chip select asserted */ 549 #define CHIPC_SFLASH_ST_SSE 0x0220 /* Sub-sector Erase */ 550 551 /* Status register bits for ST flashes */ 552 #define CHIPC_SFLASH_ST_WIP 0x01 /* Write In Progress */ 553 #define CHIPC_SFLASH_ST_WEL 0x02 /* Write Enable Latch */ 554 #define CHIPC_SFLASH_ST_BP_MASK 0x1c /* Block Protect */ 555 #define CHIPC_SFLASH_ST_BP_SHIFT 2 556 #define CHIPC_SFLASH_ST_SRWD 0x80 /* Status Register Write Disable */ 557 558 /* flashcontrol action+opcodes for Atmel flashes */ 559 #define CHIPC_SFLASH_AT_READ 0x07e8 560 #define CHIPC_SFLASH_AT_PAGE_READ 0x07d2 561 #define CHIPC_SFLASH_AT_BUF1_READ 562 #define CHIPC_SFLASH_AT_BUF2_READ 563 #define CHIPC_SFLASH_AT_STATUS 0x01d7 564 #define CHIPC_SFLASH_AT_BUF1_WRITE 0x0384 565 #define CHIPC_SFLASH_AT_BUF2_WRITE 0x0387 566 #define CHIPC_SFLASH_AT_BUF1_ERASE_PROGRAM 0x0283 567 #define CHIPC_SFLASH_AT_BUF2_ERASE_PROGRAM 0x0286 568 #define CHIPC_SFLASH_AT_BUF1_PROGRAM 0x0288 569 #define CHIPC_SFLASH_AT_BUF2_PROGRAM 0x0289 570 #define CHIPC_SFLASH_AT_PAGE_ERASE 0x0281 571 #define CHIPC_SFLASH_AT_BLOCK_ERASE 0x0250 572 #define CHIPC_SFLASH_AT_BUF1_WRITE_ERASE_PROGRAM 0x0382 573 #define CHIPC_SFLASH_AT_BUF2_WRITE_ERASE_PROGRAM 0x0385 574 #define CHIPC_SFLASH_AT_BUF1_LOAD 0x0253 575 #define CHIPC_SFLASH_AT_BUF2_LOAD 0x0255 576 #define CHIPC_SFLASH_AT_BUF1_COMPARE 0x0260 577 #define CHIPC_SFLASH_AT_BUF2_COMPARE 0x0261 578 #define CHIPC_SFLASH_AT_BUF1_REPROGRAM 0x0258 579 #define CHIPC_SFLASH_AT_BUF2_REPROGRAM 0x0259 580 581 /* Status register bits for Atmel flashes */ 582 #define CHIPC_SFLASH_AT_READY 0x80 583 #define CHIPC_SFLASH_AT_MISMATCH 0x40 584 #define CHIPC_SFLASH_AT_ID_MASK 0x38 585 #define CHIPC_SFLASH_AT_ID_SHIFT 3 586 587 /* 588 * These are the UART port assignments, expressed as offsets from the base 589 * register. These assignments should hold for any serial port based on 590 * a 8250, 16450, or 16550(A). 591 */ 592 593 #define CHIPC_UART_RX 0 /* In: Receive buffer (DLAB=0) */ 594 #define CHIPC_UART_TX 0 /* Out: Transmit buffer (DLAB=0) */ 595 #define CHIPC_UART_DLL 0 /* Out: Divisor Latch Low (DLAB=1) */ 596 #define CHIPC_UART_IER 1 /* In/Out: Interrupt Enable Register (DLAB=0) */ 597 #define CHIPC_UART_DLM 1 /* Out: Divisor Latch High (DLAB=1) */ 598 #define CHIPC_UART_IIR 2 /* In: Interrupt Identity Register */ 599 #define CHIPC_UART_FCR 2 /* Out: FIFO Control Register */ 600 #define CHIPC_UART_LCR 3 /* Out: Line Control Register */ 601 #define CHIPC_UART_MCR 4 /* Out: Modem Control Register */ 602 #define CHIPC_UART_LSR 5 /* In: Line Status Register */ 603 #define CHIPC_UART_MSR 6 /* In: Modem Status Register */ 604 #define CHIPC_UART_SCR 7 /* I/O: Scratch Register */ 605 #define CHIPC_UART_LCR_DLAB 0x80 /* Divisor latch access bit */ 606 #define CHIPC_UART_LCR_WLEN8 0x03 /* Word length: 8 bits */ 607 #define CHIPC_UART_MCR_OUT2 0x08 /* MCR GPIO out 2 */ 608 #define CHIPC_UART_MCR_LOOP 0x10 /* Enable loopback test mode */ 609 #define CHIPC_UART_LSR_RX_FIFO 0x80 /* Receive FIFO error */ 610 #define CHIPC_UART_LSR_TDHR 0x40 /* Data-hold-register empty */ 611 #define CHIPC_UART_LSR_THRE 0x20 /* Transmit-hold-register empty */ 612 #define CHIPC_UART_LSR_BREAK 0x10 /* Break interrupt */ 613 #define CHIPC_UART_LSR_FRAMING 0x08 /* Framing error */ 614 #define CHIPC_UART_LSR_PARITY 0x04 /* Parity error */ 615 #define CHIPC_UART_LSR_OVERRUN 0x02 /* Overrun error */ 616 #define CHIPC_UART_LSR_RXRDY 0x01 /* Receiver ready */ 617 #define CHIPC_UART_FCR_FIFO_ENABLE 1 /* FIFO control register bit controlling FIFO enable/disable */ 618 619 /* Interrupt Identity Register (IIR) bits */ 620 #define CHIPC_UART_IIR_FIFO_MASK 0xc0 /* IIR FIFO disable/enabled mask */ 621 #define CHIPC_UART_IIR_INT_MASK 0xf /* IIR interrupt ID source */ 622 #define CHIPC_UART_IIR_MDM_CHG 0x0 /* Modem status changed */ 623 #define CHIPC_UART_IIR_NOINT 0x1 /* No interrupt pending */ 624 #define CHIPC_UART_IIR_THRE 0x2 /* THR empty */ 625 #define CHIPC_UART_IIR_RCVD_DATA 0x4 /* Received data available */ 626 #define CHIPC_UART_IIR_RCVR_STATUS 0x6 /* Receiver status */ 627 #define CHIPC_UART_IIR_CHAR_TIME 0xc /* Character time */ 628 629 /* Interrupt Enable Register (IER) bits */ 630 #define CHIPC_UART_IER_EDSSI 8 /* enable modem status interrupt */ 631 #define CHIPC_UART_IER_ELSI 4 /* enable receiver line status interrupt */ 632 #define CHIPC_UART_IER_ETBEI 2 /* enable transmitter holding register empty interrupt */ 633 #define CHIPC_UART_IER_ERBFI 1 /* enable data available interrupt */ 634 635 /* pmustatus */ 636 #define CHIPC_PST_EXTLPOAVAIL 0x0100 637 #define CHIPC_PST_WDRESET 0x0080 638 #define CHIPC_PST_INTPEND 0x0040 639 #define CHIPC_PST_SBCLKST 0x0030 640 #define CHIPC_PST_SBCLKST_ILP 0x0010 641 #define CHIPC_PST_SBCLKST_ALP 0x0020 642 #define CHIPC_PST_SBCLKST_HT 0x0030 643 #define CHIPC_PST_ALPAVAIL 0x0008 644 #define CHIPC_PST_HTAVAIL 0x0004 645 #define CHIPC_PST_RESINIT 0x0003 646 647 /* pmucapabilities */ 648 #define CHIPC_PCAP_REV_MASK 0x000000ff 649 #define CHIPC_PCAP_RC_MASK 0x00001f00 650 #define CHIPC_PCAP_RC_SHIFT 8 651 #define CHIPC_PCAP_TC_MASK 0x0001e000 652 #define CHIPC_PCAP_TC_SHIFT 13 653 #define CHIPC_PCAP_PC_MASK 0x001e0000 654 #define CHIPC_PCAP_PC_SHIFT 17 655 #define CHIPC_PCAP_VC_MASK 0x01e00000 656 #define CHIPC_PCAP_VC_SHIFT 21 657 #define CHIPC_PCAP_CC_MASK 0x1e000000 658 #define CHIPC_PCAP_CC_SHIFT 25 659 #define CHIPC_PCAP5_PC_MASK 0x003e0000 /* PMU corerev >= 5 */ 660 #define CHIPC_PCAP5_PC_SHIFT 17 661 #define CHIPC_PCAP5_VC_MASK 0x07c00000 662 #define CHIPC_PCAP5_VC_SHIFT 22 663 #define CHIPC_PCAP5_CC_MASK 0xf8000000 664 #define CHIPC_PCAP5_CC_SHIFT 27 665 666 /* PMU Resource Request Timer registers */ 667 /* This is based on PmuRev0 */ 668 #define CHIPC_PRRT_TIME_MASK 0x03ff 669 #define CHIPC_PRRT_INTEN 0x0400 670 #define CHIPC_PRRT_REQ_ACTIVE 0x0800 671 #define CHIPC_PRRT_ALP_REQ 0x1000 672 #define CHIPC_PRRT_HT_REQ 0x2000 673 674 /* PMU resource bit position */ 675 #define CHIPC_PMURES_BIT(bit) (1 << (bit)) 676 677 /* PMU resource number limit */ 678 #define CHIPC_PMURES_MAX_RESNUM 30 679 680 /* PMU chip control0 register */ 681 #define CHIPC_PMU_CHIPCTL0 0 682 683 /* PMU chip control1 register */ 684 #define CHIPC_PMU_CHIPCTL1 1 685 #define CHIPC_PMU_CC1_RXC_DLL_BYPASS 0x00010000 686 687 #define CHIPC_PMU_CC1_IF_TYPE_MASK 0x00000030 688 #define CHIPC_PMU_CC1_IF_TYPE_RMII 0x00000000 689 #define CHIPC_PMU_CC1_IF_TYPE_MII 0x00000010 690 #define CHIPC_PMU_CC1_IF_TYPE_RGMII 0x00000020 691 692 #define CHIPC_PMU_CC1_SW_TYPE_MASK 0x000000c0 693 #define CHIPC_PMU_CC1_SW_TYPE_EPHY 0x00000000 694 #define CHIPC_PMU_CC1_SW_TYPE_EPHYMII 0x00000040 695 #define CHIPC_PMU_CC1_SW_TYPE_EPHYRMII 0x00000080 696 #define CHIPC_PMU_CC1_SW_TYPE_RGMII 0x000000c0 697 698 /* PMU corerev and chip specific PLL controls. 699 * PMU<rev>_PLL<num>_XX where <rev> is PMU corerev and <num> is an arbitrary number 700 * to differentiate different PLLs controlled by the same PMU rev. 701 */ 702 /* pllcontrol registers */ 703 /* PDIV, div_phy, div_arm, div_adc, dith_sel, ioff, kpd_scale, lsb_sel, mash_sel, lf_c & lf_r */ 704 #define CHIPC_PMU0_PLL0_PLLCTL0 0 705 #define CHIPC_PMU0_PLL0_PC0_PDIV_MASK 1 706 #define CHIPC_PMU0_PLL0_PC0_PDIV_FREQ 25000 707 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_MASK 0x00000038 708 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_SHIFT 3 709 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_BASE 8 710 711 /* PC0_DIV_ARM for PLLOUT_ARM */ 712 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_110MHZ 0 713 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_97_7MHZ 1 714 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_88MHZ 2 715 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_80MHZ 3 /* Default */ 716 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_73_3MHZ 4 717 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_67_7MHZ 5 718 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_62_9MHZ 6 719 #define CHIPC_PMU0_PLL0_PC0_DIV_ARM_58_6MHZ 7 720 721 /* Wildcard base, stop_mod, en_lf_tp, en_cal & lf_r2 */ 722 #define CHIPC_PMU0_PLL0_PLLCTL1 1 723 #define CHIPC_PMU0_PLL0_PC1_WILD_INT_MASK 0xf0000000 724 #define CHIPC_PMU0_PLL0_PC1_WILD_INT_SHIFT 28 725 #define CHIPC_PMU0_PLL0_PC1_WILD_FRAC_MASK 0x0fffff00 726 #define CHIPC_PMU0_PLL0_PC1_WILD_FRAC_SHIFT 8 727 #define CHIPC_PMU0_PLL0_PC1_STOP_MOD 0x00000040 728 729 /* Wildcard base, vco_calvar, vco_swc, vco_var_selref, vso_ical & vco_sel_avdd */ 730 #define CHIPC_PMU0_PLL0_PLLCTL2 2 731 #define CHIPC_PMU0_PLL0_PC2_WILD_INT_MASK 0xf 732 #define CHIPC_PMU0_PLL0_PC2_WILD_INT_SHIFT 4 733 734 /* pllcontrol registers */ 735 /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */ 736 #define CHIPC_PMU1_PLL0_PLLCTL0 0 737 #define CHIPC_PMU1_PLL0_PC0_P1DIV_MASK 0x00f00000 738 #define CHIPC_PMU1_PLL0_PC0_P1DIV_SHIFT 20 739 #define CHIPC_PMU1_PLL0_PC0_P2DIV_MASK 0x0f000000 740 #define CHIPC_PMU1_PLL0_PC0_P2DIV_SHIFT 24 741 742 /* m<x>div */ 743 #define CHIPC_PMU1_PLL0_PLLCTL1 1 744 #define CHIPC_PMU1_PLL0_PC1_M1DIV_MASK 0x000000ff 745 #define CHIPC_PMU1_PLL0_PC1_M1DIV_SHIFT 0 746 #define CHIPC_PMU1_PLL0_PC1_M2DIV_MASK 0x0000ff00 747 #define CHIPC_PMU1_PLL0_PC1_M2DIV_SHIFT 8 748 #define CHIPC_PMU1_PLL0_PC1_M3DIV_MASK 0x00ff0000 749 #define CHIPC_PMU1_PLL0_PC1_M3DIV_SHIFT 16 750 #define CHIPC_PMU1_PLL0_PC1_M4DIV_MASK 0xff000000 751 #define CHIPC_PMU1_PLL0_PC1_M4DIV_SHIFT 24 752 753 #define CHIPC_DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT 8 754 #define CHIPC_DOT11MAC_880MHZ_CLK_DIVISOR_MASK (0xFF << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT) 755 #define CHIPC_DOT11MAC_880MHZ_CLK_DIVISOR_VAL (0xE << DOT11MAC_880MHZ_CLK_DIVISOR_SHIFT) 756 757 /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */ 758 #define CHIPC_PMU1_PLL0_PLLCTL2 2 759 #define CHIPC_PMU1_PLL0_PC2_M5DIV_MASK 0x000000ff 760 #define CHIPC_PMU1_PLL0_PC2_M5DIV_SHIFT 0 761 #define CHIPC_PMU1_PLL0_PC2_M6DIV_MASK 0x0000ff00 762 #define CHIPC_PMU1_PLL0_PC2_M6DIV_SHIFT 8 763 #define CHIPC_PMU1_PLL0_PC2_NDIV_MODE_MASK 0x000e0000 764 #define CHIPC_PMU1_PLL0_PC2_NDIV_MODE_SHIFT 17 765 #define CHIPC_PMU1_PLL0_PC2_NDIV_MODE_MASH 1 766 #define CHIPC_PMU1_PLL0_PC2_NDIV_MODE_MFB 2 /* recommended for 4319 */ 767 #define CHIPC_PMU1_PLL0_PC2_NDIV_INT_MASK 0x1ff00000 768 #define CHIPC_PMU1_PLL0_PC2_NDIV_INT_SHIFT 20 769 770 /* ndiv_frac */ 771 #define CHIPC_PMU1_PLL0_PLLCTL3 3 772 #define CHIPC_PMU1_PLL0_PC3_NDIV_FRAC_MASK 0x00ffffff 773 #define CHIPC_PMU1_PLL0_PC3_NDIV_FRAC_SHIFT 0 774 775 /* pll_ctrl */ 776 #define CHIPC_PMU1_PLL0_PLLCTL4 4 777 778 /* pll_ctrl, vco_rng, clkdrive_ch<x> */ 779 #define CHIPC_PMU1_PLL0_PLLCTL5 5 780 #define CHIPC_PMU1_PLL0_PC5_CLK_DRV_MASK 0xffffff00 781 #define CHIPC_PMU1_PLL0_PC5_CLK_DRV_SHIFT 8 782 783 /* PMU rev 2 control words */ 784 #define CHIPC_PMU2_PHY_PLL_PLLCTL 4 785 #define CHIPC_PMU2_SI_PLL_PLLCTL 10 786 787 /* PMU rev 2 */ 788 /* pllcontrol registers */ 789 /* ndiv_pwrdn, pwrdn_ch<x>, refcomp_pwrdn, dly_ch<x>, p1div, p2div, _bypass_sdmod */ 790 #define CHIPC_PMU2_PLL_PLLCTL0 0 791 #define CHIPC_PMU2_PLL_PC0_P1DIV_MASK 0x00f00000 792 #define CHIPC_PMU2_PLL_PC0_P1DIV_SHIFT 20 793 #define CHIPC_PMU2_PLL_PC0_P2DIV_MASK 0x0f000000 794 #define CHIPC_PMU2_PLL_PC0_P2DIV_SHIFT 24 795 796 /* m<x>div */ 797 #define CHIPC_PMU2_PLL_PLLCTL1 1 798 #define CHIPC_PMU2_PLL_PC1_M1DIV_MASK 0x000000ff 799 #define CHIPC_PMU2_PLL_PC1_M1DIV_SHIFT 0 800 #define CHIPC_PMU2_PLL_PC1_M2DIV_MASK 0x0000ff00 801 #define CHIPC_PMU2_PLL_PC1_M2DIV_SHIFT 8 802 #define CHIPC_PMU2_PLL_PC1_M3DIV_MASK 0x00ff0000 803 #define CHIPC_PMU2_PLL_PC1_M3DIV_SHIFT 16 804 #define CHIPC_PMU2_PLL_PC1_M4DIV_MASK 0xff000000 805 #define CHIPC_PMU2_PLL_PC1_M4DIV_SHIFT 24 806 807 /* m<x>div, ndiv_dither_mfb, ndiv_mode, ndiv_int */ 808 #define CHIPC_PMU2_PLL_PLLCTL2 2 809 #define CHIPC_PMU2_PLL_PC2_M5DIV_MASK 0x000000ff 810 #define CHIPC_PMU2_PLL_PC2_M5DIV_SHIFT 0 811 #define CHIPC_PMU2_PLL_PC2_M6DIV_MASK 0x0000ff00 812 #define CHIPC_PMU2_PLL_PC2_M6DIV_SHIFT 8 813 #define CHIPC_PMU2_PLL_PC2_NDIV_MODE_MASK 0x000e0000 814 #define CHIPC_PMU2_PLL_PC2_NDIV_MODE_SHIFT 17 815 #define CHIPC_PMU2_PLL_PC2_NDIV_INT_MASK 0x1ff00000 816 #define CHIPC_PMU2_PLL_PC2_NDIV_INT_SHIFT 20 817 818 /* ndiv_frac */ 819 #define CHIPC_PMU2_PLL_PLLCTL3 3 820 #define CHIPC_PMU2_PLL_PC3_NDIV_FRAC_MASK 0x00ffffff 821 #define CHIPC_PMU2_PLL_PC3_NDIV_FRAC_SHIFT 0 822 823 /* pll_ctrl */ 824 #define CHIPC_PMU2_PLL_PLLCTL4 4 825 826 /* pll_ctrl, vco_rng, clkdrive_ch<x> */ 827 #define CHIPC_PMU2_PLL_PLLCTL5 5 828 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH1_MASK 0x00000f00 829 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH1_SHIFT 8 830 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH2_MASK 0x0000f000 831 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH2_SHIFT 12 832 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH3_MASK 0x000f0000 833 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH3_SHIFT 16 834 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH4_MASK 0x00f00000 835 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH4_SHIFT 20 836 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH5_MASK 0x0f000000 837 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH5_SHIFT 24 838 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH6_MASK 0xf0000000 839 #define CHIPC_PMU2_PLL_PC5_CLKDRIVE_CH6_SHIFT 28 840 841 /* PMU rev 5 (& 6) */ 842 #define CHIPC_PMU5_PLL_P1P2_OFF 0 843 #define CHIPC_PMU5_PLL_P1_MASK 0x0f000000 844 #define CHIPC_PMU5_PLL_P1_SHIFT 24 845 #define CHIPC_PMU5_PLL_P2_MASK 0x00f00000 846 #define CHIPC_PMU5_PLL_P2_SHIFT 20 847 #define CHIPC_PMU5_PLL_M14_OFF 1 848 #define CHIPC_PMU5_PLL_MDIV_MASK 0x000000ff 849 #define CHIPC_PMU5_PLL_MDIV_WIDTH 8 850 #define CHIPC_PMU5_PLL_NM5_OFF 2 851 #define CHIPC_PMU5_PLL_NDIV_MASK 0xfff00000 852 #define CHIPC_PMU5_PLL_NDIV_SHIFT 20 853 #define CHIPC_PMU5_PLL_NDIV_MODE_MASK 0x000e0000 854 #define CHIPC_PMU5_PLL_NDIV_MODE_SHIFT 17 855 #define CHIPC_PMU5_PLL_FMAB_OFF 3 856 #define CHIPC_PMU5_PLL_MRAT_MASK 0xf0000000 857 #define CHIPC_PMU5_PLL_MRAT_SHIFT 28 858 #define CHIPC_PMU5_PLL_ABRAT_MASK 0x08000000 859 #define CHIPC_PMU5_PLL_ABRAT_SHIFT 27 860 #define CHIPC_PMU5_PLL_FDIV_MASK 0x07ffffff 861 #define CHIPC_PMU5_PLL_PLLCTL_OFF 4 862 #define CHIPC_PMU5_PLL_PCHI_OFF 5 863 #define CHIPC_PMU5_PLL_PCHI_MASK 0x0000003f 864 865 /* pmu XtalFreqRatio */ 866 #define CHIPC_PMU_XTALFREQ_REG_ILPCTR_MASK 0x00001FFF 867 #define CHIPC_PMU_XTALFREQ_REG_MEASURE_MASK 0x80000000 868 #define CHIPC_PMU_XTALFREQ_REG_MEASURE_SHIFT 31 869 870 /* Divider allocation in 4716/47162/5356/5357 */ 871 #define CHIPC_PMU5_MAINPLL_CPU 1 872 #define CHIPC_PMU5_MAINPLL_MEM 2 873 #define CHIPC_PMU5_MAINPLL_SI 3 874 875 #define CHIPC_PMU7_PLL_PLLCTL7 7 876 #define CHIPC_PMU7_PLL_PLLCTL8 8 877 #define CHIPC_PMU7_PLL_PLLCTL11 11 878 879 /* PLL usage in 4716/47162 */ 880 #define CHIPC_PMU4716_MAINPLL_PLL0 12 881 882 /* PLL usage in 5356/5357 */ 883 #define CHIPC_PMU5356_MAINPLL_PLL0 0 884 #define CHIPC_PMU5357_MAINPLL_PLL0 0 885 886 /* 4716/47162 resources */ 887 #define CHIPC_RES4716_PROC_PLL_ON 0x00000040 888 #define CHIPC_RES4716_PROC_HT_AVAIL 0x00000080 889 890 /* 4716/4717/4718 Chip specific ChipControl register bits */ 891 #define CHIPC_CCTRL471X_I2S_PINS_ENABLE 0x0080 /* I2S pins off by default, shared with pflash */ 892 893 /* 5354 resources */ 894 #define CHIPC_RES5354_EXT_SWITCHER_PWM 0 /* 0x00001 */ 895 #define CHIPC_RES5354_BB_SWITCHER_PWM 1 /* 0x00002 */ 896 #define CHIPC_RES5354_BB_SWITCHER_BURST 2 /* 0x00004 */ 897 #define CHIPC_RES5354_BB_EXT_SWITCHER_BURST 3 /* 0x00008 */ 898 #define CHIPC_RES5354_ILP_REQUEST 4 /* 0x00010 */ 899 #define CHIPC_RES5354_RADIO_SWITCHER_PWM 5 /* 0x00020 */ 900 #define CHIPC_RES5354_RADIO_SWITCHER_BURST 6 /* 0x00040 */ 901 #define CHIPC_RES5354_ROM_SWITCH 7 /* 0x00080 */ 902 #define CHIPC_RES5354_PA_REF_LDO 8 /* 0x00100 */ 903 #define CHIPC_RES5354_RADIO_LDO 9 /* 0x00200 */ 904 #define CHIPC_RES5354_AFE_LDO 10 /* 0x00400 */ 905 #define CHIPC_RES5354_PLL_LDO 11 /* 0x00800 */ 906 #define CHIPC_RES5354_BG_FILTBYP 12 /* 0x01000 */ 907 #define CHIPC_RES5354_TX_FILTBYP 13 /* 0x02000 */ 908 #define CHIPC_RES5354_RX_FILTBYP 14 /* 0x04000 */ 909 #define CHIPC_RES5354_XTAL_PU 15 /* 0x08000 */ 910 #define CHIPC_RES5354_XTAL_EN 16 /* 0x10000 */ 911 #define CHIPC_RES5354_BB_PLL_FILTBYP 17 /* 0x20000 */ 912 #define CHIPC_RES5354_RF_PLL_FILTBYP 18 /* 0x40000 */ 913 #define CHIPC_RES5354_BB_PLL_PU 19 /* 0x80000 */ 914 915 /* 5357 Chip specific ChipControl register bits */ 916 #define CHIPC_CCTRL5357_EXTPA (1<<14) /* extPA in ChipControl 1, bit 14 */ 917 #define CHIPC_CCTRL5357_ANT_MUX_2o3 (1<<15) /* 2o3 in ChipControl 1, bit 15 */ 918 919 /* 4328 resources */ 920 #define CHIPC_RES4328_EXT_SWITCHER_PWM 0 /* 0x00001 */ 921 #define CHIPC_RES4328_BB_SWITCHER_PWM 1 /* 0x00002 */ 922 #define CHIPC_RES4328_BB_SWITCHER_BURST 2 /* 0x00004 */ 923 #define CHIPC_RES4328_BB_EXT_SWITCHER_BURST 3 /* 0x00008 */ 924 #define CHIPC_RES4328_ILP_REQUEST 4 /* 0x00010 */ 925 #define CHIPC_RES4328_RADIO_SWITCHER_PWM 5 /* 0x00020 */ 926 #define CHIPC_RES4328_RADIO_SWITCHER_BURST 6 /* 0x00040 */ 927 #define CHIPC_RES4328_ROM_SWITCH 7 /* 0x00080 */ 928 #define CHIPC_RES4328_PA_REF_LDO 8 /* 0x00100 */ 929 #define CHIPC_RES4328_RADIO_LDO 9 /* 0x00200 */ 930 #define CHIPC_RES4328_AFE_LDO 10 /* 0x00400 */ 931 #define CHIPC_RES4328_PLL_LDO 11 /* 0x00800 */ 932 #define CHIPC_RES4328_BG_FILTBYP 12 /* 0x01000 */ 933 #define CHIPC_RES4328_TX_FILTBYP 13 /* 0x02000 */ 934 #define CHIPC_RES4328_RX_FILTBYP 14 /* 0x04000 */ 935 #define CHIPC_RES4328_XTAL_PU 15 /* 0x08000 */ 936 #define CHIPC_RES4328_XTAL_EN 16 /* 0x10000 */ 937 #define CHIPC_RES4328_BB_PLL_FILTBYP 17 /* 0x20000 */ 938 #define CHIPC_RES4328_RF_PLL_FILTBYP 18 /* 0x40000 */ 939 #define CHIPC_RES4328_BB_PLL_PU 19 /* 0x80000 */ 940 941 /* 4325 A0/A1 resources */ 942 #define CHIPC_RES4325_BUCK_BOOST_BURST 0 /* 0x00000001 */ 943 #define CHIPC_RES4325_CBUCK_BURST 1 /* 0x00000002 */ 944 #define CHIPC_RES4325_CBUCK_PWM 2 /* 0x00000004 */ 945 #define CHIPC_RES4325_CLDO_CBUCK_BURST 3 /* 0x00000008 */ 946 #define CHIPC_RES4325_CLDO_CBUCK_PWM 4 /* 0x00000010 */ 947 #define CHIPC_RES4325_BUCK_BOOST_PWM 5 /* 0x00000020 */ 948 #define CHIPC_RES4325_ILP_REQUEST 6 /* 0x00000040 */ 949 #define CHIPC_RES4325_ABUCK_BURST 7 /* 0x00000080 */ 950 #define CHIPC_RES4325_ABUCK_PWM 8 /* 0x00000100 */ 951 #define CHIPC_RES4325_LNLDO1_PU 9 /* 0x00000200 */ 952 #define CHIPC_RES4325_OTP_PU 10 /* 0x00000400 */ 953 #define CHIPC_RES4325_LNLDO3_PU 11 /* 0x00000800 */ 954 #define CHIPC_RES4325_LNLDO4_PU 12 /* 0x00001000 */ 955 #define CHIPC_RES4325_XTAL_PU 13 /* 0x00002000 */ 956 #define CHIPC_RES4325_ALP_AVAIL 14 /* 0x00004000 */ 957 #define CHIPC_RES4325_RX_PWRSW_PU 15 /* 0x00008000 */ 958 #define CHIPC_RES4325_TX_PWRSW_PU 16 /* 0x00010000 */ 959 #define CHIPC_RES4325_RFPLL_PWRSW_PU 17 /* 0x00020000 */ 960 #define CHIPC_RES4325_LOGEN_PWRSW_PU 18 /* 0x00040000 */ 961 #define CHIPC_RES4325_AFE_PWRSW_PU 19 /* 0x00080000 */ 962 #define CHIPC_RES4325_BBPLL_PWRSW_PU 20 /* 0x00100000 */ 963 #define CHIPC_RES4325_HT_AVAIL 21 /* 0x00200000 */ 964 965 /* 4325 B0/C0 resources */ 966 #define CHIPC_RES4325B0_CBUCK_LPOM 1 /* 0x00000002 */ 967 #define CHIPC_RES4325B0_CBUCK_BURST 2 /* 0x00000004 */ 968 #define CHIPC_RES4325B0_CBUCK_PWM 3 /* 0x00000008 */ 969 #define CHIPC_RES4325B0_CLDO_PU 4 /* 0x00000010 */ 970 971 /* 4325 C1 resources */ 972 #define CHIPC_RES4325C1_LNLDO2_PU 12 /* 0x00001000 */ 973 974 /* 4325 chip-specific ChipStatus register bits */ 975 #define CHIPC_CST4325_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK 976 #define CHIPC_CST4325_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT 977 #define CHIPC_CST4325_SDIO_USB_MODE_MASK 0x00000004 978 #define CHIPC_CST4325_SDIO_USB_MODE_SHIFT 2 979 #define CHIPC_CST4325_RCAL_VALID_MASK 0x00000008 980 #define CHIPC_CST4325_RCAL_VALID_SHIFT 3 981 #define CHIPC_CST4325_RCAL_VALUE_MASK 0x000001f0 982 #define CHIPC_CST4325_RCAL_VALUE_SHIFT 4 983 #define CHIPC_CST4325_PMUTOP_2B_MASK 0x00000200 /* 1 for 2b, 0 for to 2a */ 984 #define CHIPC_CST4325_PMUTOP_2B_SHIFT 9 985 986 #define CHIPC_RES4329_RESERVED0 0 /* 0x00000001 */ 987 #define CHIPC_RES4329_CBUCK_LPOM 1 /* 0x00000002 */ 988 #define CHIPC_RES4329_CBUCK_BURST 2 /* 0x00000004 */ 989 #define CHIPC_RES4329_CBUCK_PWM 3 /* 0x00000008 */ 990 #define CHIPC_RES4329_CLDO_PU 4 /* 0x00000010 */ 991 #define CHIPC_RES4329_PALDO_PU 5 /* 0x00000020 */ 992 #define CHIPC_RES4329_ILP_REQUEST 6 /* 0x00000040 */ 993 #define CHIPC_RES4329_RESERVED7 7 /* 0x00000080 */ 994 #define CHIPC_RES4329_RESERVED8 8 /* 0x00000100 */ 995 #define CHIPC_RES4329_LNLDO1_PU 9 /* 0x00000200 */ 996 #define CHIPC_RES4329_OTP_PU 10 /* 0x00000400 */ 997 #define CHIPC_RES4329_RESERVED11 11 /* 0x00000800 */ 998 #define CHIPC_RES4329_LNLDO2_PU 12 /* 0x00001000 */ 999 #define CHIPC_RES4329_XTAL_PU 13 /* 0x00002000 */ 1000 #define CHIPC_RES4329_ALP_AVAIL 14 /* 0x00004000 */ 1001 #define CHIPC_RES4329_RX_PWRSW_PU 15 /* 0x00008000 */ 1002 #define CHIPC_RES4329_TX_PWRSW_PU 16 /* 0x00010000 */ 1003 #define CHIPC_RES4329_RFPLL_PWRSW_PU 17 /* 0x00020000 */ 1004 #define CHIPC_RES4329_LOGEN_PWRSW_PU 18 /* 0x00040000 */ 1005 #define CHIPC_RES4329_AFE_PWRSW_PU 19 /* 0x00080000 */ 1006 #define CHIPC_RES4329_BBPLL_PWRSW_PU 20 /* 0x00100000 */ 1007 #define CHIPC_RES4329_HT_AVAIL 21 /* 0x00200000 */ 1008 1009 /* 4329 chip-specific ChipStatus register bits */ 1010 #define CHIPC_CST4329_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK 1011 #define CHIPC_CST4329_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT 1012 #define CHIPC_CST4329_SPI_SDIO_MODE_MASK 0x00000004 1013 #define CHIPC_CST4329_SPI_SDIO_MODE_SHIFT 2 1014 1015 /* 4312 chip-specific ChipStatus register bits */ 1016 #define CHIPC_CST4312_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK 1017 #define CHIPC_CST4312_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT 1018 1019 /* 4312 resources (all PMU chips with little memory constraint) */ 1020 #define CHIPC_RES4312_SWITCHER_BURST 0 /* 0x00000001 */ 1021 #define CHIPC_RES4312_SWITCHER_PWM 1 /* 0x00000002 */ 1022 #define CHIPC_RES4312_PA_REF_LDO 2 /* 0x00000004 */ 1023 #define CHIPC_RES4312_CORE_LDO_BURST 3 /* 0x00000008 */ 1024 #define CHIPC_RES4312_CORE_LDO_PWM 4 /* 0x00000010 */ 1025 #define CHIPC_RES4312_RADIO_LDO 5 /* 0x00000020 */ 1026 #define CHIPC_RES4312_ILP_REQUEST 6 /* 0x00000040 */ 1027 #define CHIPC_RES4312_BG_FILTBYP 7 /* 0x00000080 */ 1028 #define CHIPC_RES4312_TX_FILTBYP 8 /* 0x00000100 */ 1029 #define CHIPC_RES4312_RX_FILTBYP 9 /* 0x00000200 */ 1030 #define CHIPC_RES4312_XTAL_PU 10 /* 0x00000400 */ 1031 #define CHIPC_RES4312_ALP_AVAIL 11 /* 0x00000800 */ 1032 #define CHIPC_RES4312_BB_PLL_FILTBYP 12 /* 0x00001000 */ 1033 #define CHIPC_RES4312_RF_PLL_FILTBYP 13 /* 0x00002000 */ 1034 #define CHIPC_RES4312_HT_AVAIL 14 /* 0x00004000 */ 1035 1036 /* 4322 resources */ 1037 #define CHIPC_RES4322_RF_LDO 0 1038 #define CHIPC_RES4322_ILP_REQUEST 1 1039 #define CHIPC_RES4322_XTAL_PU 2 1040 #define CHIPC_RES4322_ALP_AVAIL 3 1041 #define CHIPC_RES4322_SI_PLL_ON 4 1042 #define CHIPC_RES4322_HT_SI_AVAIL 5 1043 #define CHIPC_RES4322_PHY_PLL_ON 6 1044 #define CHIPC_RES4322_HT_PHY_AVAIL 7 1045 #define CHIPC_RES4322_OTP_PU 8 1046 1047 /* 4322 chip-specific ChipStatus register bits */ 1048 #define CHIPC_CST4322_XTAL_FREQ_20_40MHZ 0x00000020 1049 #define CHIPC_CST4322_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R23_MASK 1050 #define CHIPC_CST4322_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R23_SHIFT 1051 #define CHIPC_CST4322_PCI_OR_USB 0x00000100 1052 #define CHIPC_CST4322_BOOT_MASK 0x00000600 1053 #define CHIPC_CST4322_BOOT_SHIFT 9 1054 #define CHIPC_CST4322_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */ 1055 #define CHIPC_CST4322_BOOT_FROM_ROM 1 /* boot from ROM */ 1056 #define CHIPC_CST4322_BOOT_FROM_FLASH 2 /* boot from FLASH */ 1057 #define CHIPC_CST4322_BOOT_FROM_INVALID 3 1058 #define CHIPC_CST4322_ILP_DIV_EN 0x00000800 1059 #define CHIPC_CST4322_FLASH_TYPE_MASK 0x00001000 1060 #define CHIPC_CST4322_FLASH_TYPE_SHIFT 12 1061 #define CHIPC_CST4322_FLASH_TYPE_SHIFT_ST 0 /* ST serial FLASH */ 1062 #define CHIPC_CST4322_FLASH_TYPE_SHIFT_ATMEL 1 /* ATMEL flash */ 1063 #define CHIPC_CST4322_ARM_TAP_SEL 0x00002000 1064 #define CHIPC_CST4322_RES_INIT_MODE_MASK 0x0000c000 1065 #define CHIPC_CST4322_RES_INIT_MODE_SHIFT 14 1066 #define CHIPC_CST4322_RES_INIT_MODE_ILPAVAIL 0 /* resinitmode: ILP available */ 1067 #define CHIPC_CST4322_RES_INIT_MODE_ILPREQ 1 /* resinitmode: ILP request */ 1068 #define CHIPC_CST4322_RES_INIT_MODE_ALPAVAIL 2 /* resinitmode: ALP available */ 1069 #define CHIPC_CST4322_RES_INIT_MODE_HTAVAIL 3 /* resinitmode: HT available */ 1070 #define CHIPC_CST4322_PCIPLLCLK_GATING 0x00010000 1071 #define CHIPC_CST4322_CLK_SWITCH_PCI_TO_ALP 0x00020000 1072 #define CHIPC_CST4322_PCI_CARDBUS_MODE 0x00040000 1073 1074 /* 43224 chip-specific ChipControl register bits */ 1075 #define CHIPC_CCTRL43224_GPIO_TOGGLE 0x8000 1076 #define CHIPC_CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0 /* 12 mA drive strength */ 1077 #define CHIPC_CCTRL_43224B0_12MA_LED_DRIVE 0xF0 /* 12 mA drive strength for later 43224s */ 1078 1079 /* 43236 resources */ 1080 #define CHIPC_RES43236_REGULATOR 0 1081 #define CHIPC_RES43236_ILP_REQUEST 1 1082 #define CHIPC_RES43236_XTAL_PU 2 1083 #define CHIPC_RES43236_ALP_AVAIL 3 1084 #define CHIPC_RES43236_SI_PLL_ON 4 1085 #define CHIPC_RES43236_HT_SI_AVAIL 5 1086 1087 /* 43236 chip-specific ChipControl register bits */ 1088 #define CHIPC_CCTRL43236_BT_COEXIST (1<<0) /* 0 disable */ 1089 #define CHIPC_CCTRL43236_SECI (1<<1) /* 0 SECI is disabled (JATG functional) */ 1090 #define CHIPC_CCTRL43236_EXT_LNA (1<<2) /* 0 disable */ 1091 #define CHIPC_CCTRL43236_ANT_MUX_2o3 (1<<3) /* 2o3 mux, chipcontrol bit 3 */ 1092 #define CHIPC_CCTRL43236_GSIO (1<<4) /* 0 disable */ 1093 1094 /* 43236 Chip specific ChipStatus register bits */ 1095 #define CHIPC_CST43236_SFLASH_MASK 0x00000040 1096 #define CHIPC_CST43236_OTP_SEL_MASK 0x00000080 1097 #define CHIPC_CST43236_OTP_SEL_SHIFT 7 1098 #define CHIPC_CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */ 1099 #define CHIPC_CST43236_BP_CLK 0x00000200 /* 120/96Mbps */ 1100 #define CHIPC_CST43236_BOOT_MASK 0x00001800 1101 #define CHIPC_CST43236_BOOT_SHIFT 11 1102 #define CHIPC_CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */ 1103 #define CHIPC_CST43236_BOOT_FROM_ROM 1 /* boot from ROM */ 1104 #define CHIPC_CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */ 1105 #define CHIPC_CST43236_BOOT_FROM_INVALID 3 1106 1107 /* 4331 resources */ 1108 #define CHIPC_RES4331_REGULATOR 0 1109 #define CHIPC_RES4331_ILP_REQUEST 1 1110 #define CHIPC_RES4331_XTAL_PU 2 1111 #define CHIPC_RES4331_ALP_AVAIL 3 1112 #define CHIPC_RES4331_SI_PLL_ON 4 1113 #define CHIPC_RES4331_HT_SI_AVAIL 5 1114 1115 /* 4331 chip-specific ChipControl register bits */ 1116 #define CHIPC_CCTRL4331_BT_COEXIST (1<<0) /* 0 disable */ 1117 #define CHIPC_CCTRL4331_SECI (1<<1) /* 0 SECI is disabled (JATG functional) */ 1118 #define CHIPC_CCTRL4331_EXT_LNA (1<<2) /* 0 disable */ 1119 #define CHIPC_CCTRL4331_SPROM_GPIO13_15 (1<<3) /* sprom/gpio13-15 mux */ 1120 #define CHIPC_CCTRL4331_EXTPA_EN (1<<4) /* 0 ext pa disable, 1 ext pa enabled */ 1121 #define CHIPC_CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5) /* set drive out GPIO_CLK on sprom_cs pin */ 1122 #define CHIPC_CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6) /* use sprom_cs pin as PCIE mdio interface */ 1123 #define CHIPC_CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7) /* aband extpa will be at gpio2/5 and sprom_dout */ 1124 #define CHIPC_CCTRL4331_OVR_PIPEAUXCLKEN (1<<8) /* override core control on pipe_AuxClkEnable */ 1125 #define CHIPC_CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9) /* override core control on pipe_AuxPowerDown */ 1126 #define CHIPC_CCTRL4331_PCIE_AUXCLKEN (1<<10) /* pcie_auxclkenable */ 1127 #define CHIPC_CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11) /* pcie_pipe_pllpowerdown */ 1128 #define CHIPC_CCTRL4331_EXTPA_EN2 (1<<12) /* 0 ext pa2 disable, 1 ext pa2 enabled */ 1129 #define CHIPC_CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16) /* enable bt_shd0 at gpio4 */ 1130 #define CHIPC_CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17) /* enable bt_shd1 at gpio5 */ 1131 1132 /* 4331 Chip specific ChipStatus register bits */ 1133 #define CHIPC_CST4331_XTAL_FREQ 0x00000001 /* crystal frequency 20/40Mhz */ 1134 #define CHIPC_CST4331_SPROM_PRESENT 0x00000002 1135 #define CHIPC_CST4331_OTP_PRESENT 0x00000004 1136 #define CHIPC_CST4331_LDO_RF 0x00000008 1137 #define CHIPC_CST4331_LDO_PAR 0x00000010 1138 1139 /* 4315 resources */ 1140 #define CHIPC_RES4315_CBUCK_LPOM 1 /* 0x00000002 */ 1141 #define CHIPC_RES4315_CBUCK_BURST 2 /* 0x00000004 */ 1142 #define CHIPC_RES4315_CBUCK_PWM 3 /* 0x00000008 */ 1143 #define CHIPC_RES4315_CLDO_PU 4 /* 0x00000010 */ 1144 #define CHIPC_RES4315_PALDO_PU 5 /* 0x00000020 */ 1145 #define CHIPC_RES4315_ILP_REQUEST 6 /* 0x00000040 */ 1146 #define CHIPC_RES4315_LNLDO1_PU 9 /* 0x00000200 */ 1147 #define CHIPC_RES4315_OTP_PU 10 /* 0x00000400 */ 1148 #define CHIPC_RES4315_LNLDO2_PU 12 /* 0x00001000 */ 1149 #define CHIPC_RES4315_XTAL_PU 13 /* 0x00002000 */ 1150 #define CHIPC_RES4315_ALP_AVAIL 14 /* 0x00004000 */ 1151 #define CHIPC_RES4315_RX_PWRSW_PU 15 /* 0x00008000 */ 1152 #define CHIPC_RES4315_TX_PWRSW_PU 16 /* 0x00010000 */ 1153 #define CHIPC_RES4315_RFPLL_PWRSW_PU 17 /* 0x00020000 */ 1154 #define CHIPC_RES4315_LOGEN_PWRSW_PU 18 /* 0x00040000 */ 1155 #define CHIPC_RES4315_AFE_PWRSW_PU 19 /* 0x00080000 */ 1156 #define CHIPC_RES4315_BBPLL_PWRSW_PU 20 /* 0x00100000 */ 1157 #define CHIPC_RES4315_HT_AVAIL 21 /* 0x00200000 */ 1158 1159 /* 4315 chip-specific ChipStatus register bits */ 1160 #define CHIPC_CST4315_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK 1161 #define CHIPC_CST4315_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT 1162 #define CHIPC_CST4315_SDIO_MODE 0x00000004 /* gpio [8], sdio/usb mode */ 1163 #define CHIPC_CST4315_RCAL_VALID 0x00000008 1164 #define CHIPC_CST4315_RCAL_VALUE_MASK 0x000001f0 1165 #define CHIPC_CST4315_RCAL_VALUE_SHIFT 4 1166 #define CHIPC_CST4315_PALDO_EXTPNP 0x00000200 /* PALDO is configured with external PNP */ 1167 #define CHIPC_CST4315_CBUCK_MODE_MASK 0x00000c00 1168 #define CHIPC_CST4315_CBUCK_MODE_BURST 0x00000400 1169 #define CHIPC_CST4315_CBUCK_MODE_LPBURST 0x00000c00 1170 1171 /* 4319 resources */ 1172 #define CHIPC_RES4319_CBUCK_LPOM 1 /* 0x00000002 */ 1173 #define CHIPC_RES4319_CBUCK_BURST 2 /* 0x00000004 */ 1174 #define CHIPC_RES4319_CBUCK_PWM 3 /* 0x00000008 */ 1175 #define CHIPC_RES4319_CLDO_PU 4 /* 0x00000010 */ 1176 #define CHIPC_RES4319_PALDO_PU 5 /* 0x00000020 */ 1177 #define CHIPC_RES4319_ILP_REQUEST 6 /* 0x00000040 */ 1178 #define CHIPC_RES4319_LNLDO1_PU 9 /* 0x00000200 */ 1179 #define CHIPC_RES4319_OTP_PU 10 /* 0x00000400 */ 1180 #define CHIPC_RES4319_LNLDO2_PU 12 /* 0x00001000 */ 1181 #define CHIPC_RES4319_XTAL_PU 13 /* 0x00002000 */ 1182 #define CHIPC_RES4319_ALP_AVAIL 14 /* 0x00004000 */ 1183 #define CHIPC_RES4319_RX_PWRSW_PU 15 /* 0x00008000 */ 1184 #define CHIPC_RES4319_TX_PWRSW_PU 16 /* 0x00010000 */ 1185 #define CHIPC_RES4319_RFPLL_PWRSW_PU 17 /* 0x00020000 */ 1186 #define CHIPC_RES4319_LOGEN_PWRSW_PU 18 /* 0x00040000 */ 1187 #define CHIPC_RES4319_AFE_PWRSW_PU 19 /* 0x00080000 */ 1188 #define CHIPC_RES4319_BBPLL_PWRSW_PU 20 /* 0x00100000 */ 1189 #define CHIPC_RES4319_HT_AVAIL 21 /* 0x00200000 */ 1190 1191 /* 4319 chip-specific ChipStatus register bits */ 1192 #define CHIPC_CST4319_SPI_CPULESSUSB 0x00000001 1193 #define CHIPC_CST4319_SPI_CLK_POL 0x00000002 1194 #define CHIPC_CST4319_SPI_CLK_PH 0x00000008 1195 #define CHIPC_CST4319_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R23_MASK /* gpio [7:6], SDIO CIS selection */ 1196 #define CHIPC_CST4319_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R23_SHIFT 1197 #define CHIPC_CST4319_SDIO_USB_MODE 0x00000100 /* gpio [8], sdio/usb mode */ 1198 #define CHIPC_CST4319_REMAP_SEL_MASK 0x00000600 1199 #define CHIPC_CST4319_ILPDIV_EN 0x00000800 1200 #define CHIPC_CST4319_XTAL_PD_POL 0x00001000 1201 #define CHIPC_CST4319_LPO_SEL 0x00002000 1202 #define CHIPC_CST4319_RES_INIT_MODE 0x0000c000 1203 #define CHIPC_CST4319_PALDO_EXTPNP 0x00010000 /* PALDO is configured with external PNP */ 1204 #define CHIPC_CST4319_CBUCK_MODE_MASK 0x00060000 1205 #define CHIPC_CST4319_CBUCK_MODE_BURST 0x00020000 1206 #define CHIPC_CST4319_CBUCK_MODE_LPBURST 0x00060000 1207 #define CHIPC_CST4319_RCAL_VALID 0x01000000 1208 #define CHIPC_CST4319_RCAL_VALUE_MASK 0x3e000000 1209 #define CHIPC_CST4319_RCAL_VALUE_SHIFT 25 1210 1211 #define CHIPC_PMU1_PLL0_CHIPCTL0 0 1212 #define CHIPC_PMU1_PLL0_CHIPCTL1 1 1213 #define CHIPC_PMU1_PLL0_CHIPCTL2 2 1214 #define CHIPC_CCTL_4319USB_XTAL_SEL_MASK 0x00180000 1215 #define CHIPC_CCTL_4319USB_XTAL_SEL_SHIFT 19 1216 #define CHIPC_CCTL_4319USB_48MHZ_PLL_SEL 1 1217 #define CHIPC_CCTL_4319USB_24MHZ_PLL_SEL 2 1218 1219 /* PMU resources for 4336 */ 1220 #define CHIPC_RES4336_CBUCK_LPOM 0 1221 #define CHIPC_RES4336_CBUCK_BURST 1 1222 #define CHIPC_RES4336_CBUCK_LP_PWM 2 1223 #define CHIPC_RES4336_CBUCK_PWM 3 1224 #define CHIPC_RES4336_CLDO_PU 4 1225 #define CHIPC_RES4336_DIS_INT_RESET_PD 5 1226 #define CHIPC_RES4336_ILP_REQUEST 6 1227 #define CHIPC_RES4336_LNLDO_PU 7 1228 #define CHIPC_RES4336_LDO3P3_PU 8 1229 #define CHIPC_RES4336_OTP_PU 9 1230 #define CHIPC_RES4336_XTAL_PU 10 1231 #define CHIPC_RES4336_ALP_AVAIL 11 1232 #define CHIPC_RES4336_RADIO_PU 12 1233 #define CHIPC_RES4336_BG_PU 13 1234 #define CHIPC_RES4336_VREG1p4_PU_PU 14 1235 #define CHIPC_RES4336_AFE_PWRSW_PU 15 1236 #define CHIPC_RES4336_RX_PWRSW_PU 16 1237 #define CHIPC_RES4336_TX_PWRSW_PU 17 1238 #define CHIPC_RES4336_BB_PWRSW_PU 18 1239 #define CHIPC_RES4336_SYNTH_PWRSW_PU 19 1240 #define CHIPC_RES4336_MISC_PWRSW_PU 20 1241 #define CHIPC_RES4336_LOGEN_PWRSW_PU 21 1242 #define CHIPC_RES4336_BBPLL_PWRSW_PU 22 1243 #define CHIPC_RES4336_MACPHY_CLKAVAIL 23 1244 #define CHIPC_RES4336_HT_AVAIL 24 1245 #define CHIPC_RES4336_RSVD 25 1246 1247 /* 4336 chip-specific ChipStatus register bits */ 1248 #define CHIPC_CST4336_SPI_MODE_MASK 0x00000001 1249 #define CHIPC_CST4336_SPROM_PRESENT 0x00000002 1250 #define CHIPC_CST4336_OTP_PRESENT 0x00000004 1251 #define CHIPC_CST4336_ARMREMAP_0 0x00000008 1252 #define CHIPC_CST4336_ILPDIV_EN_MASK 0x00000010 1253 #define CHIPC_CST4336_ILPDIV_EN_SHIFT 4 1254 #define CHIPC_CST4336_XTAL_PD_POL_MASK 0x00000020 1255 #define CHIPC_CST4336_XTAL_PD_POL_SHIFT 5 1256 #define CHIPC_CST4336_LPO_SEL_MASK 0x00000040 1257 #define CHIPC_CST4336_LPO_SEL_SHIFT 6 1258 #define CHIPC_CST4336_RES_INIT_MODE_MASK 0x00000180 1259 #define CHIPC_CST4336_RES_INIT_MODE_SHIFT 7 1260 #define CHIPC_CST4336_CBUCK_MODE_MASK 0x00000600 1261 #define CHIPC_CST4336_CBUCK_MODE_SHIFT 9 1262 1263 /* 4330 resources */ 1264 #define CHIPC_RES4330_CBUCK_LPOM 0 1265 #define CHIPC_RES4330_CBUCK_BURST 1 1266 #define CHIPC_RES4330_CBUCK_LP_PWM 2 1267 #define CHIPC_RES4330_CBUCK_PWM 3 1268 #define CHIPC_RES4330_CLDO_PU 4 1269 #define CHIPC_RES4330_DIS_INT_RESET_PD 5 1270 #define CHIPC_RES4330_ILP_REQUEST 6 1271 #define CHIPC_RES4330_LNLDO_PU 7 1272 #define CHIPC_RES4330_LDO3P3_PU 8 1273 #define CHIPC_RES4330_OTP_PU 9 1274 #define CHIPC_RES4330_XTAL_PU 10 1275 #define CHIPC_RES4330_ALP_AVAIL 11 1276 #define CHIPC_RES4330_RADIO_PU 12 1277 #define CHIPC_RES4330_BG_PU 13 1278 #define CHIPC_RES4330_VREG1p4_PU_PU 14 1279 #define CHIPC_RES4330_AFE_PWRSW_PU 15 1280 #define CHIPC_RES4330_RX_PWRSW_PU 16 1281 #define CHIPC_RES4330_TX_PWRSW_PU 17 1282 #define CHIPC_RES4330_BB_PWRSW_PU 18 1283 #define CHIPC_RES4330_SYNTH_PWRSW_PU 19 1284 #define CHIPC_RES4330_MISC_PWRSW_PU 20 1285 #define CHIPC_RES4330_LOGEN_PWRSW_PU 21 1286 #define CHIPC_RES4330_BBPLL_PWRSW_PU 22 1287 #define CHIPC_RES4330_MACPHY_CLKAVAIL 23 1288 #define CHIPC_RES4330_HT_AVAIL 24 1289 #define CHIPC_RES4330_5gRX_PWRSW_PU 25 1290 #define CHIPC_RES4330_5gTX_PWRSW_PU 26 1291 #define CHIPC_RES4330_5g_LOGEN_PWRSW_PU 27 1292 1293 /* 4330 chip-specific ChipStatus register bits */ 1294 #define CHIPC_CST4330_CHIPMODE_SDIOD(cs) (((cs) & 0x7) < 6) /* SDIO || gSPI */ 1295 #define CHIPC_CST4330_CHIPMODE_USB20D(cs) (((cs) & 0x7) >= 6) /* USB || USBDA */ 1296 #define CHIPC_CST4330_CHIPMODE_SDIO(cs) (((cs) & 0x4) == 0) /* SDIO */ 1297 #define CHIPC_CST4330_CHIPMODE_GSPI(cs) (((cs) & 0x6) == 4) /* gSPI */ 1298 #define CHIPC_CST4330_CHIPMODE_USB(cs) (((cs) & 0x7) == 6) /* USB packet-oriented */ 1299 #define CHIPC_CST4330_CHIPMODE_USBDA(cs) (((cs) & 0x7) == 7) /* USB Direct Access */ 1300 #define CHIPC_CST4330_OTP_PRESENT 0x00000010 1301 #define CHIPC_CST4330_LPO_AUTODET_EN 0x00000020 1302 #define CHIPC_CST4330_ARMREMAP_0 0x00000040 1303 #define CHIPC_CST4330_SPROM_PRESENT 0x00000080 /* takes priority over OTP if both set */ 1304 #define CHIPC_CST4330_ILPDIV_EN 0x00000100 1305 #define CHIPC_CST4330_LPO_SEL 0x00000200 1306 #define CHIPC_CST4330_RES_INIT_MODE_SHIFT 10 1307 #define CHIPC_CST4330_RES_INIT_MODE_MASK 0x00000c00 1308 #define CHIPC_CST4330_CBUCK_MODE_SHIFT 12 1309 #define CHIPC_CST4330_CBUCK_MODE_MASK 0x00003000 1310 #define CHIPC_CST4330_CBUCK_POWER_OK 0x00004000 1311 #define CHIPC_CST4330_BB_PLL_LOCKED 0x00008000 1312 #define CHIPC_SOCDEVRAM_4330_BP_ADDR 0x1E000000 1313 #define CHIPC_SOCDEVRAM_4330_ARM_ADDR 0x00800000 1314 1315 /* 4313 resources */ 1316 #define CHIPC_RES4313_BB_PU_RSRC 0 1317 #define CHIPC_RES4313_ILP_REQ_RSRC 1 1318 #define CHIPC_RES4313_XTAL_PU_RSRC 2 1319 #define CHIPC_RES4313_ALP_AVAIL_RSRC 3 1320 #define CHIPC_RES4313_RADIO_PU_RSRC 4 1321 #define CHIPC_RES4313_BG_PU_RSRC 5 1322 #define CHIPC_RES4313_VREG1P4_PU_RSRC 6 1323 #define CHIPC_RES4313_AFE_PWRSW_RSRC 7 1324 #define CHIPC_RES4313_RX_PWRSW_RSRC 8 1325 #define CHIPC_RES4313_TX_PWRSW_RSRC 9 1326 #define CHIPC_RES4313_BB_PWRSW_RSRC 10 1327 #define CHIPC_RES4313_SYNTH_PWRSW_RSRC 11 1328 #define CHIPC_RES4313_MISC_PWRSW_RSRC 12 1329 #define CHIPC_RES4313_BB_PLL_PWRSW_RSRC 13 1330 #define CHIPC_RES4313_HT_AVAIL_RSRC 14 1331 #define CHIPC_RES4313_MACPHY_CLK_AVAIL_RSRC 15 1332 1333 /* 4313 chip-specific ChipStatus register bits */ 1334 #define CHIPC_CST4313_SPROM_PRESENT 1 1335 #define CHIPC_CST4313_OTP_PRESENT 2 1336 #define CHIPC_CST4313_SPROM_OTP_SEL_MASK 0x00000002 1337 #define CHIPC_CST4313_SPROM_OTP_SEL_SHIFT 0 1338 1339 /* 4313 Chip specific ChipControl register bits */ 1340 #define CHIPC_CCTRL_4313_12MA_LED_DRIVE 0x00000007 /* 12 mA drive strengh for later 4313 */ 1341 1342 /* 43228 resources */ 1343 #define CHIPC_RES43228_NOT_USED 0 1344 #define CHIPC_RES43228_ILP_REQUEST 1 1345 #define CHIPC_RES43228_XTAL_PU 2 1346 #define CHIPC_RES43228_ALP_AVAIL 3 1347 #define CHIPC_RES43228_PLL_EN 4 1348 #define CHIPC_RES43228_HT_PHY_AVAIL 5 1349 1350 /* 43228 chipstatus reg bits */ 1351 #define CHIPC_CST43228_ILP_DIV_EN 0x1 1352 #define CHIPC_CST43228_OTP_PRESENT 0x2 1353 #define CHIPC_CST43228_SERDES_REFCLK_PADSEL 0x4 1354 #define CHIPC_CST43228_SDIO_MODE 0x8 1355 1356 #define CHIPC_CST43228_SDIO_OTP_PRESENT 0x10 1357 #define CHIPC_CST43228_SDIO_RESET 0x20 1358 1359 /* 1360 * Maximum delay for the PMU state transition in us. 1361 * This is an upper bound intended for spinwaits etc. 1362 */ 1363 #define CHIPC_PMU_MAX_TRANSITION_DLY 15000 1364 1365 /* PMU resource up transition time in ILP cycles */ 1366 #define CHIPC_PMURES_UP_TRANSITION 2 1367 1368 /* 1369 * Register eci_inputlo bitfield values. 1370 * - BT packet type information bits [7:0] 1371 */ 1372 /* [3:0] - Task (link) type */ 1373 #define CHIPC_BT_ACL 0x00 1374 #define CHIPC_BT_SCO 0x01 1375 #define CHIPC_BT_eSCO 0x02 1376 #define CHIPC_BT_A2DP 0x03 1377 #define CHIPC_BT_SNIFF 0x04 1378 #define CHIPC_BT_PAGE_SCAN 0x05 1379 #define CHIPC_BT_INQUIRY_SCAN 0x06 1380 #define CHIPC_BT_PAGE 0x07 1381 #define CHIPC_BT_INQUIRY 0x08 1382 #define CHIPC_BT_MSS 0x09 1383 #define CHIPC_BT_PARK 0x0a 1384 #define CHIPC_BT_RSSISCAN 0x0b 1385 #define CHIPC_BT_MD_ACL 0x0c 1386 #define CHIPC_BT_MD_eSCO 0x0d 1387 #define CHIPC_BT_SCAN_WITH_SCO_LINK 0x0e 1388 #define CHIPC_BT_SCAN_WITHOUT_SCO_LINK 0x0f 1389 /* [7:4] = packet duration code */ 1390 /* [8] - Master / Slave */ 1391 #define CHIPC_BT_MASTER 0 1392 #define CHIPC_BT_SLAVE 1 1393 /* [11:9] - multi-level priority */ 1394 #define CHIPC_BT_LOWEST_PRIO 0x0 1395 #define CHIPC_BT_HIGHEST_PRIO 0x3 1396 1397 #endif /* _BHND_CORES_CHIPC_CHIPCREG_H_ */ 1398