15591b213SSam Leffler /*- 210ad9a77SSam Leffler * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 35591b213SSam Leffler * All rights reserved. 45591b213SSam Leffler * 55591b213SSam Leffler * Redistribution and use in source and binary forms, with or without 65591b213SSam Leffler * modification, are permitted provided that the following conditions 75591b213SSam Leffler * are met: 85591b213SSam Leffler * 1. Redistributions of source code must retain the above copyright 95591b213SSam Leffler * notice, this list of conditions and the following disclaimer, 105591b213SSam Leffler * without modification. 115591b213SSam Leffler * 2. Redistributions in binary form must reproduce at minimum a disclaimer 125591b213SSam Leffler * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 135591b213SSam Leffler * redistribution must be conditioned upon including a substantially 145591b213SSam Leffler * similar Disclaimer requirement for further binary redistribution. 155591b213SSam Leffler * 165591b213SSam Leffler * NO WARRANTY 175591b213SSam Leffler * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 185591b213SSam Leffler * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 195591b213SSam Leffler * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 205591b213SSam Leffler * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 215591b213SSam Leffler * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 225591b213SSam Leffler * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 235591b213SSam Leffler * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 245591b213SSam Leffler * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 255591b213SSam Leffler * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 265591b213SSam Leffler * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 275591b213SSam Leffler * THE POSSIBILITY OF SUCH DAMAGES. 285591b213SSam Leffler * 295591b213SSam Leffler * $FreeBSD$ 305591b213SSam Leffler */ 315591b213SSam Leffler 325591b213SSam Leffler /* 335591b213SSam Leffler * Ioctl-related defintions for the Atheros Wireless LAN controller driver. 345591b213SSam Leffler */ 355591b213SSam Leffler #ifndef _DEV_ATH_ATHIOCTL_H 365591b213SSam Leffler #define _DEV_ATH_ATHIOCTL_H 375591b213SSam Leffler 38712a80b8SAdrian Chadd struct ath_tx_aggr_stats { 39712a80b8SAdrian Chadd u_int32_t aggr_pkts[64]; 40712a80b8SAdrian Chadd u_int32_t aggr_single_pkt; 41712a80b8SAdrian Chadd u_int32_t aggr_nonbaw_pkt; 42712a80b8SAdrian Chadd u_int32_t aggr_aggr_pkt; 43712a80b8SAdrian Chadd u_int32_t aggr_baw_closed_single_pkt; 44712a80b8SAdrian Chadd u_int32_t aggr_low_hwq_single_pkt; 45712a80b8SAdrian Chadd u_int32_t aggr_sched_nopkt; 46e2e4a2c2SAdrian Chadd u_int32_t aggr_rts_aggr_limited; 47712a80b8SAdrian Chadd }; 48712a80b8SAdrian Chadd 499467e3f3SAdrian Chadd struct ath_intr_stats { 509467e3f3SAdrian Chadd u_int32_t sync_intr[32]; 519467e3f3SAdrian Chadd }; 529467e3f3SAdrian Chadd 535591b213SSam Leffler struct ath_stats { 545591b213SSam Leffler u_int32_t ast_watchdog; /* device reset by watchdog */ 555591b213SSam Leffler u_int32_t ast_hardware; /* fatal hardware error interrupts */ 565591b213SSam Leffler u_int32_t ast_bmiss; /* beacon miss interrupts */ 57d7736e13SSam Leffler u_int32_t ast_bmiss_phantom;/* beacon miss interrupts */ 58c42a7b7eSSam Leffler u_int32_t ast_bstuck; /* beacon stuck interrupts */ 595591b213SSam Leffler u_int32_t ast_rxorn; /* rx overrun interrupts */ 605591b213SSam Leffler u_int32_t ast_rxeol; /* rx eol interrupts */ 615591b213SSam Leffler u_int32_t ast_txurn; /* tx underrun interrupts */ 62c42a7b7eSSam Leffler u_int32_t ast_mib; /* mib interrupts */ 635591b213SSam Leffler u_int32_t ast_intrcoal; /* interrupts coalesced */ 64c42a7b7eSSam Leffler u_int32_t ast_tx_packets; /* packet sent on the interface */ 655591b213SSam Leffler u_int32_t ast_tx_mgmt; /* management frames transmitted */ 665591b213SSam Leffler u_int32_t ast_tx_discard; /* frames discarded prior to assoc */ 675591b213SSam Leffler u_int32_t ast_tx_qstop; /* output stopped 'cuz no buffer */ 685591b213SSam Leffler u_int32_t ast_tx_encap; /* tx encapsulation failed */ 695591b213SSam Leffler u_int32_t ast_tx_nonode; /* tx failed 'cuz no node */ 705591b213SSam Leffler u_int32_t ast_tx_nombuf; /* tx failed 'cuz no mbuf */ 715591b213SSam Leffler u_int32_t ast_tx_nomcl; /* tx failed 'cuz no cluster */ 725591b213SSam Leffler u_int32_t ast_tx_linear; /* tx linearized to cluster */ 735591b213SSam Leffler u_int32_t ast_tx_nodata; /* tx discarded empty frame */ 745591b213SSam Leffler u_int32_t ast_tx_busdma; /* tx failed for dma resrcs */ 755591b213SSam Leffler u_int32_t ast_tx_xretries;/* tx failed 'cuz too many retries */ 765591b213SSam Leffler u_int32_t ast_tx_fifoerr; /* tx failed 'cuz FIFO underrun */ 775591b213SSam Leffler u_int32_t ast_tx_filtered;/* tx failed 'cuz xmit filtered */ 785591b213SSam Leffler u_int32_t ast_tx_shortretry;/* tx on-chip retries (short) */ 795591b213SSam Leffler u_int32_t ast_tx_longretry;/* tx on-chip retries (long) */ 805591b213SSam Leffler u_int32_t ast_tx_badrate; /* tx failed 'cuz bogus xmit rate */ 815591b213SSam Leffler u_int32_t ast_tx_noack; /* tx frames with no ack marked */ 825591b213SSam Leffler u_int32_t ast_tx_rts; /* tx frames with rts enabled */ 835591b213SSam Leffler u_int32_t ast_tx_cts; /* tx frames with cts enabled */ 845591b213SSam Leffler u_int32_t ast_tx_shortpre;/* tx frames with short preamble */ 8559f32d6bSSam Leffler u_int32_t ast_tx_altrate; /* tx frames with alternate rate */ 8659f32d6bSSam Leffler u_int32_t ast_tx_protect; /* tx frames with protection */ 8768e8e04eSSam Leffler u_int32_t ast_tx_ctsburst;/* tx frames with cts and bursting */ 8868e8e04eSSam Leffler u_int32_t ast_tx_ctsext; /* tx frames with cts extension */ 895591b213SSam Leffler u_int32_t ast_rx_nombuf; /* rx setup failed 'cuz no mbuf */ 905591b213SSam Leffler u_int32_t ast_rx_busdma; /* rx setup failed for dma resrcs */ 915591b213SSam Leffler u_int32_t ast_rx_orn; /* rx failed 'cuz of desc overrun */ 925591b213SSam Leffler u_int32_t ast_rx_crcerr; /* rx failed 'cuz of bad CRC */ 935591b213SSam Leffler u_int32_t ast_rx_fifoerr; /* rx failed 'cuz of FIFO overrun */ 945591b213SSam Leffler u_int32_t ast_rx_badcrypt;/* rx failed 'cuz decryption */ 95c42a7b7eSSam Leffler u_int32_t ast_rx_badmic; /* rx failed 'cuz MIC failure */ 965591b213SSam Leffler u_int32_t ast_rx_phyerr; /* rx failed 'cuz of PHY err */ 97f9aa1d90SAdrian Chadd u_int32_t ast_rx_phy[64]; /* rx PHY error per-code counts */ 98d1d0cf62SSam Leffler u_int32_t ast_rx_tooshort;/* rx discarded 'cuz frame too short */ 9959f32d6bSSam Leffler u_int32_t ast_rx_toobig; /* rx discarded 'cuz frame too large */ 100c42a7b7eSSam Leffler u_int32_t ast_rx_packets; /* packet recv on the interface */ 101c42a7b7eSSam Leffler u_int32_t ast_rx_mgt; /* management frames received */ 102d1d0cf62SSam Leffler u_int32_t ast_rx_ctl; /* rx discarded 'cuz ctl frame */ 103c42a7b7eSSam Leffler int8_t ast_tx_rssi; /* tx rssi of last ack */ 104c42a7b7eSSam Leffler int8_t ast_rx_rssi; /* rx rssi from histogram */ 1056bf62dd1SSam Leffler u_int8_t ast_tx_rate; /* IEEE rate of last unicast tx */ 106c42a7b7eSSam Leffler u_int32_t ast_be_xmit; /* beacons transmitted */ 1075591b213SSam Leffler u_int32_t ast_be_nombuf; /* beacon setup failed 'cuz no mbuf */ 1085591b213SSam Leffler u_int32_t ast_per_cal; /* periodic calibration calls */ 1095591b213SSam Leffler u_int32_t ast_per_calfail;/* periodic calibration failed */ 1105591b213SSam Leffler u_int32_t ast_per_rfgain; /* periodic calibration rfgain reset */ 1115591b213SSam Leffler u_int32_t ast_rate_calls; /* rate control checks */ 1125591b213SSam Leffler u_int32_t ast_rate_raise; /* rate control raised xmit rate */ 1135591b213SSam Leffler u_int32_t ast_rate_drop; /* rate control dropped xmit rate */ 114c42a7b7eSSam Leffler u_int32_t ast_ant_defswitch;/* rx/default antenna switches */ 115c42a7b7eSSam Leffler u_int32_t ast_ant_txswitch;/* tx antenna switches */ 116c42a7b7eSSam Leffler u_int32_t ast_ant_rx[8]; /* rx frames with antenna */ 117c42a7b7eSSam Leffler u_int32_t ast_ant_tx[8]; /* tx frames with antenna */ 11830db812aSSam Leffler u_int32_t ast_cabq_xmit; /* cabq frames transmitted */ 11930db812aSSam Leffler u_int32_t ast_cabq_busy; /* cabq found busy */ 120664443d0SSam Leffler u_int32_t ast_tx_raw; /* tx frames through raw api */ 12168e8e04eSSam Leffler u_int32_t ast_ff_txok; /* fast frames tx'd successfully */ 12268e8e04eSSam Leffler u_int32_t ast_ff_txerr; /* fast frames tx'd w/ error */ 12368e8e04eSSam Leffler u_int32_t ast_ff_rx; /* fast frames rx'd */ 12468e8e04eSSam Leffler u_int32_t ast_ff_flush; /* fast frames flushed from staging q */ 12568e8e04eSSam Leffler u_int32_t ast_tx_qfull; /* tx dropped 'cuz of queue limit */ 12668e8e04eSSam Leffler int8_t ast_rx_noise; /* rx noise floor */ 12710ad9a77SSam Leffler u_int32_t ast_tx_nobuf; /* tx dropped 'cuz no ath buffer */ 12810ad9a77SSam Leffler u_int32_t ast_tdma_update;/* TDMA slot timing updates */ 12910ad9a77SSam Leffler u_int32_t ast_tdma_timers;/* TDMA slot update set beacon timers */ 13010ad9a77SSam Leffler u_int32_t ast_tdma_tsf; /* TDMA slot update set TSF */ 13110ad9a77SSam Leffler u_int16_t ast_tdma_tsfadjp;/* TDMA slot adjust+ (usec, smoothed)*/ 13210ad9a77SSam Leffler u_int16_t ast_tdma_tsfadjm;/* TDMA slot adjust- (usec, smoothed)*/ 1333267a60cSSam Leffler u_int32_t ast_tdma_ack; /* TDMA tx failed 'cuz ACK required */ 1343267a60cSSam Leffler u_int32_t ast_tx_raw_fail;/* raw tx failed 'cuz h/w down */ 13536c6be9aSSam Leffler u_int32_t ast_tx_nofrag; /* tx dropped 'cuz no ath frag buffer */ 1367ec4e6b8SAdrian Chadd u_int32_t ast_be_missed; /* missed beacons */ 137a108ab63SAdrian Chadd u_int32_t ast_ani_cal; /* ANI calibrations performed */ 138f673a810SAdrian Chadd u_int32_t ast_rx_agg; /* number of aggregate frames RX'ed */ 139e9d1191fSAdrian Chadd u_int32_t ast_rx_halfgi; /* RX half-GI */ 140e9d1191fSAdrian Chadd u_int32_t ast_rx_2040; /* RX 40mhz frame */ 141e9d1191fSAdrian Chadd u_int32_t ast_rx_pre_crc_err; /* RX pre-delimiter CRC error */ 142e9d1191fSAdrian Chadd u_int32_t ast_rx_post_crc_err; /* RX post-delimiter CRC error */ 143e9d1191fSAdrian Chadd u_int32_t ast_rx_decrypt_busy_err; /* RX decrypt engine busy error */ 144f9aa1d90SAdrian Chadd u_int32_t ast_rx_hi_rx_chain; 145d6efa330SAdrian Chadd u_int32_t ast_tx_htprotect; /* HT tx frames with protection */ 146e9d1191fSAdrian Chadd u_int32_t ast_rx_hitqueueend; /* RX hit descr queue end */ 1476ad02dbaSAdrian Chadd u_int32_t ast_tx_timeout; /* Global TX timeout */ 1485594f5c0SAdrian Chadd u_int32_t ast_tx_cst; /* Carrier sense timeout */ 149e9d1191fSAdrian Chadd u_int32_t ast_tx_xtxop; /* tx exceeded TXOP */ 150e9d1191fSAdrian Chadd u_int32_t ast_tx_timerexpired; /* tx exceeded TX_TIMER */ 151e9d1191fSAdrian Chadd u_int32_t ast_tx_desccfgerr; /* tx desc cfg error */ 152b390e40aSAdrian Chadd u_int32_t ast_tx_swretries; /* software TX retries */ 153b390e40aSAdrian Chadd u_int32_t ast_tx_swretrymax; /* software TX retry max limit reach */ 154b390e40aSAdrian Chadd u_int32_t ast_tx_data_underrun; 155b390e40aSAdrian Chadd u_int32_t ast_tx_delim_underrun; 1562d3d4776SAdrian Chadd u_int32_t ast_tx_aggr_failall; /* aggregate TX failed in its entirety */ 157b390e40aSAdrian Chadd u_int32_t ast_tx_getnobuf; 158b390e40aSAdrian Chadd u_int32_t ast_tx_getbusybuf; 159b390e40aSAdrian Chadd u_int32_t ast_tx_intr; 160b390e40aSAdrian Chadd u_int32_t ast_rx_intr; 1612d3d4776SAdrian Chadd u_int32_t ast_tx_aggr_ok; /* aggregate TX ok */ 1622d3d4776SAdrian Chadd u_int32_t ast_tx_aggr_fail; /* aggregate TX failed */ 1639c85ff91SAdrian Chadd u_int32_t ast_tx_mcastq_overflow; /* multicast queue overflow */ 164c7f5bb7aSAdrian Chadd u_int32_t ast_rx_keymiss; 165f1bc738eSAdrian Chadd u_int32_t ast_tx_swfiltered; 16622a3aee6SAdrian Chadd u_int32_t ast_tx_node_psq_overflow; 1672c47932cSAdrian Chadd u_int32_t ast_rx_stbc; /* RX STBC frame */ 1687dcb2beaSAdrian Chadd u_int32_t ast_tx_nodeq_overflow; /* node sw queue overflow */ 1693c6b488bSAdrian Chadd u_int32_t ast_tx_ldpc; /* TX LDPC frame */ 1703c6b488bSAdrian Chadd u_int32_t ast_tx_stbc; /* TX STBC frame */ 1713c6b488bSAdrian Chadd u_int32_t ast_pad[10]; 1725591b213SSam Leffler }; 1735591b213SSam Leffler 1745591b213SSam Leffler #define SIOCGATHSTATS _IOWR('i', 137, struct ifreq) 1753fc21fedSSam Leffler #define SIOCZATHSTATS _IOWR('i', 139, struct ifreq) 17694fe37d2SAdrian Chadd #define SIOCGATHAGSTATS _IOWR('i', 141, struct ifreq) 1775591b213SSam Leffler 1788cec0ab9SSam Leffler struct ath_diag { 1798cec0ab9SSam Leffler char ad_name[IFNAMSIZ]; /* if name, e.g. "ath0" */ 180c42a7b7eSSam Leffler u_int16_t ad_id; 181c42a7b7eSSam Leffler #define ATH_DIAG_DYN 0x8000 /* allocate buffer in caller */ 182c42a7b7eSSam Leffler #define ATH_DIAG_IN 0x4000 /* copy in parameters */ 183c42a7b7eSSam Leffler #define ATH_DIAG_OUT 0x0000 /* copy out results (always) */ 184c42a7b7eSSam Leffler #define ATH_DIAG_ID 0x0fff 185c42a7b7eSSam Leffler u_int16_t ad_in_size; /* pack to fit, yech */ 186c42a7b7eSSam Leffler caddr_t ad_in_data; 187c42a7b7eSSam Leffler caddr_t ad_out_data; 188c42a7b7eSSam Leffler u_int ad_out_size; 1898cec0ab9SSam Leffler 1908cec0ab9SSam Leffler }; 1918cec0ab9SSam Leffler #define SIOCGATHDIAG _IOWR('i', 138, struct ath_diag) 192f51c84eaSAdrian Chadd #define SIOCGATHPHYERR _IOWR('i', 140, struct ath_diag) 1938cec0ab9SSam Leffler 1949e38f708SAdrian Chadd 1959e38f708SAdrian Chadd /* 1969e38f708SAdrian Chadd * The rate control ioctl has to support multiple potential rate 1979e38f708SAdrian Chadd * control classes. For now, instead of trying to support an 1989e38f708SAdrian Chadd * abstraction for this in the API, let's just use a TLV 1999e38f708SAdrian Chadd * representation for the payload and let userspace sort it out. 2009e38f708SAdrian Chadd */ 2019e38f708SAdrian Chadd struct ath_rateioctl_tlv { 2029e38f708SAdrian Chadd uint16_t tlv_id; 2039e38f708SAdrian Chadd uint16_t tlv_len; /* length excluding TLV header */ 2049e38f708SAdrian Chadd }; 2059e38f708SAdrian Chadd 2069e38f708SAdrian Chadd /* 2079e38f708SAdrian Chadd * This is purely the six byte MAC address. 2089e38f708SAdrian Chadd */ 2099e38f708SAdrian Chadd #define ATH_RATE_TLV_MACADDR 0xaab0 2109e38f708SAdrian Chadd 2119e38f708SAdrian Chadd /* 212be4f96a6SAdrian Chadd * The rate control modules may decide to push a mapping table 213be4f96a6SAdrian Chadd * of rix -> net80211 ratecode as part of the update. 214be4f96a6SAdrian Chadd */ 215be4f96a6SAdrian Chadd #define ATH_RATE_TLV_RATETABLE_NENTRIES 64 216be4f96a6SAdrian Chadd struct ath_rateioctl_rt { 217be4f96a6SAdrian Chadd uint16_t nentries; 218be4f96a6SAdrian Chadd uint16_t pad[1]; 219be4f96a6SAdrian Chadd uint8_t ratecode[ATH_RATE_TLV_RATETABLE_NENTRIES]; 220be4f96a6SAdrian Chadd }; 221be4f96a6SAdrian Chadd #define ATH_RATE_TLV_RATETABLE 0xaab1 222be4f96a6SAdrian Chadd 223be4f96a6SAdrian Chadd /* 2249e38f708SAdrian Chadd * This is the sample node statistics structure. 2259e38f708SAdrian Chadd * More in ath_rate/sample/sample.h. 2269e38f708SAdrian Chadd */ 2279e38f708SAdrian Chadd #define ATH_RATE_TLV_SAMPLENODE 0xaab2 2289e38f708SAdrian Chadd 2299e38f708SAdrian Chadd struct ath_rateioctl { 2309e38f708SAdrian Chadd char if_name[IFNAMSIZ]; /* if name */ 2319e38f708SAdrian Chadd union { 2329e38f708SAdrian Chadd uint8_t macaddr[IEEE80211_ADDR_LEN]; 2339e38f708SAdrian Chadd uint64_t pad; 2349e38f708SAdrian Chadd } is_u; 2359e38f708SAdrian Chadd uint32_t len; 2369e38f708SAdrian Chadd caddr_t buf; 2379e38f708SAdrian Chadd }; 2389e38f708SAdrian Chadd #define SIOCGATHNODERATESTATS _IOWR('i', 149, struct ath_rateioctl) 2393ba90526SAdrian Chadd #define SIOCGATHRATESTATS _IOWR('i', 150, struct ath_rateioctl) 2409e38f708SAdrian Chadd 24173454c73SSam Leffler /* 24273454c73SSam Leffler * Radio capture format. 24373454c73SSam Leffler */ 244e1b5ab97SAdrian Chadd #define ATH_RX_RADIOTAP_PRESENT_BASE ( \ 2457b0c77ecSSam Leffler (1 << IEEE80211_RADIOTAP_TSFT) | \ 24673454c73SSam Leffler (1 << IEEE80211_RADIOTAP_FLAGS) | \ 24773454c73SSam Leffler (1 << IEEE80211_RADIOTAP_RATE) | \ 24873454c73SSam Leffler (1 << IEEE80211_RADIOTAP_ANTENNA) | \ 2497b0c77ecSSam Leffler (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) | \ 2507b0c77ecSSam Leffler (1 << IEEE80211_RADIOTAP_DBM_ANTNOISE) | \ 25168e8e04eSSam Leffler (1 << IEEE80211_RADIOTAP_XCHANNEL) | \ 25273454c73SSam Leffler 0) 25373454c73SSam Leffler 254e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT 255e1b5ab97SAdrian Chadd #define ATH_RX_RADIOTAP_PRESENT \ 256e1b5ab97SAdrian Chadd (ATH_RX_RADIOTAP_PRESENT_BASE | \ 257e1b5ab97SAdrian Chadd (1 << IEEE80211_RADIOTAP_VENDOREXT) | \ 258e1b5ab97SAdrian Chadd (1 << IEEE80211_RADIOTAP_EXT) | \ 259e1b5ab97SAdrian Chadd 0) 260e1b5ab97SAdrian Chadd #else 261e1b5ab97SAdrian Chadd #define ATH_RX_RADIOTAP_PRESENT ATH_RX_RADIOTAP_PRESENT_BASE 262e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_PRESENT */ 263e1b5ab97SAdrian Chadd 264e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT 265e1b5ab97SAdrian Chadd /* 266e1b5ab97SAdrian Chadd * This is higher than the vendor bitmap used inside 267e1b5ab97SAdrian Chadd * the Atheros reference codebase. 268e1b5ab97SAdrian Chadd */ 269e1b5ab97SAdrian Chadd 270e1b5ab97SAdrian Chadd /* Bit 8 */ 271e1b5ab97SAdrian Chadd #define ATH_RADIOTAP_VENDOR_HEADER 8 272e1b5ab97SAdrian Chadd 273e1b5ab97SAdrian Chadd /* 274e1b5ab97SAdrian Chadd * Using four chains makes all the fields in the 275e1b5ab97SAdrian Chadd * per-chain info header be 4-byte aligned. 276e1b5ab97SAdrian Chadd */ 277e1b5ab97SAdrian Chadd #define ATH_RADIOTAP_MAX_CHAINS 4 278e1b5ab97SAdrian Chadd 279e1b5ab97SAdrian Chadd /* 2806b3ba411SAdrian Chadd * AR9380 and later chips are 3x3, which requires 2816b3ba411SAdrian Chadd * 5 EVM DWORDs in HT40 mode. 2826b3ba411SAdrian Chadd */ 2836b3ba411SAdrian Chadd #define ATH_RADIOTAP_MAX_EVM 5 2846b3ba411SAdrian Chadd 2856b3ba411SAdrian Chadd /* 286e1b5ab97SAdrian Chadd * The vendor radiotap header data needs to be: 287e1b5ab97SAdrian Chadd * 288e1b5ab97SAdrian Chadd * + Aligned to a 4 byte address 289e1b5ab97SAdrian Chadd * + .. so all internal fields are 4 bytes aligned; 290e1b5ab97SAdrian Chadd * + .. and no 64 bit fields are allowed. 291e1b5ab97SAdrian Chadd * 292e1b5ab97SAdrian Chadd * So padding is required to ensure this is the case. 293e1b5ab97SAdrian Chadd * 294e1b5ab97SAdrian Chadd * Note that because of the lack of alignment with the 295e1b5ab97SAdrian Chadd * vendor header (6 bytes), the first field must be 296e1b5ab97SAdrian Chadd * two bytes so it can be accessed by alignment-strict 297e1b5ab97SAdrian Chadd * platform (eg MIPS.) 298e1b5ab97SAdrian Chadd */ 299e1b5ab97SAdrian Chadd struct ath_radiotap_vendor_hdr { /* 30 bytes */ 300e1b5ab97SAdrian Chadd uint8_t vh_version; /* 1 */ 301e1b5ab97SAdrian Chadd uint8_t vh_rx_chainmask; /* 1 */ 302e1b5ab97SAdrian Chadd 303e1b5ab97SAdrian Chadd /* At this point it should be 4 byte aligned */ 3046b3ba411SAdrian Chadd uint32_t evm[ATH_RADIOTAP_MAX_EVM]; /* 5 * 4 = 20 */ 305e1b5ab97SAdrian Chadd 306*52fe68b8SAdrian Chadd uint8_t rssi_ctl[ATH_RADIOTAP_MAX_CHAINS]; /* 4 * 4 = 16 */ 307*52fe68b8SAdrian Chadd uint8_t rssi_ext[ATH_RADIOTAP_MAX_CHAINS]; /* 4 * 4 = 16 */ 308e1b5ab97SAdrian Chadd 309e1b5ab97SAdrian Chadd uint8_t vh_phyerr_code; /* Phy error code, or 0xff */ 310e1b5ab97SAdrian Chadd uint8_t vh_rs_status; /* RX status */ 311e1b5ab97SAdrian Chadd uint8_t vh_rssi; /* Raw RSSI */ 3120e168bb8SAdrian Chadd uint8_t vh_flags; /* General flags */ 3130e168bb8SAdrian Chadd #define ATH_VENDOR_PKT_RX 0x01 3140e168bb8SAdrian Chadd #define ATH_VENDOR_PKT_TX 0x02 3150e168bb8SAdrian Chadd #define ATH_VENDOR_PKT_RXPHYERR 0x04 3160e168bb8SAdrian Chadd #define ATH_VENDOR_PKT_ISAGGR 0x08 3170e168bb8SAdrian Chadd #define ATH_VENDOR_PKT_MOREAGGR 0x10 3180e168bb8SAdrian Chadd 3190e168bb8SAdrian Chadd uint8_t vh_rx_hwrate; /* hardware RX ratecode */ 3200e168bb8SAdrian Chadd uint8_t vh_rs_flags; /* RX HAL flags */ 3210e168bb8SAdrian Chadd uint8_t vh_pad[2]; /* pad to DWORD boundary */ 322e1b5ab97SAdrian Chadd } __packed; 323e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */ 324e1b5ab97SAdrian Chadd 32573454c73SSam Leffler struct ath_rx_radiotap_header { 32673454c73SSam Leffler struct ieee80211_radiotap_header wr_ihdr; 327e1b5ab97SAdrian Chadd 328e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT 329e1b5ab97SAdrian Chadd /* Vendor extension header bitmap */ 330e1b5ab97SAdrian Chadd uint32_t wr_ext_bitmap; /* 4 */ 331e1b5ab97SAdrian Chadd 332e1b5ab97SAdrian Chadd /* 333e1b5ab97SAdrian Chadd * This padding is needed because: 334e1b5ab97SAdrian Chadd * + the radiotap header is 8 bytes; 335e1b5ab97SAdrian Chadd * + the extension bitmap is 4 bytes; 336e1b5ab97SAdrian Chadd * + the tsf is 8 bytes, so it must start on an 8 byte 337e1b5ab97SAdrian Chadd * boundary. 338e1b5ab97SAdrian Chadd */ 339e1b5ab97SAdrian Chadd uint32_t wr_pad1; 340e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */ 341e1b5ab97SAdrian Chadd 342e1b5ab97SAdrian Chadd /* Normal radiotap fields */ 3437b0c77ecSSam Leffler u_int64_t wr_tsf; 3447b0c77ecSSam Leffler u_int8_t wr_flags; 34573454c73SSam Leffler u_int8_t wr_rate; 34668e8e04eSSam Leffler int8_t wr_antsignal; 34768e8e04eSSam Leffler int8_t wr_antnoise; 3487b0c77ecSSam Leffler u_int8_t wr_antenna; 34968e8e04eSSam Leffler u_int8_t wr_pad[3]; 35068e8e04eSSam Leffler u_int32_t wr_chan_flags; 35168e8e04eSSam Leffler u_int16_t wr_chan_freq; 35268e8e04eSSam Leffler u_int8_t wr_chan_ieee; 35368e8e04eSSam Leffler int8_t wr_chan_maxpow; 354e1b5ab97SAdrian Chadd 355e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT 356e1b5ab97SAdrian Chadd /* 357e1b5ab97SAdrian Chadd * Vendor header section, as required by the 358e1b5ab97SAdrian Chadd * presence of the vendor extension bit and bitmap 359e1b5ab97SAdrian Chadd * entry. 360e1b5ab97SAdrian Chadd * 361e1b5ab97SAdrian Chadd * XXX This must be aligned to a 4 byte address? 362e1b5ab97SAdrian Chadd * XXX or 8 byte address? 363e1b5ab97SAdrian Chadd */ 364e1b5ab97SAdrian Chadd struct ieee80211_radiotap_vendor_header wr_vh; /* 6 bytes */ 365e1b5ab97SAdrian Chadd 366e1b5ab97SAdrian Chadd /* 367e1b5ab97SAdrian Chadd * Because of the lack of alignment enforced by the above 368e1b5ab97SAdrian Chadd * header, this vendor section won't be aligned in any 369e1b5ab97SAdrian Chadd * useful way. So, this will include a two-byte version 370e1b5ab97SAdrian Chadd * value which will force the structure to be 4-byte aligned. 371e1b5ab97SAdrian Chadd */ 372e1b5ab97SAdrian Chadd struct ath_radiotap_vendor_hdr wr_v; 373e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */ 37468e8e04eSSam Leffler } __packed; 37573454c73SSam Leffler 37673454c73SSam Leffler #define ATH_TX_RADIOTAP_PRESENT ( \ 3777b0c77ecSSam Leffler (1 << IEEE80211_RADIOTAP_TSFT) | \ 37873454c73SSam Leffler (1 << IEEE80211_RADIOTAP_FLAGS) | \ 37973454c73SSam Leffler (1 << IEEE80211_RADIOTAP_RATE) | \ 380eb2cdcb1SSam Leffler (1 << IEEE80211_RADIOTAP_DBM_TX_POWER) | \ 381eb2cdcb1SSam Leffler (1 << IEEE80211_RADIOTAP_ANTENNA) | \ 38268e8e04eSSam Leffler (1 << IEEE80211_RADIOTAP_XCHANNEL) | \ 38373454c73SSam Leffler 0) 38473454c73SSam Leffler 38573454c73SSam Leffler struct ath_tx_radiotap_header { 38673454c73SSam Leffler struct ieee80211_radiotap_header wt_ihdr; 3877b0c77ecSSam Leffler u_int64_t wt_tsf; 3887b0c77ecSSam Leffler u_int8_t wt_flags; 38973454c73SSam Leffler u_int8_t wt_rate; 390eb2cdcb1SSam Leffler u_int8_t wt_txpower; 391eb2cdcb1SSam Leffler u_int8_t wt_antenna; 39268e8e04eSSam Leffler u_int32_t wt_chan_flags; 39368e8e04eSSam Leffler u_int16_t wt_chan_freq; 39468e8e04eSSam Leffler u_int8_t wt_chan_ieee; 39568e8e04eSSam Leffler int8_t wt_chan_maxpow; 39668e8e04eSSam Leffler } __packed; 39773454c73SSam Leffler 398f51c84eaSAdrian Chadd /* 399f51c84eaSAdrian Chadd * DFS ioctl commands 400f51c84eaSAdrian Chadd */ 401f51c84eaSAdrian Chadd 402f51c84eaSAdrian Chadd #define DFS_SET_THRESH 2 403f51c84eaSAdrian Chadd #define DFS_GET_THRESH 3 404f51c84eaSAdrian Chadd #define DFS_RADARDETECTS 6 405f51c84eaSAdrian Chadd 406f51c84eaSAdrian Chadd /* 407f51c84eaSAdrian Chadd * DFS ioctl parameter types 408f51c84eaSAdrian Chadd */ 409f51c84eaSAdrian Chadd #define DFS_PARAM_FIRPWR 1 410f51c84eaSAdrian Chadd #define DFS_PARAM_RRSSI 2 411f51c84eaSAdrian Chadd #define DFS_PARAM_HEIGHT 3 412f51c84eaSAdrian Chadd #define DFS_PARAM_PRSSI 4 413f51c84eaSAdrian Chadd #define DFS_PARAM_INBAND 5 414f51c84eaSAdrian Chadd #define DFS_PARAM_NOL 6 /* XXX not used in FreeBSD */ 415f51c84eaSAdrian Chadd #define DFS_PARAM_RELSTEP_EN 7 416f51c84eaSAdrian Chadd #define DFS_PARAM_RELSTEP 8 417f51c84eaSAdrian Chadd #define DFS_PARAM_RELPWR_EN 9 418f51c84eaSAdrian Chadd #define DFS_PARAM_RELPWR 10 419f51c84eaSAdrian Chadd #define DFS_PARAM_MAXLEN 11 420f51c84eaSAdrian Chadd #define DFS_PARAM_USEFIR128 12 421f51c84eaSAdrian Chadd #define DFS_PARAM_BLOCKRADAR 13 422f51c84eaSAdrian Chadd #define DFS_PARAM_MAXRSSI_EN 14 423f51c84eaSAdrian Chadd 424f51c84eaSAdrian Chadd /* FreeBSD-specific start at 32 */ 425f51c84eaSAdrian Chadd #define DFS_PARAM_ENABLE 32 426f51c84eaSAdrian Chadd #define DFS_PARAM_EN_EXTCH 33 427f51c84eaSAdrian Chadd 4289af351f9SAdrian Chadd /* 4299af351f9SAdrian Chadd * Spectral ioctl parameter types 4309af351f9SAdrian Chadd */ 4319af351f9SAdrian Chadd #define SPECTRAL_PARAM_FFT_PERIOD 1 4329af351f9SAdrian Chadd #define SPECTRAL_PARAM_SS_PERIOD 2 4339af351f9SAdrian Chadd #define SPECTRAL_PARAM_SS_COUNT 3 4349af351f9SAdrian Chadd #define SPECTRAL_PARAM_SS_SHORT_RPT 4 4359af351f9SAdrian Chadd #define SPECTRAL_PARAM_ENABLED 5 4369af351f9SAdrian Chadd #define SPECTRAL_PARAM_ACTIVE 6 4379af351f9SAdrian Chadd 4389af351f9SAdrian Chadd /* 4399af351f9SAdrian Chadd * Spectral control parameters 4409af351f9SAdrian Chadd */ 4419af351f9SAdrian Chadd #define SIOCGATHSPECTRAL _IOWR('i', 151, struct ath_diag) 4429af351f9SAdrian Chadd 4439af351f9SAdrian Chadd #define SPECTRAL_CONTROL_ENABLE 2 4449af351f9SAdrian Chadd #define SPECTRAL_CONTROL_DISABLE 3 4459af351f9SAdrian Chadd #define SPECTRAL_CONTROL_START 4 4469af351f9SAdrian Chadd #define SPECTRAL_CONTROL_STOP 5 4479af351f9SAdrian Chadd #define SPECTRAL_CONTROL_GET_PARAMS 6 4489af351f9SAdrian Chadd #define SPECTRAL_CONTROL_SET_PARAMS 7 449e1c562d8SAdrian Chadd #define SPECTRAL_CONTROL_ENABLE_AT_RESET 8 450e1c562d8SAdrian Chadd #define SPECTRAL_CONTROL_DISABLE_AT_RESET 9 4519af351f9SAdrian Chadd 4525591b213SSam Leffler #endif /* _DEV_ATH_ATHIOCTL_H */ 453