xref: /freebsd/sys/dev/ath/ath_hal/ar5416/ar5416phy.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1*6e778a7eSPedro F. Giffuni /*-
2*6e778a7eSPedro F. Giffuni  * SPDX-License-Identifier: ISC
3*6e778a7eSPedro F. Giffuni  *
414779705SSam Leffler  * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
514779705SSam Leffler  * Copyright (c) 2002-2008 Atheros Communications, Inc.
614779705SSam Leffler  *
714779705SSam Leffler  * Permission to use, copy, modify, and/or distribute this software for any
814779705SSam Leffler  * purpose with or without fee is hereby granted, provided that the above
914779705SSam Leffler  * copyright notice and this permission notice appear in all copies.
1014779705SSam Leffler  *
1114779705SSam Leffler  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
1214779705SSam Leffler  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1314779705SSam Leffler  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1414779705SSam Leffler  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1514779705SSam Leffler  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1614779705SSam Leffler  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1714779705SSam Leffler  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1814779705SSam Leffler  */
1914779705SSam Leffler #ifndef _DEV_ATH_AR5416PHY_H_
2014779705SSam Leffler #define _DEV_ATH_AR5416PHY_H_
2114779705SSam Leffler 
2214779705SSam Leffler #include "ar5212/ar5212phy.h"
2314779705SSam Leffler 
248df7248cSAdrian Chadd #define	AR_BT_COEX_MODE            0x8170
258df7248cSAdrian Chadd #define	AR_BT_TIME_EXTEND          0x000000ff
268df7248cSAdrian Chadd #define	AR_BT_TIME_EXTEND_S        0
278df7248cSAdrian Chadd #define	AR_BT_TXSTATE_EXTEND       0x00000100
288df7248cSAdrian Chadd #define	AR_BT_TXSTATE_EXTEND_S     8
298df7248cSAdrian Chadd #define	AR_BT_TX_FRAME_EXTEND      0x00000200
308df7248cSAdrian Chadd #define	AR_BT_TX_FRAME_EXTEND_S    9
318df7248cSAdrian Chadd #define	AR_BT_MODE                 0x00000c00
328df7248cSAdrian Chadd #define	AR_BT_MODE_S               10
338df7248cSAdrian Chadd #define	AR_BT_QUIET                0x00001000
348df7248cSAdrian Chadd #define	AR_BT_QUIET_S              12
358df7248cSAdrian Chadd #define	AR_BT_QCU_THRESH           0x0001e000
368df7248cSAdrian Chadd #define	AR_BT_QCU_THRESH_S         13
378df7248cSAdrian Chadd #define	AR_BT_RX_CLEAR_POLARITY    0x00020000
388df7248cSAdrian Chadd #define	AR_BT_RX_CLEAR_POLARITY_S  17
398df7248cSAdrian Chadd #define	AR_BT_PRIORITY_TIME        0x00fc0000
408df7248cSAdrian Chadd #define	AR_BT_PRIORITY_TIME_S      18
418df7248cSAdrian Chadd #define	AR_BT_FIRST_SLOT_TIME      0xff000000
428df7248cSAdrian Chadd #define	AR_BT_FIRST_SLOT_TIME_S    24
438df7248cSAdrian Chadd 
448df7248cSAdrian Chadd #define	AR_BT_COEX_WEIGHT          0x8174
458df7248cSAdrian Chadd #define	AR_BT_BT_WGHT              0x0000ffff
468df7248cSAdrian Chadd #define	AR_BT_BT_WGHT_S            0
478df7248cSAdrian Chadd #define	AR_BT_WL_WGHT              0xffff0000
488df7248cSAdrian Chadd #define	AR_BT_WL_WGHT_S            16
498df7248cSAdrian Chadd 
508df7248cSAdrian Chadd #define	AR_BT_COEX_MODE2           0x817c
518df7248cSAdrian Chadd #define	AR_BT_BCN_MISS_THRESH      0x000000ff
528df7248cSAdrian Chadd #define	AR_BT_BCN_MISS_THRESH_S    0
538df7248cSAdrian Chadd #define	AR_BT_BCN_MISS_CNT         0x0000ff00
548df7248cSAdrian Chadd #define	AR_BT_BCN_MISS_CNT_S       8
558df7248cSAdrian Chadd #define	AR_BT_HOLD_RX_CLEAR        0x00010000
568df7248cSAdrian Chadd #define	AR_BT_HOLD_RX_CLEAR_S      16
578df7248cSAdrian Chadd #define	AR_BT_DISABLE_BT_ANT       0x00100000
588df7248cSAdrian Chadd #define	AR_BT_DISABLE_BT_ANT_S     20
598df7248cSAdrian Chadd 
602720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN		0x9910
612720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_ENA	0x00000001
622720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_ENA_S	0
632720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_ACTIVE	0x00000002
642720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_ACTIVE_S	1
652720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_FFT_PERIOD	0x000000F0
662720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_FFT_PERIOD_S	4
672720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_PERIOD	0x0000FF00
682720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_PERIOD_S	8
69973d4077SAdrian Chadd 
70973d4077SAdrian Chadd /* Scan count and Short repeat flags are different for Kiwi and Merlin */
712720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_COUNT	0x00FF0000
722720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_COUNT_S	16
73973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_COUNT_KIWI	0x0FFF0000
74973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_COUNT_KIWI_S	16
75973d4077SAdrian Chadd 
762720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT	0x01000000
772720a0cbSAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_S	24
78973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_KIWI	0x10000000
79973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_KIWI_S	28
80973d4077SAdrian Chadd 
81973d4077SAdrian Chadd /*
82973d4077SAdrian Chadd  * Kiwi only, bit 30 is used to set the error type, if set it is 0x5 (HAL_PHYERR_RADAR)
83973d4077SAdrian Chadd  * Else it is 38 (new error type)
84973d4077SAdrian Chadd  */
85973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_PHYERR_MASK_SELECT_KIWI	0x40000000  /* Spectral Error select bit mask */
86973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_PHYERR_MASK_SELECT_KIWI_S	30  /* Spectral Error select bit 30 */
87973d4077SAdrian Chadd 
88973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_PRIORITY_SELECT_KIWI	0x20000000  /* Spectral Error select bit mask */
89973d4077SAdrian Chadd #define	AR_PHY_SPECTRAL_SCAN_PRIORITY_SELECT_SELECT_KIWI_S	29  /* Spectral Error select bit 30 */
902720a0cbSAdrian Chadd 
912cb5233bSAdrian Chadd /* For AR_PHY_RADAR0 */
922cb5233bSAdrian Chadd #define	AR_PHY_RADAR_0_FFT_ENA		0x80000000
932cb5233bSAdrian Chadd 
942cb5233bSAdrian Chadd #define	AR_PHY_RADAR_EXT		0x9940
952cb5233bSAdrian Chadd #define	AR_PHY_RADAR_EXT_ENA		0x00004000
962cb5233bSAdrian Chadd 
972cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1			0x9958
98973d4077SAdrian Chadd #define	AR_PHY_RADAR_1_BIN_THRESH_SELECT	0x07000000
99973d4077SAdrian Chadd #define	AR_PHY_RADAR_1_BIN_THRESH_SELECT_S	24
1002cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_RELPWR_ENA	0x00800000
1012cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_USE_FIR128	0x00400000
1022cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_RELPWR_THRESH	0x003F0000
1032cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_RELPWR_THRESH_S	16
1042cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_BLOCK_CHECK	0x00008000
1052cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_MAX_RRSSI	0x00004000
1062cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_RELSTEP_CHECK	0x00002000
1072cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_RELSTEP_THRESH	0x00001F00
1082cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_RELSTEP_THRESH_S	8
1092cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_MAXLEN		0x000000FF
1102cb5233bSAdrian Chadd #define	AR_PHY_RADAR_1_MAXLEN_S		0
1112cb5233bSAdrian Chadd 
11214779705SSam Leffler #define AR_PHY_CHIP_ID_REV_0    0x80        /* 5416 Rev 0 (owl 1.0) BB */
11314779705SSam Leffler #define AR_PHY_CHIP_ID_REV_1    0x81        /* 5416 Rev 1 (owl 2.0) BB */
11414779705SSam Leffler 
11514779705SSam Leffler #define RFSILENT_BB             0x00002000      /* shush bb */
11614779705SSam Leffler #define AR_PHY_RESTART      	0x9970      /* restart */
11714779705SSam Leffler #define AR_PHY_RESTART_DIV_GC   0x001C0000  /* bb_ant_fast_div_gc_limit */
11814779705SSam Leffler #define AR_PHY_RESTART_DIV_GC_S 18
11914779705SSam Leffler 
12014779705SSam Leffler /* PLL settling times */
12114779705SSam Leffler #define RTC_PLL_SETTLE_DELAY		1000    /* 1 ms     */
12214779705SSam Leffler #define HT40_CHANNEL_CENTER_SHIFT   	10	/* MHz      */
12314779705SSam Leffler 
12414779705SSam Leffler #define AR_PHY_RFBUS_REQ        0x997C
12514779705SSam Leffler #define AR_PHY_RFBUS_REQ_EN     0x00000001
12614779705SSam Leffler 
12714779705SSam Leffler #define AR_2040_MODE                0x8318
12814779705SSam Leffler #define AR_2040_JOINED_RX_CLEAR     0x00000001   // use ctl + ext rx_clear for cca
12914779705SSam Leffler 
13014779705SSam Leffler #define AR_PHY_FC_TURBO_SHORT       0x00000002  /* Set short symbols to turbo mode setting */
13114779705SSam Leffler #define AR_PHY_FC_DYN2040_EN        0x00000004      /* Enable dyn 20/40 mode */
13214779705SSam Leffler #define AR_PHY_FC_DYN2040_PRI_ONLY  0x00000008      /* dyn 20/40 - primary only */
13314779705SSam Leffler #define AR_PHY_FC_DYN2040_PRI_CH    0x00000010      /* dyn 20/40 - primary ch offset (0=+10MHz, 1=-10MHz)*/
13414779705SSam Leffler #define AR_PHY_FC_DYN2040_EXT_CH    0x00000020      /* dyn 20/40 - ext ch spacing (0=20MHz/ 1=25MHz) */
13514779705SSam Leffler #define AR_PHY_FC_HT_EN             0x00000040      /* ht enable */
13614779705SSam Leffler #define AR_PHY_FC_SHORT_GI_40       0x00000080      /* allow short GI for HT 40 */
13714779705SSam Leffler #define AR_PHY_FC_WALSH             0x00000100      /* walsh spatial spreading for 2 chains,2 streams TX */
13814779705SSam Leffler #define AR_PHY_FC_SINGLE_HT_LTF1    0x00000200      /* single length (4us) 1st HT long training symbol */
13921d18f0eSRui Paulo #define	AR_PHY_FC_ENABLE_DAC_FIFO   0x00000800
14014779705SSam Leffler 
14114779705SSam Leffler #define AR_PHY_TIMING2      0x9810      /* Timing Control 2 */
14214779705SSam Leffler #define AR_PHY_TIMING2_USE_FORCE    0x00001000
14314779705SSam Leffler #define AR_PHY_TIMING2_FORCE_VAL    0x00000fff
14414779705SSam Leffler 
14514779705SSam Leffler #define	AR_PHY_TIMING_CTRL4_CHAIN(_i) \
14614779705SSam Leffler 	(AR_PHY_TIMING_CTRL4 + ((_i) << 12))
14714779705SSam Leffler #define	AR_PHY_TIMING_CTRL4_DO_CAL  0x10000	    /* perform calibration */
14814779705SSam Leffler #define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF 0x01F   /* Mask for kcos_theta-1 for q correction */
14914779705SSam Leffler #define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF_S   0   /* shift for Q_COFF */
15014779705SSam Leffler #define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF 0x7E0   /* Mask for sin_theta for i correction */
15114779705SSam Leffler #define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF_S   5   /* Shift for sin_theta for i correction */
15214779705SSam Leffler #define AR_PHY_TIMING_CTRL4_IQCORR_ENABLE   0x800   /* enable IQ correction */
15314779705SSam Leffler #define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX 0xF000  /* Mask for max number of samples (logarithmic) */
15414779705SSam Leffler #define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX_S   12  /* Shift for max number of samples */
15514779705SSam Leffler 
15614779705SSam Leffler #define AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI	0x80000000
15714779705SSam Leffler #define	AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER	0x40000000	/* Enable spur filter */
15814779705SSam Leffler #define	AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK	0x20000000
15914779705SSam Leffler #define	AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK	0x10000000
16014779705SSam Leffler 
16114779705SSam Leffler #define AR_PHY_ADC_SERIAL_CTL       0x9830
16214779705SSam Leffler #define AR_PHY_SEL_INTERNAL_ADDAC   0x00000000
16314779705SSam Leffler #define AR_PHY_SEL_EXTERNAL_RADIO   0x00000001
16414779705SSam Leffler 
16514779705SSam Leffler #define AR_PHY_GAIN_2GHZ_BSW_MARGIN	0x00003C00
16614779705SSam Leffler #define AR_PHY_GAIN_2GHZ_BSW_MARGIN_S	10
16714779705SSam Leffler #define AR_PHY_GAIN_2GHZ_BSW_ATTEN	0x0000001F
16814779705SSam Leffler #define AR_PHY_GAIN_2GHZ_BSW_ATTEN_S	0
16914779705SSam Leffler 
17021d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN	    0x003E0000
17121d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN_S   17
17221d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN     0x0001F000
17321d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN_S   12
17421d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN2_DB         0x00000FC0
17521d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN2_DB_S       6
17621d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN1_DB         0x0000003F
17721d18f0eSRui Paulo #define AR_PHY_GAIN_2GHZ_XATTEN1_DB_S       0
17821d18f0eSRui Paulo 
17921d18f0eSRui Paulo #define AR9280_PHY_RXGAIN_TXRX_ATTEN	0x00003F80
18021d18f0eSRui Paulo #define AR9280_PHY_RXGAIN_TXRX_ATTEN_S	7
18121d18f0eSRui Paulo #define AR9280_PHY_RXGAIN_TXRX_MARGIN	0x001FC000
18221d18f0eSRui Paulo #define AR9280_PHY_RXGAIN_TXRX_MARGIN_S	14
18321d18f0eSRui Paulo 
184d6415a7cSAdrian Chadd #define	AR_PHY_SEARCH_START_DELAY	0x9918		/* search start delay */
185d6415a7cSAdrian Chadd 
18614779705SSam Leffler #define AR_PHY_EXT_CCA          0x99bc
18714779705SSam Leffler #define AR_PHY_EXT_CCA_CYCPWR_THR1      0x0000FE00
18814779705SSam Leffler #define AR_PHY_EXT_CCA_CYCPWR_THR1_S    9
18914779705SSam Leffler #define AR_PHY_EXT_MINCCA_PWR   0xFF800000
19014779705SSam Leffler #define AR_PHY_EXT_MINCCA_PWR_S 23
19114779705SSam Leffler #define AR_PHY_EXT_CCA_THRESH62	0x007F0000
19214779705SSam Leffler #define AR_PHY_EXT_CCA_THRESH62_S	16
193b657b11dSAdrian Chadd 
19414779705SSam Leffler #define AR9280_PHY_EXT_MINCCA_PWR       0x01FF0000
19514779705SSam Leffler #define AR9280_PHY_EXT_MINCCA_PWR_S     16
19614779705SSam Leffler 
19714779705SSam Leffler #define AR_PHY_HALFGI           0x99D0      /* Timing control 3 */
19814779705SSam Leffler #define AR_PHY_HALFGI_DSC_MAN   0x0007FFF0
19914779705SSam Leffler #define AR_PHY_HALFGI_DSC_MAN_S 4
20014779705SSam Leffler #define AR_PHY_HALFGI_DSC_EXP   0x0000000F
20114779705SSam Leffler #define AR_PHY_HALFGI_DSC_EXP_S 0
20214779705SSam Leffler 
20314779705SSam Leffler #define AR_PHY_HEAVY_CLIP_ENABLE    0x99E0
20414779705SSam Leffler 
2054f49ef43SRui Paulo #define AR_PHY_HEAVY_CLIP_FACTOR_RIFS	0x99ec
2064f49ef43SRui Paulo #define AR_PHY_RIFS_INIT_DELAY		0x03ff0000
2074f49ef43SRui Paulo 
20814779705SSam Leffler #define AR_PHY_M_SLEEP      0x99f0      /* sleep control registers */
20914779705SSam Leffler #define AR_PHY_REFCLKDLY    0x99f4
21014779705SSam Leffler #define AR_PHY_REFCLKPD     0x99f8
21114779705SSam Leffler 
21214779705SSam Leffler #define	AR_PHY_CALMODE		0x99f0
21314779705SSam Leffler /* Calibration Types */
21414779705SSam Leffler #define	AR_PHY_CALMODE_IQ		0x00000000
21514779705SSam Leffler #define	AR_PHY_CALMODE_ADC_GAIN		0x00000001
21614779705SSam Leffler #define	AR_PHY_CALMODE_ADC_DC_PER	0x00000002
21714779705SSam Leffler #define	AR_PHY_CALMODE_ADC_DC_INIT	0x00000003
21814779705SSam Leffler /* Calibration results */
21914779705SSam Leffler #define	AR_PHY_CAL_MEAS_0(_i)	(0x9c10 + ((_i) << 12))
22014779705SSam Leffler #define	AR_PHY_CAL_MEAS_1(_i)	(0x9c14 + ((_i) << 12))
22114779705SSam Leffler #define	AR_PHY_CAL_MEAS_2(_i)	(0x9c18 + ((_i) << 12))
222a57433b9SAdrian Chadd /* This is AR9130 and later */
22314779705SSam Leffler #define	AR_PHY_CAL_MEAS_3(_i)	(0x9c1c + ((_i) << 12))
22414779705SSam Leffler 
225a57433b9SAdrian Chadd /*
226a57433b9SAdrian Chadd  * AR5416 still uses AR_PHY(263) for current RSSI;
227a57433b9SAdrian Chadd  * AR9130 and later uses AR_PHY(271).
228a57433b9SAdrian Chadd  */
229a57433b9SAdrian Chadd #define	AR9130_PHY_CURRENT_RSSI	0x9c3c		/* rssi of current frame rx'd */
23014779705SSam Leffler 
23114779705SSam Leffler #define AR_PHY_CCA          0x9864
23214779705SSam Leffler #define AR_PHY_MINCCA_PWR   0x0FF80000
23314779705SSam Leffler #define AR_PHY_MINCCA_PWR_S 19
23414779705SSam Leffler #define AR9280_PHY_MINCCA_PWR       0x1FF00000
23514779705SSam Leffler #define AR9280_PHY_MINCCA_PWR_S     20
23614779705SSam Leffler #define AR9280_PHY_CCA_THRESH62     0x000FF000
23714779705SSam Leffler #define AR9280_PHY_CCA_THRESH62_S   12
23814779705SSam Leffler 
23914779705SSam Leffler #define AR_PHY_CH1_CCA          0xa864
24014779705SSam Leffler #define AR_PHY_CH1_MINCCA_PWR   0x0FF80000
24114779705SSam Leffler #define AR_PHY_CH1_MINCCA_PWR_S 19
24214779705SSam Leffler #define AR_PHY_CCA_THRESH62     0x0007F000
24314779705SSam Leffler #define AR_PHY_CCA_THRESH62_S   12
24414779705SSam Leffler #define AR9280_PHY_CH1_MINCCA_PWR   0x1FF00000
24514779705SSam Leffler #define AR9280_PHY_CH1_MINCCA_PWR_S 20
24614779705SSam Leffler 
24714779705SSam Leffler #define AR_PHY_CH2_CCA          0xb864
24814779705SSam Leffler #define AR_PHY_CH2_MINCCA_PWR   0x0FF80000
24914779705SSam Leffler #define AR_PHY_CH2_MINCCA_PWR_S 19
25014779705SSam Leffler 
25114779705SSam Leffler #define AR_PHY_CH1_EXT_CCA          0xa9bc
25214779705SSam Leffler #define AR_PHY_CH1_EXT_MINCCA_PWR   0xFF800000
25314779705SSam Leffler #define AR_PHY_CH1_EXT_MINCCA_PWR_S 23
25414779705SSam Leffler #define AR9280_PHY_CH1_EXT_MINCCA_PWR   0x01FF0000
25514779705SSam Leffler #define AR9280_PHY_CH1_EXT_MINCCA_PWR_S 16
25614779705SSam Leffler 
25714779705SSam Leffler #define AR_PHY_CH2_EXT_CCA          0xb9bc
25814779705SSam Leffler #define AR_PHY_CH2_EXT_MINCCA_PWR   0xFF800000
25914779705SSam Leffler #define AR_PHY_CH2_EXT_MINCCA_PWR_S 23
26014779705SSam Leffler 
26114779705SSam Leffler #define AR_PHY_RX_CHAINMASK     0x99a4
26214779705SSam Leffler 
26314779705SSam Leffler #define	AR_PHY_NEW_ADC_DC_GAIN_CORR(_i)	(0x99b4 + ((_i) << 12))
26414779705SSam Leffler #define	AR_PHY_NEW_ADC_GAIN_CORR_ENABLE	0x40000000
26514779705SSam Leffler #define	AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE	0x80000000
26614779705SSam Leffler #define	AR_PHY_MULTICHAIN_GAIN_CTL	0x99ac
26714779705SSam Leffler 
26814779705SSam Leffler #define	AR_PHY_EXT_CCA0			0x99b8
26914779705SSam Leffler #define	AR_PHY_EXT_CCA0_THRESH62	0x000000FF
27014779705SSam Leffler #define	AR_PHY_EXT_CCA0_THRESH62_S	0
27114779705SSam Leffler 
27214779705SSam Leffler #define AR_PHY_CH1_EXT_CCA          0xa9bc
27314779705SSam Leffler #define AR_PHY_CH1_EXT_MINCCA_PWR   0xFF800000
27414779705SSam Leffler #define AR_PHY_CH1_EXT_MINCCA_PWR_S 23
27514779705SSam Leffler 
27614779705SSam Leffler #define AR_PHY_CH2_EXT_CCA          0xb9bc
27714779705SSam Leffler #define AR_PHY_CH2_EXT_MINCCA_PWR   0xFF800000
27814779705SSam Leffler #define AR_PHY_CH2_EXT_MINCCA_PWR_S 23
27914779705SSam Leffler #define AR_PHY_ANALOG_SWAP      0xa268
28014779705SSam Leffler #define AR_PHY_SWAP_ALT_CHAIN   0x00000040
28114779705SSam Leffler #define AR_PHY_CAL_CHAINMASK	0xa39c
28214779705SSam Leffler 
28314779705SSam Leffler #define AR_PHY_SWITCH_CHAIN_0     0x9960
28414779705SSam Leffler #define AR_PHY_SWITCH_COM         0x9964
28514779705SSam Leffler 
28614779705SSam Leffler #define AR_PHY_RF_CTL2                  0x9824
28714779705SSam Leffler #define AR_PHY_TX_FRAME_TO_DATA_START	0x000000FF
28814779705SSam Leffler #define AR_PHY_TX_FRAME_TO_DATA_START_S	0
28914779705SSam Leffler #define AR_PHY_TX_FRAME_TO_PA_ON	0x0000FF00
29014779705SSam Leffler #define AR_PHY_TX_FRAME_TO_PA_ON_S	8
29114779705SSam Leffler 
29214779705SSam Leffler #define AR_PHY_RF_CTL3                  0x9828
29314779705SSam Leffler #define AR_PHY_TX_END_TO_A2_RX_ON       0x00FF0000
29414779705SSam Leffler #define AR_PHY_TX_END_TO_A2_RX_ON_S     16
29514779705SSam Leffler 
29614779705SSam Leffler #define AR_PHY_RF_CTL4                    0x9834
29714779705SSam Leffler #define AR_PHY_RF_CTL4_TX_END_XPAB_OFF    0xFF000000
29814779705SSam Leffler #define AR_PHY_RF_CTL4_TX_END_XPAB_OFF_S  24
29914779705SSam Leffler #define AR_PHY_RF_CTL4_TX_END_XPAA_OFF    0x00FF0000
30014779705SSam Leffler #define AR_PHY_RF_CTL4_TX_END_XPAA_OFF_S  16
30114779705SSam Leffler #define AR_PHY_RF_CTL4_FRAME_XPAB_ON      0x0000FF00
30214779705SSam Leffler #define AR_PHY_RF_CTL4_FRAME_XPAB_ON_S    8
30314779705SSam Leffler #define AR_PHY_RF_CTL4_FRAME_XPAA_ON      0x000000FF
30414779705SSam Leffler #define AR_PHY_RF_CTL4_FRAME_XPAA_ON_S    0
30514779705SSam Leffler 
30614779705SSam Leffler #define	AR_PHY_SYNTH_CONTROL	0x9874
30714779705SSam Leffler 
30814779705SSam Leffler #define	AR_PHY_FORCE_CLKEN_CCK	0xA22C
30914779705SSam Leffler #define	AR_PHY_FORCE_CLKEN_CCK_MRC_MUX	0x00000040
31014779705SSam Leffler 
31114779705SSam Leffler #define AR_PHY_POWER_TX_SUB     0xA3C8
31214779705SSam Leffler #define AR_PHY_POWER_TX_RATE5   0xA38C
31314779705SSam Leffler #define AR_PHY_POWER_TX_RATE6   0xA390
31414779705SSam Leffler #define AR_PHY_POWER_TX_RATE7   0xA3CC
31514779705SSam Leffler #define AR_PHY_POWER_TX_RATE8   0xA3D0
31614779705SSam Leffler #define AR_PHY_POWER_TX_RATE9   0xA3D4
31714779705SSam Leffler 
31814779705SSam Leffler #define	AR_PHY_TPCRG1_PD_GAIN_1 	0x00030000
31914779705SSam Leffler #define	AR_PHY_TPCRG1_PD_GAIN_1_S	16
32014779705SSam Leffler #define	AR_PHY_TPCRG1_PD_GAIN_2		0x000C0000
32114779705SSam Leffler #define	AR_PHY_TPCRG1_PD_GAIN_2_S	18
32214779705SSam Leffler #define	AR_PHY_TPCRG1_PD_GAIN_3		0x00300000
32314779705SSam Leffler #define	AR_PHY_TPCRG1_PD_GAIN_3_S	20
32414779705SSam Leffler 
325f3d3bf87SRui Paulo #define	AR_PHY_TPCRG1_PD_CAL_ENABLE	0x00400000
326f3d3bf87SRui Paulo #define	AR_PHY_TPCRG1_PD_CAL_ENABLE_S	22
327f3d3bf87SRui Paulo 
32814779705SSam Leffler #define AR_PHY_VIT_MASK2_M_46_61 0xa3a0
32914779705SSam Leffler #define AR_PHY_MASK2_M_31_45     0xa3a4
33014779705SSam Leffler #define AR_PHY_MASK2_M_16_30     0xa3a8
33114779705SSam Leffler #define AR_PHY_MASK2_M_00_15     0xa3ac
33214779705SSam Leffler #define AR_PHY_MASK2_P_15_01     0xa3b8
33314779705SSam Leffler #define AR_PHY_MASK2_P_30_16     0xa3bc
33414779705SSam Leffler #define AR_PHY_MASK2_P_45_31     0xa3c0
33514779705SSam Leffler #define AR_PHY_MASK2_P_61_45     0xa3c4
33614779705SSam Leffler 
33714779705SSam Leffler #define	AR_PHY_SPUR_REG         0x994c
33814779705SSam Leffler #define	AR_PHY_SFCORR_EXT	0x99c0
33914779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M1_THRESH	0x0000007F
34014779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M1_THRESH_S	0
34114779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M2_THRESH	0x00003F80
34214779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M2_THRESH_S	7
34314779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M1_THRESH_LOW	0x001FC000
34414779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S	14
34514779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M2_THRESH_LOW	0x0FE00000
34614779705SSam Leffler #define	AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S	21
34714779705SSam Leffler #define	AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S	28
34814779705SSam Leffler 
34914779705SSam Leffler /* enable vit puncture per rate, 8 bits, lsb is low rate */
35014779705SSam Leffler #define AR_PHY_SPUR_REG_MASK_RATE_CNTL       (0xFF << 18)
35114779705SSam Leffler #define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S     18
35214779705SSam Leffler 
35314779705SSam Leffler #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM      0x20000     /* bins move with freq offset */
35414779705SSam Leffler #define AR_PHY_SPUR_REG_MASK_RATE_SELECT     (0xFF << 9) /* use mask1 or mask2, one per rate */
35514779705SSam Leffler #define AR_PHY_SPUR_REG_MASK_RATE_SELECT_S   9
35614779705SSam Leffler #define AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI 0x100
35714779705SSam Leffler #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH     0x7F
35814779705SSam Leffler #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S   0
35914779705SSam Leffler 
36014779705SSam Leffler #define AR_PHY_PILOT_MASK_01_30   0xa3b0
36114779705SSam Leffler #define AR_PHY_PILOT_MASK_31_60   0xa3b4
36214779705SSam Leffler 
36314779705SSam Leffler #define AR_PHY_CHANNEL_MASK_01_30 0x99d4
36414779705SSam Leffler #define AR_PHY_CHANNEL_MASK_31_60 0x99d8
36514779705SSam Leffler 
36614779705SSam Leffler #define	AR_PHY_CL_CAL_CTL	0xA358		/* carrier leak cal control */
36714779705SSam Leffler #define	AR_PHY_CL_CAL_ENABLE	0x00000002
368f3d3bf87SRui Paulo #define	AR_PHY_PARALLEL_CAL_ENABLE	0x00000001
369c6c9d8c8SAdrian Chadd 
370c6c9d8c8SAdrian Chadd /* empirically determined "good" CCA value ranges from atheros */
371c6c9d8c8SAdrian Chadd #define	AR_PHY_CCA_NOM_VAL_5416_2GHZ		-90
372c6c9d8c8SAdrian Chadd #define	AR_PHY_CCA_NOM_VAL_5416_5GHZ		-100
373c6c9d8c8SAdrian Chadd #define	AR_PHY_CCA_MIN_GOOD_VAL_5416_2GHZ	-100
374c6c9d8c8SAdrian Chadd #define	AR_PHY_CCA_MIN_GOOD_VAL_5416_5GHZ	-110
375c6c9d8c8SAdrian Chadd #define	AR_PHY_CCA_MAX_GOOD_VAL_5416_2GHZ	-80
376c6c9d8c8SAdrian Chadd #define	AR_PHY_CCA_MAX_GOOD_VAL_5416_5GHZ	-90
377c6c9d8c8SAdrian Chadd 
3788f699719SAdrian Chadd /* ar9280 specific? */
3798f699719SAdrian Chadd #define	AR_PHY_XPA_CFG		0xA3D8
3808f699719SAdrian Chadd #define	AR_PHY_FORCE_XPA_CFG	0x000000001
3818f699719SAdrian Chadd #define	AR_PHY_FORCE_XPA_CFG_S	0
3828f699719SAdrian Chadd 
3838f699719SAdrian Chadd #define	AR_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK	0x0000000C
3848f699719SAdrian Chadd #define	AR_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK_S	2
3858f699719SAdrian Chadd 
3868f699719SAdrian Chadd #define	AR_PHY_TX_PWRCTRL9			0xa27C
3878f699719SAdrian Chadd #define	AR_PHY_TX_DESIRED_SCALE_CCK		0x00007C00
3888f699719SAdrian Chadd #define	AR_PHY_TX_DESIRED_SCALE_CCK_S		10
3898f699719SAdrian Chadd #define	AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL	0x80000000
3908f699719SAdrian Chadd #define	AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL_S	31
3918f699719SAdrian Chadd 
392d8daa2e3SAdrian Chadd #define	AR_PHY_MODE_ASYNCFIFO			0x80	/* Enable async fifo */
393d8daa2e3SAdrian Chadd 
39414779705SSam Leffler #endif /* _DEV_ATH_AR5416PHY_H_ */
395