1 /*- 2 * Copyright (c) 1998 - 2008 S�ren Schmidt <sos@FreeBSD.org> 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer, 10 * without modification, immediately at the beginning of the file. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 */ 26 27 #include <sys/cdefs.h> 28 __FBSDID("$FreeBSD$"); 29 30 #include "opt_ata.h" 31 #include <sys/param.h> 32 #include <sys/module.h> 33 #include <sys/systm.h> 34 #include <sys/kernel.h> 35 #include <sys/ata.h> 36 #include <sys/bus.h> 37 #include <sys/endian.h> 38 #include <sys/malloc.h> 39 #include <sys/lock.h> 40 #include <sys/mutex.h> 41 #include <sys/sema.h> 42 #include <sys/taskqueue.h> 43 #include <vm/uma.h> 44 #include <machine/stdarg.h> 45 #include <machine/resource.h> 46 #include <machine/bus.h> 47 #include <sys/rman.h> 48 #include <dev/pci/pcivar.h> 49 #include <dev/pci/pcireg.h> 50 #include <dev/ata/ata-all.h> 51 #include <dev/ata/ata-pci.h> 52 #include <ata_if.h> 53 54 /* local prototypes */ 55 static int ata_ite_chipinit(device_t dev); 56 static int ata_ite_ch_attach(device_t dev); 57 static int ata_ite_821x_setmode(device_t dev, int target, int mode); 58 static int ata_ite_8213_setmode(device_t dev, int target, int mode); 59 60 61 /* 62 * Integrated Technology Express Inc. (ITE) chipset support functions 63 */ 64 static int 65 ata_ite_probe(device_t dev) 66 { 67 struct ata_pci_controller *ctlr = device_get_softc(dev); 68 static struct ata_chip_id ids[] = 69 {{ ATA_IT8213F, 0x00, 0x00, 0x00, ATA_UDMA6, "IT8213F" }, 70 { ATA_IT8212F, 0x00, 0x00, 0x00, ATA_UDMA6, "IT8212F" }, 71 { ATA_IT8211F, 0x00, 0x00, 0x00, ATA_UDMA6, "IT8211F" }, 72 { 0, 0, 0, 0, 0, 0}}; 73 74 if (pci_get_vendor(dev) != ATA_ITE_ID) 75 return ENXIO; 76 77 if (!(ctlr->chip = ata_match_chip(dev, ids))) 78 return ENXIO; 79 80 ata_set_desc(dev); 81 ctlr->chipinit = ata_ite_chipinit; 82 return (BUS_PROBE_DEFAULT); 83 } 84 85 static int 86 ata_ite_chipinit(device_t dev) 87 { 88 struct ata_pci_controller *ctlr = device_get_softc(dev); 89 90 if (ata_setup_interrupt(dev, ata_generic_intr)) 91 return ENXIO; 92 93 if (ctlr->chip->chipid == ATA_IT8213F) { 94 /* the ITE 8213F only has one channel */ 95 ctlr->channels = 1; 96 97 ctlr->setmode = ata_ite_8213_setmode; 98 } 99 else { 100 /* set PCI mode and 66Mhz reference clock */ 101 pci_write_config(dev, 0x50, pci_read_config(dev, 0x50, 1) & ~0x83, 1); 102 103 /* set default active & recover timings */ 104 pci_write_config(dev, 0x54, 0x31, 1); 105 pci_write_config(dev, 0x56, 0x31, 1); 106 107 ctlr->setmode = ata_ite_821x_setmode; 108 /* No timing restrictions initally. */ 109 ctlr->chipset_data = (void *)0; 110 } 111 ctlr->ch_attach = ata_ite_ch_attach; 112 return 0; 113 } 114 115 static int 116 ata_ite_ch_attach(device_t dev) 117 { 118 struct ata_channel *ch = device_get_softc(dev); 119 int error; 120 121 error = ata_pci_ch_attach(dev); 122 ch->flags |= ATA_CHECKS_CABLE; 123 return (error); 124 } 125 126 static int 127 ata_ite_821x_setmode(device_t dev, int target, int mode) 128 { 129 device_t parent = device_get_parent(dev); 130 struct ata_pci_controller *ctlr = device_get_softc(parent); 131 struct ata_channel *ch = device_get_softc(dev); 132 int devno = (ch->unit << 1) + target; 133 int piomode; 134 uint8_t *timings = (uint8_t*)(&ctlr->chipset_data); 135 u_int8_t udmatiming[] = 136 { 0x44, 0x42, 0x31, 0x21, 0x11, 0xa2, 0x91 }; 137 u_int8_t chtiming[] = 138 { 0xaa, 0xa3, 0xa1, 0x33, 0x31, 0x88, 0x32, 0x31 }; 139 140 mode = min(mode, ctlr->chip->max_dma); 141 /* check the CBLID bits for 80 conductor cable detection */ 142 if (ata_dma_check_80pin && mode > ATA_UDMA2 && 143 (pci_read_config(parent, 0x40, 2) & 144 (ch->unit ? (1<<3) : (1<<2)))) { 145 ata_print_cable(dev, "controller"); 146 mode = ATA_UDMA2; 147 } 148 if (mode >= ATA_UDMA0) { 149 /* enable UDMA mode */ 150 pci_write_config(parent, 0x50, 151 pci_read_config(parent, 0x50, 1) & 152 ~(1 << (devno + 3)), 1); 153 /* set UDMA timing */ 154 pci_write_config(parent, 155 0x56 + (ch->unit << 2) + target, 156 udmatiming[mode & ATA_MODE_MASK], 1); 157 piomode = ATA_PIO4; 158 } else { 159 /* disable UDMA mode */ 160 pci_write_config(parent, 0x50, 161 pci_read_config(parent, 0x50, 1) | 162 (1 << (devno + 3)), 1); 163 piomode = mode; 164 } 165 timings[devno] = chtiming[ata_mode2idx(piomode)]; 166 /* set active and recover timing (shared between master & slave) */ 167 pci_write_config(parent, 0x54 + (ch->unit << 2), 168 max(timings[ch->unit << 1], timings[(ch->unit << 1) + 1]), 1); 169 return (mode); 170 } 171 172 static int 173 ata_ite_8213_setmode(device_t dev, int target, int mode) 174 { 175 device_t parent = device_get_parent(dev); 176 struct ata_pci_controller *ctlr = device_get_softc(parent); 177 int piomode; 178 u_int16_t reg40 = pci_read_config(parent, 0x40, 2); 179 u_int8_t reg44 = pci_read_config(parent, 0x44, 1); 180 u_int8_t reg48 = pci_read_config(parent, 0x48, 1); 181 u_int16_t reg4a = pci_read_config(parent, 0x4a, 2); 182 u_int16_t reg54 = pci_read_config(parent, 0x54, 2); 183 u_int16_t mask40 = 0, new40 = 0; 184 u_int8_t mask44 = 0, new44 = 0; 185 u_int8_t timings[] = { 0x00, 0x00, 0x10, 0x21, 0x23, 0x00, 0x21, 0x23 }; 186 u_int8_t utimings[] = { 0x00, 0x01, 0x02, 0x01, 0x02, 0x01, 0x02 }; 187 188 mode = min(mode, ctlr->chip->max_dma); 189 190 if (ata_dma_check_80pin && mode > ATA_UDMA2 && 191 !(reg54 & (0x10 << target))) { 192 ata_print_cable(dev, "controller"); 193 mode = ATA_UDMA2; 194 } 195 /* Enable/disable UDMA and set timings. */ 196 if (mode >= ATA_UDMA0) { 197 pci_write_config(parent, 0x48, reg48 | (0x0001 << target), 2); 198 pci_write_config(parent, 0x4a, 199 (reg4a & ~(0x3 << (target << 2))) | 200 (utimings[mode & ATA_MODE_MASK] << (target<<2)), 2); 201 piomode = ATA_PIO4; 202 } else { 203 pci_write_config(parent, 0x48, reg48 & ~(0x0001 << target), 2); 204 pci_write_config(parent, 0x4a, (reg4a & ~(0x3 << (target << 2))),2); 205 piomode = mode; 206 } 207 /* Set UDMA reference clock (33/66/133MHz). */ 208 reg54 &= ~(0x1001 << target); 209 if (mode >= ATA_UDMA5) 210 reg54 |= (0x1000 << target); 211 else if (mode >= ATA_UDMA3) 212 reg54 |= (0x1 << target); 213 pci_write_config(parent, 0x54, reg54, 2); 214 /* Allow PIO/WDMA timing controls. */ 215 reg40 &= 0xff00; 216 reg40 |= 0x4033; 217 /* Set PIO/WDMA timings. */ 218 if (target == 0) { 219 reg40 |= (ata_atapi(dev, target) ? 0x04 : 0x00); 220 mask40 = 0x3300; 221 new40 = timings[ata_mode2idx(piomode)] << 8; 222 } 223 else { 224 reg40 |= (ata_atapi(dev, target) ? 0x40 : 0x00); 225 mask44 = 0x0f; 226 new44 = ((timings[ata_mode2idx(piomode)] & 0x30) >> 2) | 227 (timings[ata_mode2idx(piomode)] & 0x03); 228 } 229 pci_write_config(parent, 0x40, (reg40 & ~mask40) | new40, 4); 230 pci_write_config(parent, 0x44, (reg44 & ~mask44) | new44, 1); 231 return (mode); 232 } 233 234 ATA_DECLARE_DRIVER(ata_ite); 235