xref: /freebsd/sys/dev/age/if_agereg.h (revision b3aaa0cc21c63d388230c7ef2a80abd631ff20d5)
1 /*-
2  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions
7  * are met:
8  * 1. Redistributions of source code must retain the above copyright
9  *    notice unmodified, this list of conditions, and the following
10  *    disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25  * SUCH DAMAGE.
26  *
27  * $FreeBSD$
28  */
29 
30 #ifndef	_IF_AGEREG_H
31 #define	_IF_AGEREG_H
32 
33 /*
34  * Attansic Technology Corp. PCI vendor ID
35  */
36 #define	VENDORID_ATTANSIC		0x1969
37 
38 /*
39  * Attansic L1 device ID
40  */
41 #define	DEVICEID_ATTANSIC_L1		0x1048
42 
43 #define	AGE_VPD_REG_CONF_START		0x0100
44 #define	AGE_VPD_REG_CONF_END		0x01FF
45 #define	AGE_VPD_REG_CONF_SIG		0x5A
46 
47 #define	AGE_SPI_CTRL			0x200
48 #define	SPI_STAT_NOT_READY		0x00000001
49 #define	SPI_STAT_WR_ENB			0x00000002
50 #define	SPI_STAT_WRP_ENB		0x00000080
51 #define	SPI_INST_MASK			0x000000FF
52 #define	SPI_START			0x00000100
53 #define	SPI_INST_START			0x00000800
54 #define	SPI_VPD_ENB			0x00002000
55 #define	SPI_LOADER_START		0x00008000
56 #define	SPI_CS_HI_MASK			0x00030000
57 #define	SPI_CS_HOLD_MASK		0x000C0000
58 #define	SPI_CLK_LO_MASK			0x00300000
59 #define	SPI_CLK_HI_MASK			0x00C00000
60 #define	SPI_CS_SETUP_MASK		0x03000000
61 #define	SPI_EPROM_PG_MASK		0x0C000000
62 #define	SPI_INST_SHIFT			8
63 #define	SPI_CS_HI_SHIFT			16
64 #define	SPI_CS_HOLD_SHIFT		18
65 #define	SPI_CLK_LO_SHIFT		20
66 #define	SPI_CLK_HI_SHIFT		22
67 #define	SPI_CS_SETUP_SHIFT		24
68 #define	SPI_EPROM_PG_SHIFT		26
69 #define	SPI_WAIT_READY			0x10000000
70 
71 #define	AGE_SPI_ADDR			0x204	/* 16bits */
72 
73 #define	AGE_SPI_DATA			0x208
74 
75 #define	AGE_SPI_CONFIG			0x20C
76 
77 #define	AGE_SPI_OP_PROGRAM		0x210	/* 8bits */
78 
79 #define	AGE_SPI_OP_SC_ERASE		0x211	/* 8bits */
80 
81 #define	AGE_SPI_OP_CHIP_ERASE		0x212	/* 8bits */
82 
83 #define	AGE_SPI_OP_RDID			0x213	/* 8bits */
84 
85 #define	AGE_SPI_OP_WREN			0x214	/* 8bits */
86 
87 #define	AGE_SPI_OP_RDSR			0x215	/* 8bits */
88 
89 #define	AGE_SPI_OP_WRSR			0x216	/* 8bits */
90 
91 #define	AGE_SPI_OP_READ			0x217	/* 8bits */
92 
93 #define	AGE_TWSI_CTRL			0x218
94 
95 #define AGE_DEV_MISC_CTRL		0x21C
96 
97 #define	AGE_MASTER_CFG			0x1400
98 #define	MASTER_RESET			0x00000001
99 #define	MASTER_MTIMER_ENB		0x00000002
100 #define	MASTER_ITIMER_ENB		0x00000004
101 #define	MASTER_MANUAL_INT_ENB		0x00000008
102 #define	MASTER_CHIP_REV_MASK		0x00FF0000
103 #define	MASTER_CHIP_ID_MASK		0xFF000000
104 #define	MASTER_CHIP_REV_SHIFT		16
105 #define	MASTER_CHIP_ID_SHIFT		24
106 
107 /* Number of ticks per usec for L1. */
108 #define	AGE_TICK_USECS			2
109 #define	AGE_USECS(x)			((x) / AGE_TICK_USECS)
110 
111 #define	AGE_MANUAL_TIMER		0x1404
112 
113 #define	AGE_IM_TIMER			0x1408	/* 16bits */
114 #define	AGE_IM_TIMER_MIN		0
115 #define	AGE_IM_TIMER_MAX		130000	/* 130ms */
116 #define	AGE_IM_TIMER_DEFAULT		100
117 
118 #define	AGE_GPHY_CTRL			0x140C	/* 16bits */
119 #define	GPHY_CTRL_RST			0x0000
120 #define	GPHY_CTRL_CLR			0x0001
121 
122 #define	AGE_INTR_CLR_TIMER		0x140E	/* 16bits */
123 
124 #define	AGE_IDLE_STATUS			0x1410
125 #define	IDLE_STATUS_RXMAC		0x00000001
126 #define	IDLE_STATUS_TXMAC		0x00000002
127 #define	IDLE_STATUS_RXQ			0x00000004
128 #define	IDLE_STATUS_TXQ			0x00000008
129 #define	IDLE_STATUS_DMARD		0x00000010
130 #define	IDLE_STATUS_DMAWR		0x00000020
131 #define	IDLE_STATUS_SMB			0x00000040
132 #define	IDLE_STATUS_CMB			0x00000080
133 
134 #define	AGE_MDIO			0x1414
135 #define	MDIO_DATA_MASK			0x0000FFFF
136 #define	MDIO_REG_ADDR_MASK		0x001F0000
137 #define	MDIO_OP_READ			0x00200000
138 #define	MDIO_OP_WRITE			0x00000000
139 #define	MDIO_SUP_PREAMBLE		0x00400000
140 #define	MDIO_OP_EXECUTE			0x00800000
141 #define	MDIO_CLK_25_4			0x00000000
142 #define	MDIO_CLK_25_6			0x02000000
143 #define	MDIO_CLK_25_8			0x03000000
144 #define	MDIO_CLK_25_10			0x04000000
145 #define	MDIO_CLK_25_14			0x05000000
146 #define	MDIO_CLK_25_20			0x06000000
147 #define	MDIO_CLK_25_28			0x07000000
148 #define	MDIO_OP_BUSY			0x08000000
149 #define	MDIO_DATA_SHIFT			0
150 #define	MDIO_REG_ADDR_SHIFT		16
151 
152 #define	MDIO_REG_ADDR(x)	\
153 	(((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK)
154 /* Default PHY address. */
155 #define	AGE_PHY_ADDR			0
156 
157 #define	AGE_PHY_STATUS			0x1418
158 
159 #define	AGE_BIST0			0x141C
160 #define	BIST0_ENB			0x00000001
161 #define	BIST0_SRAM_FAIL			0x00000002
162 #define	BIST0_FUSE_FLAG			0x00000004
163 
164 #define	AGE_BIST1			0x1420
165 #define	BIST1_ENB			0x00000001
166 #define	BIST1_SRAM_FAIL			0x00000002
167 #define	BIST1_FUSE_FLAG			0x00000004
168 
169 #define	AGE_MAC_CFG			0x1480
170 #define	MAC_CFG_TX_ENB			0x00000001
171 #define	MAC_CFG_RX_ENB			0x00000002
172 #define	MAC_CFG_TX_FC			0x00000004
173 #define	MAC_CFG_RX_FC			0x00000008
174 #define	MAC_CFG_LOOP			0x00000010
175 #define	MAC_CFG_FULL_DUPLEX		0x00000020
176 #define	MAC_CFG_TX_CRC_ENB		0x00000040
177 #define	MAC_CFG_TX_AUTO_PAD		0x00000080
178 #define	MAC_CFG_TX_LENCHK		0x00000100
179 #define	MAC_CFG_RX_JUMBO_ENB		0x00000200
180 #define	MAC_CFG_PREAMBLE_MASK		0x00003C00
181 #define	MAC_CFG_VLAN_TAG_STRIP		0x00004000
182 #define	MAC_CFG_PROMISC			0x00008000
183 #define	MAC_CFG_TX_PAUSE		0x00010000
184 #define	MAC_CFG_SCNT			0x00020000
185 #define	MAC_CFG_SYNC_RST_TX		0x00040000
186 #define	MAC_CFG_SPEED_MASK		0x00300000
187 #define	MAC_CFG_SPEED_10_100		0x00100000
188 #define	MAC_CFG_SPEED_1000		0x00200000
189 #define	MAC_CFG_DBG_TX_BACKOFF		0x00400000
190 #define	MAC_CFG_TX_JUMBO_ENB		0x00800000
191 #define	MAC_CFG_RXCSUM_ENB		0x01000000
192 #define	MAC_CFG_ALLMULTI		0x02000000
193 #define	MAC_CFG_BCAST			0x04000000
194 #define	MAC_CFG_DBG			0x08000000
195 #define	MAC_CFG_PREAMBLE_SHIFT		10
196 #define	MAC_CFG_PREAMBLE_DEFAULT	7
197 
198 #define	AGE_IPG_IFG_CFG			0x1484
199 #define	IPG_IFG_IPGT_MASK		0x0000007F
200 #define	IPG_IFG_MIFG_MASK		0x0000FF00
201 #define	IPG_IFG_IPG1_MASK		0x007F0000
202 #define	IPG_IFG_IPG2_MASK		0x7F000000
203 #define	IPG_IFG_IPGT_SHIFT		0
204 #define	IPG_IFG_IPGT_DEFAULT		0x60
205 #define	IPG_IFG_MIFG_SHIFT		8
206 #define	IPG_IFG_MIFG_DEFAULT		0x50
207 #define	IPG_IFG_IPG1_SHIFT		16
208 #define	IPG_IFG_IPG1_DEFAULT		0x40
209 #define	IPG_IFG_IPG2_SHIFT		24
210 #define	IPG_IFG_IPG2_DEFAULT		0x60
211 
212 /* station address */
213 #define	AGE_PAR0			0x1488
214 #define	AGE_PAR1			0x148C
215 
216 /* 64bit multicast hash register. */
217 #define	AGE_MAR0			0x1490
218 #define	AGE_MAR1			0x1494
219 
220 /* half-duplex parameter configuration. */
221 #define	AGE_HDPX_CFG			0x1498
222 #define	HDPX_CFG_LCOL_MASK		0x000003FF
223 #define	HDPX_CFG_RETRY_MASK		0x0000F000
224 #define	HDPX_CFG_EXC_DEF_EN		0x00010000
225 #define	HDPX_CFG_NO_BACK_C		0x00020000
226 #define	HDPX_CFG_NO_BACK_P		0x00040000
227 #define	HDPX_CFG_ABEBE			0x00080000
228 #define	HDPX_CFG_ABEBT_MASK		0x00F00000
229 #define	HDPX_CFG_JAMIPG_MASK		0x0F000000
230 #define	HDPX_CFG_LCOL_SHIFT		0
231 #define	HDPX_CFG_LCOL_DEFAULT		0x37
232 #define	HDPX_CFG_RETRY_SHIFT		12
233 #define	HDPX_CFG_RETRY_DEFAULT		0x0F
234 #define	HDPX_CFG_ABEBT_SHIFT		20
235 #define	HDPX_CFG_ABEBT_DEFAULT		0x0A
236 #define	HDPX_CFG_JAMIPG_SHIFT		24
237 #define	HDPX_CFG_JAMIPG_DEFAULT		0x07
238 
239 #define	AGE_FRAME_SIZE			0x149C
240 
241 #define	AGE_WOL_CFG			0x14A0
242 #define	WOL_CFG_PATTERN			0x00000001
243 #define	WOL_CFG_PATTERN_ENB		0x00000002
244 #define	WOL_CFG_MAGIC			0x00000004
245 #define	WOL_CFG_MAGIC_ENB		0x00000008
246 #define	WOL_CFG_LINK_CHG		0x00000010
247 #define	WOL_CFG_LINK_CHG_ENB		0x00000020
248 #define	WOL_CFG_PATTERN_DET		0x00000100
249 #define	WOL_CFG_MAGIC_DET		0x00000200
250 #define	WOL_CFG_LINK_CHG_DET		0x00000400
251 #define	WOL_CFG_CLK_SWITCH_ENB		0x00008000
252 #define	WOL_CFG_PATTERN0		0x00010000
253 #define	WOL_CFG_PATTERN1		0x00020000
254 #define	WOL_CFG_PATTERN2		0x00040000
255 #define	WOL_CFG_PATTERN3		0x00080000
256 #define	WOL_CFG_PATTERN4		0x00100000
257 #define	WOL_CFG_PATTERN5		0x00200000
258 #define	WOL_CFG_PATTERN6		0x00400000
259 
260 /* WOL pattern length. */
261 #define	AGE_PATTERN_CFG0		0x14A4
262 #define	PATTERN_CFG_0_LEN_MASK		0x0000007F
263 #define	PATTERN_CFG_1_LEN_MASK		0x00007F00
264 #define	PATTERN_CFG_2_LEN_MASK		0x007F0000
265 #define	PATTERN_CFG_3_LEN_MASK		0x7F000000
266 
267 #define	AGE_PATTERN_CFG1		0x14A8
268 #define	PATTERN_CFG_4_LEN_MASK		0x0000007F
269 #define	PATTERN_CFG_5_LEN_MASK		0x00007F00
270 #define	PATTERN_CFG_6_LEN_MASK		0x007F0000
271 
272 #define	AGE_SRAM_RD_ADDR		0x1500
273 
274 #define	AGE_SRAM_RD_LEN			0x1504
275 
276 #define	AGE_SRAM_RRD_ADDR		0x1508
277 
278 #define	AGE_SRAM_RRD_LEN		0x150C
279 
280 #define	AGE_SRAM_TPD_ADDR		0x1510
281 
282 #define	AGE_SRAM_TPD_LEN		0x1514
283 
284 #define	AGE_SRAM_TRD_ADDR		0x1518
285 
286 #define	AGE_SRAM_TRD_LEN		0x151C
287 
288 #define	AGE_SRAM_RX_FIFO_ADDR		0x1520
289 
290 #define	AGE_SRAM_RX_FIFO_LEN		0x1524
291 
292 #define	AGE_SRAM_TX_FIFO_ADDR		0x1528
293 
294 #define	AGE_SRAM_TX_FIFO_LEN		0x152C
295 
296 #define	AGE_SRAM_TCPH_ADDR		0x1530
297 #define	SRAM_TCPH_ADDR_MASK		0x00000FFF
298 #define	SRAM_PATH_ADDR_MASK		0x0FFF0000
299 #define	SRAM_TCPH_ADDR_SHIFT		0
300 #define	SRAM_PATH_ADDR_SHIFT		16
301 
302 #define	AGE_DMA_BLOCK			0x1534
303 #define	DMA_BLOCK_LOAD			0x00000001
304 
305 /*
306  * All descriptors and CMB/SMB share the same high address.
307  */
308 #define	AGE_DESC_ADDR_HI		0x1540
309 
310 #define	AGE_DESC_RD_ADDR_LO		0x1544
311 
312 #define	AGE_DESC_RRD_ADDR_LO		0x1548
313 
314 #define	AGE_DESC_TPD_ADDR_LO		0x154C
315 
316 #define	AGE_DESC_CMB_ADDR_LO		0x1550
317 
318 #define	AGE_DESC_SMB_ADDR_LO		0x1554
319 
320 #define	AGE_DESC_RRD_RD_CNT		0x1558
321 #define	DESC_RD_CNT_MASK		0x000007FF
322 #define	DESC_RRD_CNT_MASK		0x07FF0000
323 #define	DESC_RD_CNT_SHIFT		0
324 #define	DESC_RRD_CNT_SHIFT		16
325 
326 #define	AGE_DESC_TPD_CNT		0x155C
327 #define	DESC_TPD_CNT_MASK		0x00003FF
328 #define	DESC_TPD_CNT_SHIFT		0
329 
330 #define	AGE_TXQ_CFG			0x1580
331 #define	TXQ_CFG_TPD_BURST_MASK		0x0000001F
332 #define	TXQ_CFG_ENB			0x00000020
333 #define	TXQ_CFG_ENHANCED_MODE		0x00000040
334 #define	TXQ_CFG_TPD_FETCH_THRESH_MASK	0x00003F00
335 #define	TXQ_CFG_TX_FIFO_BURST_MASK	0xFFFF0000
336 #define	TXQ_CFG_TPD_BURST_SHIFT		0
337 #define	TXQ_CFG_TPD_BURST_DEFAULT	4
338 #define	TXQ_CFG_TPD_FETCH_THRESH_SHIFT	8
339 #define	TXQ_CFG_TPD_FETCH_DEFAULT	16
340 #define	TXQ_CFG_TX_FIFO_BURST_SHIFT	16
341 #define	TXQ_CFG_TX_FIFO_BURST_DEFAULT	256
342 
343 #define	AGE_TX_JUMBO_TPD_TH_IPG		0x1584
344 #define	TX_JUMBO_TPD_TH_MASK		0x000007FF
345 #define	TX_JUMBO_TPD_IPG_MASK		0x001F0000
346 #define	TX_JUMBO_TPD_TH_SHIFT		0
347 #define	TX_JUMBO_TPD_IPG_SHIFT		16
348 #define	TX_JUMBO_TPD_IPG_DEFAULT	1
349 
350 #define	AGE_RXQ_CFG			0x15A0
351 #define	RXQ_CFG_RD_BURST_MASK		0x000000FF
352 #define	RXQ_CFG_RRD_BURST_THRESH_MASK	0x0000FF00
353 #define	RXQ_CFG_RD_PREF_MIN_IPG_MASK	0x001F0000
354 #define	RXQ_CFG_CUT_THROUGH_ENB		0x40000000
355 #define	RXQ_CFG_ENB			0x80000000
356 #define	RXQ_CFG_RD_BURST_SHIFT		0
357 #define	RXQ_CFG_RD_BURST_DEFAULT	8
358 #define	RXQ_CFG_RRD_BURST_THRESH_SHIFT	8
359 #define	RXQ_CFG_RRD_BURST_THRESH_DEFAULT 8
360 #define	RXQ_CFG_RD_PREF_MIN_IPG_SHIFT	16
361 #define	RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT	1
362 
363 #define	AGE_RXQ_JUMBO_CFG		0x15A4
364 #define	RXQ_JUMBO_CFG_SZ_THRESH_MASK	0x000007FF
365 #define	RXQ_JUMBO_CFG_LKAH_MASK		0x00007800
366 #define	RXQ_JUMBO_CFG_RRD_TIMER_MASK	0xFFFF0000
367 #define	RXQ_JUMBO_CFG_SZ_THRESH_SHIFT	0
368 #define	RXQ_JUMBO_CFG_LKAH_SHIFT	11
369 #define	RXQ_JUMBO_CFG_LKAH_DEFAULT	0x01
370 #define	RXQ_JUMBO_CFG_RRD_TIMER_SHIFT	16
371 
372 #define	AGE_RXQ_FIFO_PAUSE_THRESH	0x15A8
373 #define	RXQ_FIFO_PAUSE_THRESH_LO_MASK	0x00000FFF
374 #define	RXQ_FIFO_PAUSE_THRESH_HI_MASK	0x0FFF000
375 #define	RXQ_FIFO_PAUSE_THRESH_LO_SHIFT	0
376 #define	RXQ_FIFO_PAUSE_THRESH_HI_SHIFT	16
377 
378 #define	AGE_RXQ_RRD_PAUSE_THRESH	0x15AC
379 #define	RXQ_RRD_PAUSE_THRESH_HI_MASK	0x00000FFF
380 #define	RXQ_RRD_PAUSE_THRESH_LO_MASK	0x0FFF0000
381 #define	RXQ_RRD_PAUSE_THRESH_HI_SHIFT	0
382 #define	RXQ_RRD_PAUSE_THRESH_LO_SHIFT	16
383 
384 #define	AGE_DMA_CFG			0x15C0
385 #define	DMA_CFG_IN_ORDER		0x00000001
386 #define	DMA_CFG_ENH_ORDER		0x00000002
387 #define	DMA_CFG_OUT_ORDER		0x00000004
388 #define	DMA_CFG_RCB_64			0x00000000
389 #define	DMA_CFG_RCB_128			0x00000008
390 #define	DMA_CFG_RD_BURST_128		0x00000000
391 #define	DMA_CFG_RD_BURST_256		0x00000010
392 #define	DMA_CFG_RD_BURST_512		0x00000020
393 #define	DMA_CFG_RD_BURST_1024		0x00000030
394 #define	DMA_CFG_RD_BURST_2048		0x00000040
395 #define	DMA_CFG_RD_BURST_4096		0x00000050
396 #define	DMA_CFG_WR_BURST_128		0x00000000
397 #define	DMA_CFG_WR_BURST_256		0x00000080
398 #define	DMA_CFG_WR_BURST_512		0x00000100
399 #define	DMA_CFG_WR_BURST_1024		0x00000180
400 #define	DMA_CFG_WR_BURST_2048		0x00000200
401 #define	DMA_CFG_WR_BURST_4096		0x00000280
402 #define	DMA_CFG_RD_ENB			0x00000400
403 #define	DMA_CFG_WR_ENB			0x00000800
404 #define	DMA_CFG_RD_BURST_MASK		0x07
405 #define	DMA_CFG_RD_BURST_SHIFT		4
406 #define	DMA_CFG_WR_BURST_MASK		0x07
407 #define	DMA_CFG_WR_BURST_SHIFT		7
408 
409 #define	AGE_CSMB_CTRL			0x15D0
410 #define	CSMB_CTRL_CMB_KICK		0x00000001
411 #define	CSMB_CTRL_SMB_KICK		0x00000002
412 #define	CSMB_CTRL_CMB_ENB		0x00000004
413 #define	CSMB_CTRL_SMB_ENB		0x00000008
414 
415 /* CMB DMA Write Threshold Register */
416 #define	AGE_CMB_WR_THRESH		0x15D4
417 #define	CMB_WR_THRESH_RRD_MASK		0x000007FF
418 #define	CMB_WR_THRESH_TPD_MASK		0x07FF0000
419 #define	CMB_WR_THRESH_RRD_SHIFT		0
420 #define	CMB_WR_THRESH_RRD_DEFAULT	4
421 #define	CMB_WR_THRESH_TPD_SHIFT		16
422 #define	CMB_WR_THRESH_TPD_DEFAULT	4
423 
424 /* RX/TX count-down timer to trigger CMB-write. */
425 #define	AGE_CMB_WR_TIMER		0x15D8
426 #define	CMB_WR_TIMER_RX_MASK		0x0000FFFF
427 #define	CMB_WR_TIMER_TX_MASK		0xFFFF0000
428 #define	CMB_WR_TIMER_RX_SHIFT		0
429 #define	CMB_WR_TIMER_TX_SHIFT		16
430 
431 /* Number of packet received since last CMB write */
432 #define	AGE_CMB_RX_PKT_CNT		0x15DC
433 
434 /* Number of packet transmitted since last CMB write */
435 #define	AGE_CMB_TX_PKT_CNT		0x15E0
436 
437 /* SMB auto DMA timer register */
438 #define	AGE_SMB_TIMER			0x15E4
439 
440 #define	AGE_MBOX			0x15F0
441 #define	MBOX_RD_PROD_IDX_MASK		0x000007FF
442 #define	MBOX_RRD_CONS_IDX_MASK		0x003FF800
443 #define	MBOX_TD_PROD_IDX_MASK		0xFFC00000
444 #define	MBOX_RD_PROD_IDX_SHIFT		0
445 #define	MBOX_RRD_CONS_IDX_SHIFT		11
446 #define	MBOX_TD_PROD_IDX_SHIFT		22
447 
448 #define	AGE_INTR_STATUS			0x1600
449 #define	INTR_SMB			0x00000001
450 #define	INTR_MOD_TIMER			0x00000002
451 #define	INTR_MANUAL_TIMER		0x00000004
452 #define	INTR_RX_FIFO_OFLOW		0x00000008
453 #define	INTR_RD_UNDERRUN		0x00000010
454 #define	INTR_RRD_OFLOW			0x00000020
455 #define	INTR_TX_FIFO_UNDERRUN		0x00000040
456 #define	INTR_LINK_CHG			0x00000080
457 #define	INTR_HOST_RD_UNDERRUN		0x00000100
458 #define	INTR_HOST_RRD_OFLOW		0x00000200
459 #define	INTR_DMA_RD_TO_RST		0x00000400
460 #define	INTR_DMA_WR_TO_RST		0x00000800
461 #define	INTR_GPHY			0x00001000
462 #define	INTR_RX_PKT			0x00010000
463 #define	INTR_TX_PKT			0x00020000
464 #define	INTR_TX_DMA			0x00040000
465 #define	INTR_RX_DMA			0x00080000
466 #define	INTR_CMB_RX			0x00100000
467 #define	INTR_CMB_TX			0x00200000
468 #define	INTR_MAC_RX			0x00400000
469 #define	INTR_MAC_TX			0x00800000
470 #define	INTR_UNDERRUN			0x01000000
471 #define	INTR_FRAME_ERROR		0x02000000
472 #define	INTR_FRAME_OK			0x04000000
473 #define	INTR_CSUM_ERROR			0x08000000
474 #define	INTR_PHY_LINK_DOWN		0x10000000
475 #define	INTR_DIS_SMB			0x20000000
476 #define	INTR_DIS_DMA			0x40000000
477 #define	INTR_DIS_INT			0x80000000
478 
479 /* Interrupt Mask Register */
480 #define	AGE_INTR_MASK			0x1604
481 
482 #define	AGE_INTRS						\
483 	(INTR_SMB | INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST |	\
484 	INTR_CMB_TX | INTR_CMB_RX)
485 
486 /* Statistics counters collected by the MAC. */
487 struct smb {
488 	/* Rx stats. */
489 	uint32_t rx_frames;
490 	uint32_t rx_bcast_frames;
491 	uint32_t rx_mcast_frames;
492 	uint32_t rx_pause_frames;
493 	uint32_t rx_control_frames;
494 	uint32_t rx_crcerrs;
495 	uint32_t rx_lenerrs;
496 	uint32_t rx_bytes;
497 	uint32_t rx_runts;
498 	uint32_t rx_fragments;
499 	uint32_t rx_pkts_64;
500 	uint32_t rx_pkts_65_127;
501 	uint32_t rx_pkts_128_255;
502 	uint32_t rx_pkts_256_511;
503 	uint32_t rx_pkts_512_1023;
504 	uint32_t rx_pkts_1024_1518;
505 	uint32_t rx_pkts_1519_max;
506 	uint32_t rx_pkts_truncated;
507 	uint32_t rx_fifo_oflows;
508 	uint32_t rx_desc_oflows;
509 	uint32_t rx_alignerrs;
510 	uint32_t rx_bcast_bytes;
511 	uint32_t rx_mcast_bytes;
512 	uint32_t rx_pkts_filtered;
513 	/* Tx stats. */
514 	uint32_t tx_frames;
515 	uint32_t tx_bcast_frames;
516 	uint32_t tx_mcast_frames;
517 	uint32_t tx_pause_frames;
518 	uint32_t tx_excess_defer;
519 	uint32_t tx_control_frames;
520 	uint32_t tx_deferred;
521 	uint32_t tx_bytes;
522 	uint32_t tx_pkts_64;
523 	uint32_t tx_pkts_65_127;
524 	uint32_t tx_pkts_128_255;
525 	uint32_t tx_pkts_256_511;
526 	uint32_t tx_pkts_512_1023;
527 	uint32_t tx_pkts_1024_1518;
528 	uint32_t tx_pkts_1519_max;
529 	uint32_t tx_single_colls;
530 	uint32_t tx_multi_colls;
531 	uint32_t tx_late_colls;
532 	uint32_t tx_excess_colls;
533 	uint32_t tx_underrun;
534 	uint32_t tx_desc_underrun;
535 	uint32_t tx_lenerrs;
536 	uint32_t tx_pkts_truncated;
537 	uint32_t tx_bcast_bytes;
538 	uint32_t tx_mcast_bytes;
539 	uint32_t updated;
540 } __packed;
541 
542 /* Coalescing message block */
543 struct cmb {
544 	uint32_t intr_status;
545 	uint32_t rprod_cons;
546 #define	RRD_PROD_MASK			0x0000FFFF
547 #define	RD_CONS_MASK			0xFFFF0000
548 #define	RRD_PROD_SHIFT			0
549 #define	RD_CONS_SHIFT			16
550 	uint32_t tpd_cons;
551 #define	CMB_UPDATED			0x00000001
552 #define	TPD_CONS_MASK			0xFFFF0000
553 #define	TPD_CONS_SHIFT			16
554 } __packed;
555 
556 /* Rx return descriptor */
557 struct rx_rdesc {
558 	uint32_t index;
559 #define	AGE_RRD_NSEGS_MASK		0x000000FF
560 #define	AGE_RRD_CONS_MASK		0xFFFF0000
561 #define	AGE_RRD_NSEGS_SHIFT		0
562 #define	AGE_RRD_CONS_SHIFT		16
563 	uint32_t len;
564 #define	AGE_RRD_CSUM_MASK		0x0000FFFF
565 #define	AGE_RRD_LEN_MASK		0xFFFF0000
566 #define	AGE_RRD_CSUM_SHIFT		0
567 #define	AGE_RRD_LEN_SHIFT		16
568 	uint32_t flags;
569 #define	AGE_RRD_ETHERNET		0x00000080
570 #define	AGE_RRD_VLAN			0x00000100
571 #define	AGE_RRD_ERROR			0x00000200
572 #define	AGE_RRD_IPV4			0x00000400
573 #define	AGE_RRD_UDP			0x00000800
574 #define	AGE_RRD_TCP			0x00001000
575 #define	AGE_RRD_BCAST			0x00002000
576 #define	AGE_RRD_MCAST			0x00004000
577 #define	AGE_RRD_PAUSE			0x00008000
578 #define	AGE_RRD_CRC			0x00010000
579 #define	AGE_RRD_CODE			0x00020000
580 #define	AGE_RRD_DRIBBLE			0x00040000
581 #define	AGE_RRD_RUNT			0x00080000
582 #define	AGE_RRD_OFLOW			0x00100000
583 #define	AGE_RRD_TRUNC			0x00200000
584 #define	AGE_RRD_IPCSUM_NOK		0x00400000
585 #define	AGE_RRD_TCP_UDPCSUM_NOK		0x00800000
586 #define	AGE_RRD_LENGTH_NOK		0x01000000
587 #define	AGE_RRD_DES_ADDR_FILTERED	0x02000000
588 	uint32_t vtags;
589 #define	AGE_RRD_VLAN_MASK		0xFFFF0000
590 #define	AGE_RRD_VLAN_SHIFT		16
591 } __packed;
592 
593 #define	AGE_RX_NSEGS(x)		\
594 	(((x) & AGE_RRD_NSEGS_MASK) >> AGE_RRD_NSEGS_SHIFT)
595 #define	AGE_RX_CONS(x)		\
596 	(((x) & AGE_RRD_CONS_MASK) >> AGE_RRD_CONS_SHIFT)
597 #define	AGE_RX_CSUM(x)		\
598 	(((x) & AGE_RRD_CSUM_MASK) >> AGE_RRD_CSUM_SHIFT)
599 #define	AGE_RX_BYTES(x)		\
600 	(((x) & AGE_RRD_LEN_MASK) >> AGE_RRD_LEN_SHIFT)
601 #define	AGE_RX_VLAN(x)		\
602 	(((x) & AGE_RRD_VLAN_MASK) >> AGE_RRD_VLAN_SHIFT)
603 #define	AGE_RX_VLAN_TAG(x)	\
604 	(((x) >> 4) | (((x) & 7) << 13) | (((x) & 8) << 9))
605 
606 /* Rx descriptor. */
607 struct rx_desc {
608 	uint64_t addr;
609 	uint32_t len;
610 #define	AGE_RD_LEN_MASK			0x0000FFFF
611 #define	AGE_CONS_UPD_REQ_MASK		0xFFFF0000
612 #define	AGE_RD_LEN_SHIFT		0
613 #define	AGE_CONS_UPD_REQ_SHIFT		16
614 } __packed;
615 
616 /* Tx descriptor. */
617 struct tx_desc {
618 	uint64_t addr;
619 	uint32_t len;
620 #define	AGE_TD_VLAN_MASK		0xFFFF0000
621 #define	AGE_TD_PKT_INT			0x00008000
622 #define	AGE_TD_DMA_INT			0x00004000
623 #define	AGE_TD_BUFLEN_MASK		0x00003FFF
624 #define	AGE_TD_VLAN_SHIFT		16
625 #define	AGE_TX_VLAN_TAG(x)	\
626 	(((x) << 4) | ((x) >> 13) | (((x) >> 9) & 8))
627 #define	AGE_TD_BUFLEN_SHIFT		0
628 #define	AGE_TX_BYTES(x)		\
629 	(((x) << AGE_TD_BUFLEN_SHIFT) & AGE_TD_BUFLEN_MASK)
630 	uint32_t flags;
631 #define	AGE_TD_TSO_MSS			0xFFF80000
632 #define	AGE_TD_TSO_HDR			0x00040000
633 #define	AGE_TD_TSO_TCPHDR_LEN		0x0003C000
634 #define	AGE_TD_IPHDR_LEN		0x00003C00
635 #define	AGE_TD_LLC_SNAP			0x00000200
636 #define	AGE_TD_VLAN_TAGGED		0x00000100
637 #define	AGE_TD_UDPCSUM			0x00000080
638 #define	AGE_TD_TCPCSUM			0x00000040
639 #define	AGE_TD_IPCSUM			0x00000020
640 #define	AGE_TD_TSO_IPV4			0x00000010
641 #define	AGE_TD_TSO_IPV6			0x00000012
642 #define	AGE_TD_CSUM			0x00000008
643 #define	AGE_TD_INSERT_VLAN_TAG		0x00000004
644 #define	AGE_TD_COALESCE			0x00000002
645 #define	AGE_TD_EOP			0x00000001
646 
647 #define	AGE_TD_CSUM_PLOADOFFSET		0x00FF0000
648 #define	AGE_TD_CSUM_XSUMOFFSET		0xFF000000
649 #define	AGE_TD_CSUM_XSUMOFFSET_SHIFT	24
650 #define	AGE_TD_CSUM_PLOADOFFSET_SHIFT	16
651 #define	AGE_TD_TSO_MSS_SHIFT		19
652 #define	AGE_TD_TSO_TCPHDR_LEN_SHIFT	14
653 #define	AGE_TD_IPHDR_LEN_SHIFT		10
654 } __packed;
655 
656 #endif	/* _IF_AGEREG_H */
657