xref: /freebsd/sys/contrib/device-tree/src/arm64/freescale/imx8dxl-ss-conn.dtsi (revision 7fdf597e96a02165cfe22ff357b857d5fa15ed8a)
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2019~2020, 2022 NXP
4 */
5
6/delete-node/ &enet1_lpcg;
7/delete-node/ &fec2;
8
9/ {
10	conn_enet0_root_clk: clock-conn-enet0-root {
11		compatible = "fixed-clock";
12		#clock-cells = <0>;
13		clock-frequency = <250000000>;
14		clock-output-names = "conn_enet0_root_clk";
15	};
16
17	clk_dummy: clock-dummy {
18		compatible = "fixed-clock";
19		#clock-cells = <0>;
20		clock-frequency = <0>;
21		clock-output-names = "clk_dummy";
22	};
23};
24
25&conn_subsys {
26	eqos: ethernet@5b050000 {
27		compatible = "nxp,imx8dxl-dwmac-eqos", "snps,dwmac-5.10a";
28		reg = <0x5b050000 0x10000>;
29		interrupt-parent = <&gic>;
30		interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
31			     <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
32		interrupt-names = "macirq", "eth_wake_irq";
33		clocks = <&eqos_lpcg IMX_LPCG_CLK_4>,
34			 <&eqos_lpcg IMX_LPCG_CLK_6>,
35			 <&eqos_lpcg IMX_LPCG_CLK_0>,
36			 <&eqos_lpcg IMX_LPCG_CLK_5>,
37			 <&eqos_lpcg IMX_LPCG_CLK_2>;
38		clock-names = "stmmaceth", "pclk", "ptp_ref", "tx", "mem";
39		assigned-clocks = <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>;
40		assigned-clock-rates = <125000000>;
41		power-domains = <&pd IMX_SC_R_ENET_1>;
42		status = "disabled";
43	};
44
45	usbotg2: usb@5b0e0000 {
46		compatible = "fsl,imx8dxl-usb", "fsl,imx7ulp-usb", "fsl,imx6ul-usb";
47		reg = <0x5b0e0000 0x200>;
48		interrupt-parent = <&gic>;
49		interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
50		fsl,usbphy = <&usbphy2>;
51		fsl,usbmisc = <&usbmisc2 0>;
52		/*
53		 * usbotg1 and usbotg2 share one clcok.
54		 * scu firmware disables the access to the clock and keeps
55		 * it always on in case other core (M4) uses one of these.
56		 */
57		clocks = <&clk_dummy>;
58		ahb-burst-config = <0x0>;
59		tx-burst-size-dword = <0x10>;
60		rx-burst-size-dword = <0x10>;
61		power-domains = <&pd IMX_SC_R_USB_1>;
62		status = "disabled";
63	};
64
65	usbmisc2: usbmisc@5b0e0200 {
66		#index-cells = <1>;
67		compatible = "fsl,imx7ulp-usbmisc", "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc";
68		reg = <0x5b0e0200 0x200>;
69	};
70
71	usbphy2: usbphy@5b110000 {
72		compatible = "fsl,imx8dxl-usbphy", "fsl,imx7ulp-usbphy";
73		reg = <0x5b110000 0x1000>;
74		clocks = <&usb2_2_lpcg IMX_LPCG_CLK_7>;
75		power-domains = <&pd IMX_SC_R_USB_1_PHY>;
76		status = "disabled";
77	};
78
79	eqos_lpcg: clock-controller@5b240000 {
80		compatible = "fsl,imx8qxp-lpcg";
81		reg = <0x5b240000 0x10000>;
82		#clock-cells = <1>;
83		clocks = <&conn_enet0_root_clk>,
84			 <&conn_axi_clk>,
85			 <&conn_axi_clk>,
86			 <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>,
87			 <&conn_ipg_clk>;
88		clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_2>,
89				<IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>,
90				<IMX_LPCG_CLK_6>;
91		clock-output-names = "eqos_ptp",
92				     "eqos_mem_clk",
93				     "eqos_aclk",
94				     "eqos_clk",
95				     "eqos_csr_clk";
96		power-domains = <&pd IMX_SC_R_ENET_1>;
97	};
98
99	usb2_2_lpcg: clock-controller@5b280000 {
100		compatible = "fsl,imx8qxp-lpcg";
101		reg = <0x5b280000 0x10000>;
102		#clock-cells = <1>;
103		clock-indices = <IMX_LPCG_CLK_7>;
104		clocks = <&conn_ipg_clk>;
105		clock-output-names = "usboh3_2_phy_ipg_clk";
106		power-domains = <&pd IMX_SC_R_USB_1_PHY>;
107	};
108
109};
110
111&enet0_lpcg {
112	clocks = <&conn_enet0_root_clk>,
113		 <&conn_enet0_root_clk>,
114		 <&conn_axi_clk>,
115		 <&clk IMX_SC_R_ENET_0 IMX_SC_C_TXCLK>,
116		 <&conn_ipg_clk>,
117		 <&conn_ipg_clk>;
118};
119
120&fec1 {
121	compatible = "fsl,imx8dxl-fec", "fsl,imx8qm-fec", "fsl,imx6sx-fec";
122	interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
123		     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
124		     <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
125		     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
126	assigned-clocks = <&clk IMX_SC_R_ENET_0 IMX_SC_C_CLKDIV>;
127	assigned-clock-rates = <125000000>;
128};
129
130&usdhc1 {
131	compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc";
132	interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
133};
134
135&usdhc2 {
136	compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc";
137	interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
138};
139
140&usdhc3 {
141	compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc";
142	interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
143};
144
145&usbotg1 {
146	interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
147	/*
148	 * usbotg1 and usbotg2 share one clock
149	 * scfw disable clock access and keep it always on
150	 * in case other core (M4) use one of these.
151	 */
152	clocks = <&clk_dummy>;
153};
154