xref: /freebsd/sys/contrib/dev/mediatek/mt76/mt7615/pci_mac.c (revision 8ba4d145d351db26e07695b8e90697398c5dfec2)
16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC
26c92544dSBjoern A. Zeeb /* Copyright (C) 2020 MediaTek Inc.
36c92544dSBjoern A. Zeeb  *
46c92544dSBjoern A. Zeeb  * Author: Ryder Lee <ryder.lee@mediatek.com>
56c92544dSBjoern A. Zeeb  *         Roy Luo <royluo@google.com>
66c92544dSBjoern A. Zeeb  *         Felix Fietkau <nbd@nbd.name>
76c92544dSBjoern A. Zeeb  *         Lorenzo Bianconi <lorenzo@kernel.org>
86c92544dSBjoern A. Zeeb  */
96c92544dSBjoern A. Zeeb 
106c92544dSBjoern A. Zeeb #include <linux/etherdevice.h>
116c92544dSBjoern A. Zeeb #include <linux/timekeeping.h>
1277285868SBjoern A. Zeeb #if defined(__FreeBSD__)
1377285868SBjoern A. Zeeb #include <linux/delay.h>
1477285868SBjoern A. Zeeb #endif
156c92544dSBjoern A. Zeeb 
166c92544dSBjoern A. Zeeb #include "mt7615.h"
176c92544dSBjoern A. Zeeb #include "../dma.h"
186c92544dSBjoern A. Zeeb #include "mac.h"
196c92544dSBjoern A. Zeeb 
206c92544dSBjoern A. Zeeb static void
mt7615_write_fw_txp(struct mt7615_dev * dev,struct mt76_tx_info * tx_info,void * txp_ptr,u32 id)216c92544dSBjoern A. Zeeb mt7615_write_fw_txp(struct mt7615_dev *dev, struct mt76_tx_info *tx_info,
226c92544dSBjoern A. Zeeb 		    void *txp_ptr, u32 id)
236c92544dSBjoern A. Zeeb {
246c92544dSBjoern A. Zeeb 	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)tx_info->skb->data;
256c92544dSBjoern A. Zeeb 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(tx_info->skb);
266c92544dSBjoern A. Zeeb 	struct ieee80211_key_conf *key = info->control.hw_key;
276c92544dSBjoern A. Zeeb 	struct ieee80211_vif *vif = info->control.vif;
286c92544dSBjoern A. Zeeb 	struct mt76_connac_fw_txp *txp = txp_ptr;
296c92544dSBjoern A. Zeeb 	u8 *rept_wds_wcid = (u8 *)&txp->rept_wds_wcid;
306c92544dSBjoern A. Zeeb 	int nbuf = tx_info->nbuf - 1;
316c92544dSBjoern A. Zeeb 	int i;
326c92544dSBjoern A. Zeeb 
336c92544dSBjoern A. Zeeb 	for (i = 0; i < nbuf; i++) {
346c92544dSBjoern A. Zeeb 		txp->buf[i] = cpu_to_le32(tx_info->buf[i + 1].addr);
356c92544dSBjoern A. Zeeb 		txp->len[i] = cpu_to_le16(tx_info->buf[i + 1].len);
366c92544dSBjoern A. Zeeb 	}
376c92544dSBjoern A. Zeeb 	txp->nbuf = nbuf;
386c92544dSBjoern A. Zeeb 
396c92544dSBjoern A. Zeeb 	/* pass partial skb header to fw */
406c92544dSBjoern A. Zeeb 	tx_info->buf[0].len = MT_TXD_SIZE + sizeof(*txp);
416c92544dSBjoern A. Zeeb 	tx_info->buf[1].len = MT_CT_PARSE_LEN;
426c92544dSBjoern A. Zeeb 	tx_info->buf[1].skip_unmap = true;
436c92544dSBjoern A. Zeeb 	tx_info->nbuf = MT_CT_DMA_BUF_NUM;
446c92544dSBjoern A. Zeeb 
456c92544dSBjoern A. Zeeb 	txp->flags = cpu_to_le16(MT_CT_INFO_APPLY_TXD);
466c92544dSBjoern A. Zeeb 
476c92544dSBjoern A. Zeeb 	if (!key)
486c92544dSBjoern A. Zeeb 		txp->flags |= cpu_to_le16(MT_CT_INFO_NONE_CIPHER_FRAME);
496c92544dSBjoern A. Zeeb 
506c92544dSBjoern A. Zeeb 	if (ieee80211_is_mgmt(hdr->frame_control))
516c92544dSBjoern A. Zeeb 		txp->flags |= cpu_to_le16(MT_CT_INFO_MGMT_FRAME);
526c92544dSBjoern A. Zeeb 
536c92544dSBjoern A. Zeeb 	if (vif) {
54*8ba4d145SBjoern A. Zeeb 		struct mt76_vif_link *mvif = (struct mt76_vif_link *)vif->drv_priv;
556c92544dSBjoern A. Zeeb 
566c92544dSBjoern A. Zeeb 		txp->bss_idx = mvif->idx;
576c92544dSBjoern A. Zeeb 	}
586c92544dSBjoern A. Zeeb 
596c92544dSBjoern A. Zeeb 	txp->token = cpu_to_le16(id);
606c92544dSBjoern A. Zeeb 	*rept_wds_wcid = 0xff;
616c92544dSBjoern A. Zeeb }
626c92544dSBjoern A. Zeeb 
mt7615_tx_prepare_skb(struct mt76_dev * mdev,void * txwi_ptr,enum mt76_txq_id qid,struct mt76_wcid * wcid,struct ieee80211_sta * sta,struct mt76_tx_info * tx_info)636c92544dSBjoern A. Zeeb int mt7615_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
646c92544dSBjoern A. Zeeb 			  enum mt76_txq_id qid, struct mt76_wcid *wcid,
656c92544dSBjoern A. Zeeb 			  struct ieee80211_sta *sta,
666c92544dSBjoern A. Zeeb 			  struct mt76_tx_info *tx_info)
676c92544dSBjoern A. Zeeb {
686c92544dSBjoern A. Zeeb 	struct mt7615_dev *dev = container_of(mdev, struct mt7615_dev, mt76);
696c92544dSBjoern A. Zeeb 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(tx_info->skb);
706c92544dSBjoern A. Zeeb 	struct ieee80211_key_conf *key = info->control.hw_key;
716c92544dSBjoern A. Zeeb 	int pid, id;
726c92544dSBjoern A. Zeeb 	u8 *txwi = (u8 *)txwi_ptr;
736c92544dSBjoern A. Zeeb 	struct mt76_txwi_cache *t;
746c92544dSBjoern A. Zeeb 	struct mt7615_sta *msta;
756c92544dSBjoern A. Zeeb 	void *txp;
766c92544dSBjoern A. Zeeb 
776c92544dSBjoern A. Zeeb 	msta = wcid ? container_of(wcid, struct mt7615_sta, wcid) : NULL;
786c92544dSBjoern A. Zeeb 	if (!wcid)
796c92544dSBjoern A. Zeeb 		wcid = &dev->mt76.global_wcid;
806c92544dSBjoern A. Zeeb 
816c92544dSBjoern A. Zeeb 	if ((info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) && msta) {
826c92544dSBjoern A. Zeeb 		struct mt7615_phy *phy = &dev->phy;
836c92544dSBjoern A. Zeeb 		u8 phy_idx = (info->hw_queue & MT_TX_HW_QUEUE_PHY) >> 2;
846c92544dSBjoern A. Zeeb 
856c92544dSBjoern A. Zeeb 		if (phy_idx && mdev->phys[MT_BAND1])
866c92544dSBjoern A. Zeeb 			phy = mdev->phys[MT_BAND1]->priv;
876c92544dSBjoern A. Zeeb 
886c92544dSBjoern A. Zeeb 		spin_lock_bh(&dev->mt76.lock);
896c92544dSBjoern A. Zeeb 		mt7615_mac_set_rates(phy, msta, &info->control.rates[0],
906c92544dSBjoern A. Zeeb 				     msta->rates);
916c92544dSBjoern A. Zeeb 		spin_unlock_bh(&dev->mt76.lock);
926c92544dSBjoern A. Zeeb 	}
936c92544dSBjoern A. Zeeb 
946c92544dSBjoern A. Zeeb 	t = (struct mt76_txwi_cache *)(txwi + mdev->drv->txwi_size);
956c92544dSBjoern A. Zeeb 	t->skb = tx_info->skb;
966c92544dSBjoern A. Zeeb 
976c92544dSBjoern A. Zeeb 	id = mt76_token_get(mdev, &t);
986c92544dSBjoern A. Zeeb 	if (id < 0)
996c92544dSBjoern A. Zeeb 		return id;
1006c92544dSBjoern A. Zeeb 
1016c92544dSBjoern A. Zeeb 	pid = mt76_tx_status_skb_add(mdev, wcid, tx_info->skb);
1026c92544dSBjoern A. Zeeb 	mt7615_mac_write_txwi(dev, txwi_ptr, tx_info->skb, wcid, sta,
1036c92544dSBjoern A. Zeeb 			      pid, key, qid, false);
1046c92544dSBjoern A. Zeeb 
1056c92544dSBjoern A. Zeeb 	txp = txwi + MT_TXD_SIZE;
1066c92544dSBjoern A. Zeeb 	memset(txp, 0, sizeof(struct mt76_connac_txp_common));
1076c92544dSBjoern A. Zeeb 	if (is_mt7615(&dev->mt76))
1086c92544dSBjoern A. Zeeb 		mt7615_write_fw_txp(dev, tx_info, txp, id);
1096c92544dSBjoern A. Zeeb 	else
1106c92544dSBjoern A. Zeeb 		mt76_connac_write_hw_txp(mdev, tx_info, txp, id);
1116c92544dSBjoern A. Zeeb 
112*8ba4d145SBjoern A. Zeeb 	tx_info->skb = NULL;
1136c92544dSBjoern A. Zeeb 
1146c92544dSBjoern A. Zeeb 	return 0;
1156c92544dSBjoern A. Zeeb }
1166c92544dSBjoern A. Zeeb 
mt7615_dma_reset(struct mt7615_dev * dev)1176c92544dSBjoern A. Zeeb void mt7615_dma_reset(struct mt7615_dev *dev)
1186c92544dSBjoern A. Zeeb {
1196c92544dSBjoern A. Zeeb 	int i;
1206c92544dSBjoern A. Zeeb 
1216c92544dSBjoern A. Zeeb 	mt76_clear(dev, MT_WPDMA_GLO_CFG,
1226c92544dSBjoern A. Zeeb 		   MT_WPDMA_GLO_CFG_RX_DMA_EN | MT_WPDMA_GLO_CFG_TX_DMA_EN |
1236c92544dSBjoern A. Zeeb 		   MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
1246c92544dSBjoern A. Zeeb 
1256c92544dSBjoern A. Zeeb 	usleep_range(1000, 2000);
1266c92544dSBjoern A. Zeeb 
1276c92544dSBjoern A. Zeeb 	for (i = 0; i < __MT_TXQ_MAX; i++)
1286c92544dSBjoern A. Zeeb 		mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
1296c92544dSBjoern A. Zeeb 
1306c92544dSBjoern A. Zeeb 	for (i = 0; i < __MT_MCUQ_MAX; i++)
1316c92544dSBjoern A. Zeeb 		mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[i], true);
1326c92544dSBjoern A. Zeeb 
1336c92544dSBjoern A. Zeeb 	mt76_for_each_q_rx(&dev->mt76, i)
1346c92544dSBjoern A. Zeeb 		mt76_queue_rx_reset(dev, i);
1356c92544dSBjoern A. Zeeb 
1366c92544dSBjoern A. Zeeb 	mt76_tx_status_check(&dev->mt76, true);
1376c92544dSBjoern A. Zeeb 
1386c92544dSBjoern A. Zeeb 	mt7615_dma_start(dev);
1396c92544dSBjoern A. Zeeb }
1406c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt7615_dma_reset);
1416c92544dSBjoern A. Zeeb 
1426c92544dSBjoern A. Zeeb static void
mt7615_hif_int_event_trigger(struct mt7615_dev * dev,u8 event)1436c92544dSBjoern A. Zeeb mt7615_hif_int_event_trigger(struct mt7615_dev *dev, u8 event)
1446c92544dSBjoern A. Zeeb {
1456c92544dSBjoern A. Zeeb 	u32 reg = MT_MCU_INT_EVENT;
1466c92544dSBjoern A. Zeeb 
1476c92544dSBjoern A. Zeeb 	if (is_mt7663(&dev->mt76))
1486c92544dSBjoern A. Zeeb 		reg = MT7663_MCU_INT_EVENT;
1496c92544dSBjoern A. Zeeb 
1506c92544dSBjoern A. Zeeb 	mt76_wr(dev, reg, event);
1516c92544dSBjoern A. Zeeb 
1526c92544dSBjoern A. Zeeb 	mt7622_trigger_hif_int(dev, true);
1536c92544dSBjoern A. Zeeb 	mt7622_trigger_hif_int(dev, false);
1546c92544dSBjoern A. Zeeb }
1556c92544dSBjoern A. Zeeb 
1566c92544dSBjoern A. Zeeb static bool
mt7615_wait_reset_state(struct mt7615_dev * dev,u32 state)1576c92544dSBjoern A. Zeeb mt7615_wait_reset_state(struct mt7615_dev *dev, u32 state)
1586c92544dSBjoern A. Zeeb {
1596c92544dSBjoern A. Zeeb 	bool ret;
1606c92544dSBjoern A. Zeeb 
1616c92544dSBjoern A. Zeeb 	ret = wait_event_timeout(dev->reset_wait,
1626c92544dSBjoern A. Zeeb 				 (READ_ONCE(dev->reset_state) & state),
1636c92544dSBjoern A. Zeeb 				 MT7615_RESET_TIMEOUT);
1646c92544dSBjoern A. Zeeb 	WARN(!ret, "Timeout waiting for MCU reset state %x\n", state);
1656c92544dSBjoern A. Zeeb 	return ret;
1666c92544dSBjoern A. Zeeb }
1676c92544dSBjoern A. Zeeb 
1686c92544dSBjoern A. Zeeb static void
mt7615_update_vif_beacon(void * priv,u8 * mac,struct ieee80211_vif * vif)1696c92544dSBjoern A. Zeeb mt7615_update_vif_beacon(void *priv, u8 *mac, struct ieee80211_vif *vif)
1706c92544dSBjoern A. Zeeb {
1716c92544dSBjoern A. Zeeb 	struct ieee80211_hw *hw = priv;
1726c92544dSBjoern A. Zeeb 	struct mt7615_dev *dev = mt7615_hw_dev(hw);
1736c92544dSBjoern A. Zeeb 
1746c92544dSBjoern A. Zeeb 	switch (vif->type) {
1756c92544dSBjoern A. Zeeb 	case NL80211_IFTYPE_MESH_POINT:
1766c92544dSBjoern A. Zeeb 	case NL80211_IFTYPE_ADHOC:
1776c92544dSBjoern A. Zeeb 	case NL80211_IFTYPE_AP:
1786c92544dSBjoern A. Zeeb 		mt7615_mcu_add_beacon(dev, hw, vif,
1796c92544dSBjoern A. Zeeb 				      vif->bss_conf.enable_beacon);
1806c92544dSBjoern A. Zeeb 		break;
1816c92544dSBjoern A. Zeeb 	default:
1826c92544dSBjoern A. Zeeb 		break;
1836c92544dSBjoern A. Zeeb 	}
1846c92544dSBjoern A. Zeeb }
1856c92544dSBjoern A. Zeeb 
1866c92544dSBjoern A. Zeeb static void
mt7615_update_beacons(struct mt7615_dev * dev)1876c92544dSBjoern A. Zeeb mt7615_update_beacons(struct mt7615_dev *dev)
1886c92544dSBjoern A. Zeeb {
1896c92544dSBjoern A. Zeeb 	struct mt76_phy *mphy_ext = dev->mt76.phys[MT_BAND1];
1906c92544dSBjoern A. Zeeb 
1916c92544dSBjoern A. Zeeb 	ieee80211_iterate_active_interfaces(dev->mt76.hw,
1926c92544dSBjoern A. Zeeb 		IEEE80211_IFACE_ITER_RESUME_ALL,
1936c92544dSBjoern A. Zeeb 		mt7615_update_vif_beacon, dev->mt76.hw);
1946c92544dSBjoern A. Zeeb 
1956c92544dSBjoern A. Zeeb 	if (!mphy_ext)
1966c92544dSBjoern A. Zeeb 		return;
1976c92544dSBjoern A. Zeeb 
1986c92544dSBjoern A. Zeeb 	ieee80211_iterate_active_interfaces(mphy_ext->hw,
1996c92544dSBjoern A. Zeeb 		IEEE80211_IFACE_ITER_RESUME_ALL,
2006c92544dSBjoern A. Zeeb 		mt7615_update_vif_beacon, mphy_ext->hw);
2016c92544dSBjoern A. Zeeb }
2026c92544dSBjoern A. Zeeb 
mt7615_mac_reset_work(struct work_struct * work)2036c92544dSBjoern A. Zeeb void mt7615_mac_reset_work(struct work_struct *work)
2046c92544dSBjoern A. Zeeb {
2056c92544dSBjoern A. Zeeb 	struct mt7615_phy *phy2;
2066c92544dSBjoern A. Zeeb 	struct mt76_phy *ext_phy;
2076c92544dSBjoern A. Zeeb 	struct mt7615_dev *dev;
2086c92544dSBjoern A. Zeeb 	unsigned long timeout;
2096c92544dSBjoern A. Zeeb 	int i;
2106c92544dSBjoern A. Zeeb 
2116c92544dSBjoern A. Zeeb 	dev = container_of(work, struct mt7615_dev, reset_work);
2126c92544dSBjoern A. Zeeb 	ext_phy = dev->mt76.phys[MT_BAND1];
2136c92544dSBjoern A. Zeeb 	phy2 = ext_phy ? ext_phy->priv : NULL;
2146c92544dSBjoern A. Zeeb 
2156c92544dSBjoern A. Zeeb 	if (!(READ_ONCE(dev->reset_state) & MT_MCU_CMD_STOP_PDMA))
2166c92544dSBjoern A. Zeeb 		return;
2176c92544dSBjoern A. Zeeb 
2186c92544dSBjoern A. Zeeb 	ieee80211_stop_queues(mt76_hw(dev));
2196c92544dSBjoern A. Zeeb 	if (ext_phy)
2206c92544dSBjoern A. Zeeb 		ieee80211_stop_queues(ext_phy->hw);
2216c92544dSBjoern A. Zeeb 
2226c92544dSBjoern A. Zeeb 	set_bit(MT76_RESET, &dev->mphy.state);
2236c92544dSBjoern A. Zeeb 	set_bit(MT76_MCU_RESET, &dev->mphy.state);
2246c92544dSBjoern A. Zeeb 	wake_up(&dev->mt76.mcu.wait);
2256c92544dSBjoern A. Zeeb 	cancel_delayed_work_sync(&dev->mphy.mac_work);
2266c92544dSBjoern A. Zeeb 	del_timer_sync(&dev->phy.roc_timer);
2276c92544dSBjoern A. Zeeb 	cancel_work_sync(&dev->phy.roc_work);
2286c92544dSBjoern A. Zeeb 	if (phy2) {
2296c92544dSBjoern A. Zeeb 		set_bit(MT76_RESET, &phy2->mt76->state);
2306c92544dSBjoern A. Zeeb 		cancel_delayed_work_sync(&phy2->mt76->mac_work);
2316c92544dSBjoern A. Zeeb 		del_timer_sync(&phy2->roc_timer);
2326c92544dSBjoern A. Zeeb 		cancel_work_sync(&phy2->roc_work);
2336c92544dSBjoern A. Zeeb 	}
2346c92544dSBjoern A. Zeeb 
2356c92544dSBjoern A. Zeeb 	/* lock/unlock all queues to ensure that no tx is pending */
2366c92544dSBjoern A. Zeeb 	mt76_txq_schedule_all(&dev->mphy);
2376c92544dSBjoern A. Zeeb 	if (ext_phy)
2386c92544dSBjoern A. Zeeb 		mt76_txq_schedule_all(ext_phy);
2396c92544dSBjoern A. Zeeb 
2406c92544dSBjoern A. Zeeb 	mt76_worker_disable(&dev->mt76.tx_worker);
2416c92544dSBjoern A. Zeeb 	mt76_for_each_q_rx(&dev->mt76, i)
2426c92544dSBjoern A. Zeeb 		napi_disable(&dev->mt76.napi[i]);
2436c92544dSBjoern A. Zeeb 	napi_disable(&dev->mt76.tx_napi);
2446c92544dSBjoern A. Zeeb 
2456c92544dSBjoern A. Zeeb 	mt7615_mutex_acquire(dev);
2466c92544dSBjoern A. Zeeb 
2476c92544dSBjoern A. Zeeb 	mt7615_hif_int_event_trigger(dev, MT_MCU_INT_EVENT_PDMA_STOPPED);
2486c92544dSBjoern A. Zeeb 
2496c92544dSBjoern A. Zeeb 	if (mt7615_wait_reset_state(dev, MT_MCU_CMD_RESET_DONE)) {
2506c92544dSBjoern A. Zeeb 		mt7615_dma_reset(dev);
2516c92544dSBjoern A. Zeeb 
2526c92544dSBjoern A. Zeeb 		mt7615_tx_token_put(dev);
2536c92544dSBjoern A. Zeeb 		idr_init(&dev->mt76.token);
2546c92544dSBjoern A. Zeeb 
2556c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_WPDMA_MEM_RNG_ERR, 0);
2566c92544dSBjoern A. Zeeb 
2576c92544dSBjoern A. Zeeb 		mt7615_hif_int_event_trigger(dev, MT_MCU_INT_EVENT_PDMA_INIT);
2586c92544dSBjoern A. Zeeb 		mt7615_wait_reset_state(dev, MT_MCU_CMD_RECOVERY_DONE);
2596c92544dSBjoern A. Zeeb 	}
2606c92544dSBjoern A. Zeeb 
2616c92544dSBjoern A. Zeeb 	clear_bit(MT76_MCU_RESET, &dev->mphy.state);
2626c92544dSBjoern A. Zeeb 	clear_bit(MT76_RESET, &dev->mphy.state);
2636c92544dSBjoern A. Zeeb 	if (phy2)
2646c92544dSBjoern A. Zeeb 		clear_bit(MT76_RESET, &phy2->mt76->state);
2656c92544dSBjoern A. Zeeb 
2666c92544dSBjoern A. Zeeb 	mt76_worker_enable(&dev->mt76.tx_worker);
2676c92544dSBjoern A. Zeeb 
2686c92544dSBjoern A. Zeeb 	napi_enable(&dev->mt76.tx_napi);
2696c92544dSBjoern A. Zeeb 	mt76_for_each_q_rx(&dev->mt76, i) {
2706c92544dSBjoern A. Zeeb 		napi_enable(&dev->mt76.napi[i]);
271*8ba4d145SBjoern A. Zeeb 	}
272*8ba4d145SBjoern A. Zeeb 
273*8ba4d145SBjoern A. Zeeb 	local_bh_disable();
274*8ba4d145SBjoern A. Zeeb 	napi_schedule(&dev->mt76.tx_napi);
275*8ba4d145SBjoern A. Zeeb 	mt76_for_each_q_rx(&dev->mt76, i) {
2766c92544dSBjoern A. Zeeb 		napi_schedule(&dev->mt76.napi[i]);
2776c92544dSBjoern A. Zeeb 	}
2786c92544dSBjoern A. Zeeb 	local_bh_enable();
2796c92544dSBjoern A. Zeeb 
2806c92544dSBjoern A. Zeeb 	ieee80211_wake_queues(mt76_hw(dev));
2816c92544dSBjoern A. Zeeb 	if (ext_phy)
2826c92544dSBjoern A. Zeeb 		ieee80211_wake_queues(ext_phy->hw);
2836c92544dSBjoern A. Zeeb 
2846c92544dSBjoern A. Zeeb 	mt7615_hif_int_event_trigger(dev, MT_MCU_INT_EVENT_RESET_DONE);
2856c92544dSBjoern A. Zeeb 	mt7615_wait_reset_state(dev, MT_MCU_CMD_NORMAL_STATE);
2866c92544dSBjoern A. Zeeb 
2876c92544dSBjoern A. Zeeb 	mt7615_update_beacons(dev);
2886c92544dSBjoern A. Zeeb 
2896c92544dSBjoern A. Zeeb 	mt7615_mutex_release(dev);
2906c92544dSBjoern A. Zeeb 
2916c92544dSBjoern A. Zeeb 	timeout = mt7615_get_macwork_timeout(dev);
2926c92544dSBjoern A. Zeeb 	ieee80211_queue_delayed_work(mt76_hw(dev), &dev->mphy.mac_work,
2936c92544dSBjoern A. Zeeb 				     timeout);
2946c92544dSBjoern A. Zeeb 	if (phy2)
2956c92544dSBjoern A. Zeeb 		ieee80211_queue_delayed_work(ext_phy->hw,
2966c92544dSBjoern A. Zeeb 					     &phy2->mt76->mac_work, timeout);
2976c92544dSBjoern A. Zeeb 
2986c92544dSBjoern A. Zeeb }
299