1*ef2ee5d0SMichal Meloun /*- 2*ef2ee5d0SMichal Meloun * Copyright (c) 2016 Michal Meloun <mmel@FreeBSD.org> 3*ef2ee5d0SMichal Meloun * All rights reserved. 4*ef2ee5d0SMichal Meloun * 5*ef2ee5d0SMichal Meloun * Redistribution and use in source and binary forms, with or without 6*ef2ee5d0SMichal Meloun * modification, are permitted provided that the following conditions 7*ef2ee5d0SMichal Meloun * are met: 8*ef2ee5d0SMichal Meloun * 1. Redistributions of source code must retain the above copyright 9*ef2ee5d0SMichal Meloun * notice, this list of conditions and the following disclaimer. 10*ef2ee5d0SMichal Meloun * 2. Redistributions in binary form must reproduce the above copyright 11*ef2ee5d0SMichal Meloun * notice, this list of conditions and the following disclaimer in the 12*ef2ee5d0SMichal Meloun * documentation and/or other materials provided with the distribution. 13*ef2ee5d0SMichal Meloun * 14*ef2ee5d0SMichal Meloun * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15*ef2ee5d0SMichal Meloun * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16*ef2ee5d0SMichal Meloun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17*ef2ee5d0SMichal Meloun * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18*ef2ee5d0SMichal Meloun * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19*ef2ee5d0SMichal Meloun * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20*ef2ee5d0SMichal Meloun * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21*ef2ee5d0SMichal Meloun * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22*ef2ee5d0SMichal Meloun * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23*ef2ee5d0SMichal Meloun * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24*ef2ee5d0SMichal Meloun * SUCH DAMAGE. 25*ef2ee5d0SMichal Meloun */ 26*ef2ee5d0SMichal Meloun 27*ef2ee5d0SMichal Meloun #include <sys/cdefs.h> 28*ef2ee5d0SMichal Meloun __FBSDID("$FreeBSD$"); 29*ef2ee5d0SMichal Meloun 30*ef2ee5d0SMichal Meloun #include <sys/param.h> 31*ef2ee5d0SMichal Meloun #include <sys/systm.h> 32*ef2ee5d0SMichal Meloun #include <sys/bus.h> 33*ef2ee5d0SMichal Meloun #include <sys/lock.h> 34*ef2ee5d0SMichal Meloun #include <sys/mutex.h> 35*ef2ee5d0SMichal Meloun #include <sys/rman.h> 36*ef2ee5d0SMichal Meloun 37*ef2ee5d0SMichal Meloun #include <machine/bus.h> 38*ef2ee5d0SMichal Meloun 39*ef2ee5d0SMichal Meloun #include <dev/extres/clk/clk.h> 40*ef2ee5d0SMichal Meloun 41*ef2ee5d0SMichal Meloun #include <gnu/dts/include/dt-bindings/clock/tegra124-car.h> 42*ef2ee5d0SMichal Meloun #include "tegra124_car.h" 43*ef2ee5d0SMichal Meloun 44*ef2ee5d0SMichal Meloun /* Bits in base register. */ 45*ef2ee5d0SMichal Meloun #define PERLCK_AMUX_MASK 0x0F 46*ef2ee5d0SMichal Meloun #define PERLCK_AMUX_SHIFT 16 47*ef2ee5d0SMichal Meloun #define PERLCK_AMUX_DIS (1 << 20) 48*ef2ee5d0SMichal Meloun #define PERLCK_UDIV_DIS (1 << 24) 49*ef2ee5d0SMichal Meloun #define PERLCK_ENA_MASK (1 << 28) 50*ef2ee5d0SMichal Meloun #define PERLCK_MUX_SHIFT 29 51*ef2ee5d0SMichal Meloun #define PERLCK_MUX_MASK 0x07 52*ef2ee5d0SMichal Meloun 53*ef2ee5d0SMichal Meloun 54*ef2ee5d0SMichal Meloun struct periph_def { 55*ef2ee5d0SMichal Meloun struct clknode_init_def clkdef; 56*ef2ee5d0SMichal Meloun uint32_t base_reg; 57*ef2ee5d0SMichal Meloun uint32_t div_width; 58*ef2ee5d0SMichal Meloun uint32_t div_mask; 59*ef2ee5d0SMichal Meloun uint32_t div_f_width; 60*ef2ee5d0SMichal Meloun uint32_t div_f_mask; 61*ef2ee5d0SMichal Meloun uint32_t flags; 62*ef2ee5d0SMichal Meloun }; 63*ef2ee5d0SMichal Meloun 64*ef2ee5d0SMichal Meloun struct pgate_def { 65*ef2ee5d0SMichal Meloun struct clknode_init_def clkdef; 66*ef2ee5d0SMichal Meloun uint32_t idx; 67*ef2ee5d0SMichal Meloun uint32_t flags; 68*ef2ee5d0SMichal Meloun }; 69*ef2ee5d0SMichal Meloun #define PLIST(x) static const char *x[] 70*ef2ee5d0SMichal Meloun 71*ef2ee5d0SMichal Meloun #define GATE(_id, cname, plist, _idx) \ 72*ef2ee5d0SMichal Meloun { \ 73*ef2ee5d0SMichal Meloun .clkdef.id = TEGRA124_CLK_##_id, \ 74*ef2ee5d0SMichal Meloun .clkdef.name = cname, \ 75*ef2ee5d0SMichal Meloun .clkdef.parent_names = (const char *[]){plist}, \ 76*ef2ee5d0SMichal Meloun .clkdef.parent_cnt = 1, \ 77*ef2ee5d0SMichal Meloun .clkdef.flags = CLK_NODE_STATIC_STRINGS, \ 78*ef2ee5d0SMichal Meloun .idx = _idx, \ 79*ef2ee5d0SMichal Meloun .flags = 0, \ 80*ef2ee5d0SMichal Meloun } 81*ef2ee5d0SMichal Meloun 82*ef2ee5d0SMichal Meloun /* Sources for multiplexors. */ 83*ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio_N_p_N_clkm) = 84*ef2ee5d0SMichal Meloun {"pllA_out0", NULL, "audio", NULL, 85*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m"}; 86*ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio0_N_p_N_clkm) = 87*ef2ee5d0SMichal Meloun {"pllA_out0", NULL, "audio0", NULL, 88*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m"}; 89*ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio1_N_p_N_clkm) = 90*ef2ee5d0SMichal Meloun {"pllA_out0", NULL, "audio1", NULL, 91*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m"}; 92*ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio2_N_p_N_clkm) = 93*ef2ee5d0SMichal Meloun {"pllA_out0", NULL, "audio2", NULL, 94*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m"}; 95*ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio3_N_p_N_clkm) = 96*ef2ee5d0SMichal Meloun {"pllA_out0", NULL, "audio3", NULL, 97*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m"}; 98*ef2ee5d0SMichal Meloun PLIST(mux_a_N_audio4_N_p_N_clkm) = 99*ef2ee5d0SMichal Meloun {"pllA_out0", NULL, "audio4", NULL, 100*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m"}; 101*ef2ee5d0SMichal Meloun PLIST(mux_a_clks_p_clkm_e) = 102*ef2ee5d0SMichal Meloun {"pllA_out0", "clk_s", "pllP_out0", 103*ef2ee5d0SMichal Meloun "clk_m", "pllE_out0"}; 104*ef2ee5d0SMichal Meloun PLIST(mux_a_c2_c_c3_p_N_clkm) = 105*ef2ee5d0SMichal Meloun {"pllA_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 106*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m"}; 107*ef2ee5d0SMichal Meloun 108*ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_a_c2_c3) = 109*ef2ee5d0SMichal Meloun {"pllM_out0", "pllC_out0", "pllP_out0", "pllA_out0", 110*ef2ee5d0SMichal Meloun "pllC2_out0", "pllC3_out0"}; 111*ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_a_c2_c3_clkm) = 112*ef2ee5d0SMichal Meloun {"pllM_out0", "pllC_out0", "pllP_out0", "pllA_out0", 113*ef2ee5d0SMichal Meloun "pllC2_out0", "pllC3_out0", "clk_m"}; 114*ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_a_c2_c3_clkm_c4) = 115*ef2ee5d0SMichal Meloun {"pllM_out0", "pllC_out0", "pllP_out0", "pllA_out0", 116*ef2ee5d0SMichal Meloun "pllC2_out0", "pllC3_out0", "clk_m", "pllC4_out0"}; 117*ef2ee5d0SMichal Meloun PLIST(mux_m_c_p_clkm_mud_c2_c3) = 118*ef2ee5d0SMichal Meloun {"pllM_out0", "pllC_out0", "pllP_out0", "clk_m", 119*ef2ee5d0SMichal Meloun "pllM_UD", "pllC2_out0", "pllC3_out0"}; 120*ef2ee5d0SMichal Meloun PLIST(mux_m_c2_c_c3_p_N_a) = 121*ef2ee5d0SMichal Meloun {"pllM_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 122*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "pllA_out0"}; 123*ef2ee5d0SMichal Meloun PLIST(mux_m_c2_c_c3_p_N_a_c4) = 124*ef2ee5d0SMichal Meloun {"pllM_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 125*ef2ee5d0SMichal Meloun NULL, "pllA_out0", "pllC4_out0"}; 126*ef2ee5d0SMichal Meloun 127*ef2ee5d0SMichal Meloun PLIST(mux_p_N_c_N_N_N_clkm) = 128*ef2ee5d0SMichal Meloun {"pllP_out0", NULL, "pllC_out0", NULL, 129*ef2ee5d0SMichal Meloun NULL, NULL, "clk_m"}; 130*ef2ee5d0SMichal Meloun PLIST(mux_p_N_c_N_m_N_clkm) = 131*ef2ee5d0SMichal Meloun {"pllP_out0", NULL, "pllC_out0", NULL, 132*ef2ee5d0SMichal Meloun "pllM_out0", NULL, "clk_m"}; 133*ef2ee5d0SMichal Meloun PLIST(mux_p_c_c2_clkm) = 134*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC_out0", "pllC2_out0", "clk_m"}; 135*ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m) = 136*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 137*ef2ee5d0SMichal Meloun "pllM_out0"}; 138*ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_N_clkm) = 139*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 140*ef2ee5d0SMichal Meloun "pllM_out0", NULL, "clk_m"}; 141*ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_e_clkm) = 142*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 143*ef2ee5d0SMichal Meloun "pllM_out0", "pllE_out0", "clk_m"}; 144*ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_a_clkm) = 145*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 146*ef2ee5d0SMichal Meloun "pllM_out0", "pllA_out0", "clk_m"}; 147*ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_m_clks_clkm) = 148*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 149*ef2ee5d0SMichal Meloun "pllM_out0", "clk_s", "clk_m"}; 150*ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_clks_N_clkm) = 151*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 152*ef2ee5d0SMichal Meloun "clk_s", NULL, "clk_m"}; 153*ef2ee5d0SMichal Meloun PLIST(mux_p_c2_c_c3_clkm_N_clks) = 154*ef2ee5d0SMichal Meloun {"pllP_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 155*ef2ee5d0SMichal Meloun "clk_m", NULL, "clk_s"}; 156*ef2ee5d0SMichal Meloun PLIST(mux_p_clkm_clks_E) = 157*ef2ee5d0SMichal Meloun {"pllP_out0", "clk_m", "clk_s", "pllE_out0"}; 158*ef2ee5d0SMichal Meloun PLIST(mux_p_m_d_a_c_d2_clkm) = 159*ef2ee5d0SMichal Meloun {"pllP_out0", "pllM_out0", "pllD_out0", "pllA_out0", 160*ef2ee5d0SMichal Meloun "pllC_out0", "pllD2_out0", "clk_m"}; 161*ef2ee5d0SMichal Meloun 162*ef2ee5d0SMichal Meloun PLIST(mux_clkm_N_u48_N_p_N_u480) = 163*ef2ee5d0SMichal Meloun {"clk_m", NULL, "pllU_48", NULL, 164*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "pllU_480"}; 165*ef2ee5d0SMichal Meloun PLIST(mux_clkm_p_c2_c_c3_refre) = 166*ef2ee5d0SMichal Meloun {"clk_m", "pllP_out0", "pllC2_out0", "pllC_out0", 167*ef2ee5d0SMichal Meloun "pllC3_out0", "pllREFE_out"}; 168*ef2ee5d0SMichal Meloun PLIST(mux_clkm_refe_clks_u480_c_c2_c3_oscdiv) = 169*ef2ee5d0SMichal Meloun {"clk_m", "pllREFE_out", "clk_s", "pllU_480", 170*ef2ee5d0SMichal Meloun "pllC_out0", "pllC2_out0", "pllC3_out0", "osc_div_clk"}; 171*ef2ee5d0SMichal Meloun 172*ef2ee5d0SMichal Meloun PLIST(mux_sep_audio) = 173*ef2ee5d0SMichal Meloun {"pllA_out0", "pllC2_out0", "pllC_out0", "pllC3_out0", 174*ef2ee5d0SMichal Meloun "pllP_out0", NULL, "clk_m", NULL, 175*ef2ee5d0SMichal Meloun "spdif_in", "i2s0", "i2s1", "i2s2", 176*ef2ee5d0SMichal Meloun "i2s4", "pllA_out0", "ext_vimclk"}; 177*ef2ee5d0SMichal Meloun 178*ef2ee5d0SMichal Meloun static uint32_t clk_enabale_reg[] = { 179*ef2ee5d0SMichal Meloun CLK_OUT_ENB_L, 180*ef2ee5d0SMichal Meloun CLK_OUT_ENB_H, 181*ef2ee5d0SMichal Meloun CLK_OUT_ENB_U, 182*ef2ee5d0SMichal Meloun CLK_OUT_ENB_V, 183*ef2ee5d0SMichal Meloun CLK_OUT_ENB_W, 184*ef2ee5d0SMichal Meloun CLK_OUT_ENB_X, 185*ef2ee5d0SMichal Meloun }; 186*ef2ee5d0SMichal Meloun 187*ef2ee5d0SMichal Meloun static uint32_t clk_reset_reg[] = { 188*ef2ee5d0SMichal Meloun RST_DEVICES_L, 189*ef2ee5d0SMichal Meloun RST_DEVICES_H, 190*ef2ee5d0SMichal Meloun RST_DEVICES_U, 191*ef2ee5d0SMichal Meloun RST_DEVICES_V, 192*ef2ee5d0SMichal Meloun RST_DEVICES_W, 193*ef2ee5d0SMichal Meloun RST_DEVICES_X, 194*ef2ee5d0SMichal Meloun }; 195*ef2ee5d0SMichal Meloun 196*ef2ee5d0SMichal Meloun #define L(n) ((0 * 32) + (n)) 197*ef2ee5d0SMichal Meloun #define H(n) ((1 * 32) + (n)) 198*ef2ee5d0SMichal Meloun #define U(n) ((2 * 32) + (n)) 199*ef2ee5d0SMichal Meloun #define V(n) ((3 * 32) + (n)) 200*ef2ee5d0SMichal Meloun #define W(n) ((4 * 32) + (n)) 201*ef2ee5d0SMichal Meloun #define X(n) ((5 * 32) + (n)) 202*ef2ee5d0SMichal Meloun 203*ef2ee5d0SMichal Meloun static struct pgate_def pgate_def[] = { 204*ef2ee5d0SMichal Meloun /* bank L -> 0-31 */ 205*ef2ee5d0SMichal Meloun /* GATE(CPU, "cpu", "clk_m", L(0)), */ 206*ef2ee5d0SMichal Meloun GATE(ISPB, "ispb", "clk_m", L(3)), 207*ef2ee5d0SMichal Meloun GATE(RTC, "rtc", "clk_s", L(4)), 208*ef2ee5d0SMichal Meloun GATE(TIMER, "timer", "clk_m", L(5)), 209*ef2ee5d0SMichal Meloun GATE(UARTA, "uarta", "pc_uarta" , L(6)), 210*ef2ee5d0SMichal Meloun GATE(UARTB, "uartb", "pc_uartb", L(7)), 211*ef2ee5d0SMichal Meloun GATE(VFIR, "vfir", "pc_vfir", L(7)), 212*ef2ee5d0SMichal Meloun /* GATE(GPIO, "gpio", "clk_m", L(8)), */ 213*ef2ee5d0SMichal Meloun GATE(SDMMC2, "sdmmc2", "pc_sdmmc2", L(9)), 214*ef2ee5d0SMichal Meloun GATE(SPDIF_OUT, "spdif_out", "pc_spdif_out", L(10)), 215*ef2ee5d0SMichal Meloun GATE(SPDIF_IN, "spdif_in", "pc_spdif_in", L(10)), 216*ef2ee5d0SMichal Meloun GATE(I2S1, "i2s1", "pc_i2s1", L(11)), 217*ef2ee5d0SMichal Meloun GATE(I2C1, "i2c1", "pc_i2c1", L(12)), 218*ef2ee5d0SMichal Meloun GATE(SDMMC1, "sdmmc1", "pc_sdmmc1", L(14)), 219*ef2ee5d0SMichal Meloun GATE(SDMMC4, "sdmmc4", "pc_sdmmc4", L(15)), 220*ef2ee5d0SMichal Meloun GATE(PWM, "pwm", "pc_pwm", L(17)), 221*ef2ee5d0SMichal Meloun GATE(I2S2, "i2s2", "pc_i2s2", L(18)), 222*ef2ee5d0SMichal Meloun GATE(VI, "vi", "pc_vi", L(20)), 223*ef2ee5d0SMichal Meloun GATE(USBD, "usbd", "clk_m", L(22)), 224*ef2ee5d0SMichal Meloun GATE(ISP, "isp", "pc_isp", L(23)), 225*ef2ee5d0SMichal Meloun GATE(DISP2, "disp2", "pc_disp2", L(26)), 226*ef2ee5d0SMichal Meloun GATE(DISP1, "disp1", "pc_disp1", L(27)), 227*ef2ee5d0SMichal Meloun GATE(HOST1X, "host1x", "pc_host1x", L(28)), 228*ef2ee5d0SMichal Meloun GATE(VCP, "vcp", "clk_m", L(29)), 229*ef2ee5d0SMichal Meloun GATE(I2S0, "i2s0", "pc_i2s0", L(30)), 230*ef2ee5d0SMichal Meloun /* GATE(CACHE2, "ccache2", "clk_m", L(31)), */ 231*ef2ee5d0SMichal Meloun 232*ef2ee5d0SMichal Meloun /* bank H -> 32-63 */ 233*ef2ee5d0SMichal Meloun GATE(MC, "mem", "clk_m", H(0)), 234*ef2ee5d0SMichal Meloun /* GATE(AHBDMA, "ahbdma", "clk_m", H(1)), */ 235*ef2ee5d0SMichal Meloun GATE(APBDMA, "apbdma", "clk_m", H(2)), 236*ef2ee5d0SMichal Meloun GATE(KBC, "kbc", "clk_s", H(4)), 237*ef2ee5d0SMichal Meloun /* GATE(STAT_MON, "stat_mon", "clk_s", H(5)), */ 238*ef2ee5d0SMichal Meloun /* GATE(PMC, "pmc", "clk_s", H(6)), */ 239*ef2ee5d0SMichal Meloun GATE(FUSE, "fuse", "clk_m", H(7)), 240*ef2ee5d0SMichal Meloun GATE(KFUSE, "kfuse", "clk_m", H(8)), 241*ef2ee5d0SMichal Meloun GATE(SBC1, "spi1", "pc_spi1", H(9)), 242*ef2ee5d0SMichal Meloun GATE(NOR, "snor", "pc_snor", H(10)), 243*ef2ee5d0SMichal Meloun /* GATE(JTAG2TBC, "jtag2tbc", "clk_m", H(11)), */ 244*ef2ee5d0SMichal Meloun GATE(SBC2, "spi2", "pc_spi2", H(12)), 245*ef2ee5d0SMichal Meloun GATE(SBC3, "spi3", "pc_spi3", H(14)), 246*ef2ee5d0SMichal Meloun GATE(I2C5, "i2c5", "pc_i2c5", H(15)), 247*ef2ee5d0SMichal Meloun GATE(DSIA, "dsia", "dsia_mux", H(16)), 248*ef2ee5d0SMichal Meloun GATE(MIPI, "hsi", "pc_hsi", H(18)), 249*ef2ee5d0SMichal Meloun GATE(HDMI, "hdmi", "pc_hdmi", H(19)), 250*ef2ee5d0SMichal Meloun GATE(CSI, "csi", "pllP_out3", H(20)), 251*ef2ee5d0SMichal Meloun GATE(I2C2, "i2c2", "pc_i2c2", H(22)), 252*ef2ee5d0SMichal Meloun GATE(UARTC, "uartc", "pc_uartc", H(23)), 253*ef2ee5d0SMichal Meloun GATE(MIPI_CAL, "mipi_cal", "clk_m", H(24)), 254*ef2ee5d0SMichal Meloun GATE(EMC, "emc", "emc_mux", H(25)), 255*ef2ee5d0SMichal Meloun GATE(USB2, "usb2", "clk_m", H(26)), 256*ef2ee5d0SMichal Meloun GATE(USB3, "usb3", "clk_m", H(27)), 257*ef2ee5d0SMichal Meloun GATE(VDE, "vde", "pc_vde", H(29)), 258*ef2ee5d0SMichal Meloun GATE(BSEA, "bsea", "clk_m", H(30)), 259*ef2ee5d0SMichal Meloun GATE(BSEV, "bsev", "clk_m", H(31)), 260*ef2ee5d0SMichal Meloun 261*ef2ee5d0SMichal Meloun /* bank U -> 64-95 */ 262*ef2ee5d0SMichal Meloun GATE(UARTD, "uartd", "pc_uartd", U(1)), 263*ef2ee5d0SMichal Meloun GATE(I2C3, "i2c3", "pc_i2c3", U(3)), 264*ef2ee5d0SMichal Meloun GATE(SBC4, "spi4", "pc_spi4", U(4)), 265*ef2ee5d0SMichal Meloun GATE(SDMMC3, "sdmmc3", "pc_sdmmc3", U(5)), 266*ef2ee5d0SMichal Meloun GATE(PCIE, "pcie", "clk_m", U(6)), 267*ef2ee5d0SMichal Meloun GATE(OWR, "owr", "pc_owr", U(7)), 268*ef2ee5d0SMichal Meloun GATE(AFI, "afi", "clk_m", U(8)), 269*ef2ee5d0SMichal Meloun GATE(CSITE, "csite", "pc_csite", U(9)), 270*ef2ee5d0SMichal Meloun /* GATE(AVPUCQ, "avpucq", clk_m, U(11)), */ 271*ef2ee5d0SMichal Meloun GATE(TRACE, "traceclkin", "pc_traceclkin", U(13)), 272*ef2ee5d0SMichal Meloun GATE(SOC_THERM, "soc_therm", "pc_soc_therm", U(14)), 273*ef2ee5d0SMichal Meloun GATE(DTV, "dtv", "clk_m", U(15)), 274*ef2ee5d0SMichal Meloun GATE(I2CSLOW, "i2c_slow", "pc_i2c_slow", U(17)), 275*ef2ee5d0SMichal Meloun GATE(DSIB, "dsib", "dsib_mux", U(18)), 276*ef2ee5d0SMichal Meloun GATE(TSEC, "tsec", "pc_tsec", U(19)), 277*ef2ee5d0SMichal Meloun /* GATE(IRAMA, "irama", "clk_m", U(20)), */ 278*ef2ee5d0SMichal Meloun /* GATE(IRAMB, "iramb", "clk_m", U(21)), */ 279*ef2ee5d0SMichal Meloun /* GATE(IRAMC, "iramc", "clk_m", U(22)), */ 280*ef2ee5d0SMichal Meloun /* GATE(IRAMD, "iramd", "clk_m", U(23)), */ 281*ef2ee5d0SMichal Meloun /* GATE(CRAM2, "cram2", "clk_m", U(24)), */ 282*ef2ee5d0SMichal Meloun GATE(XUSB_HOST, "xusb_core_host", "pc_xusb_core_host", U(25)), 283*ef2ee5d0SMichal Meloun /* GATE(M_DOUBLER, "m_doubler", "clk_m", U(26)), */ 284*ef2ee5d0SMichal Meloun GATE(MSENC, "msenc", "pc_msenc", U(27)), 285*ef2ee5d0SMichal Meloun GATE(CSUS, "sus_out", "clk_m", U(28)), 286*ef2ee5d0SMichal Meloun /* GATE(DEVD2_OUT, "devd2_out", "clk_m", U(29)), */ 287*ef2ee5d0SMichal Meloun /* GATE(DEVD1_OUT, "devd1_out", "clk_m", U(30)), */ 288*ef2ee5d0SMichal Meloun GATE(XUSB_DEV_SRC, "xusb_core_dev", "pc_xusb_core_dev", U(31)), 289*ef2ee5d0SMichal Meloun 290*ef2ee5d0SMichal Meloun /* bank V -> 96-127 */ 291*ef2ee5d0SMichal Meloun /* GATE(CPUG, "cpug", "clk_m", V(0)), */ 292*ef2ee5d0SMichal Meloun /* GATE(CPULP, "cpuLP", "clk_m", V(1)), */ 293*ef2ee5d0SMichal Meloun GATE(MSELECT, "mselect", "pc_mselect", V(3)), 294*ef2ee5d0SMichal Meloun GATE(TSENSOR, "tsensor", "pc_tsensor", V(4)), 295*ef2ee5d0SMichal Meloun GATE(I2S3, "i2s3", "pc_i2s3", V(5)), 296*ef2ee5d0SMichal Meloun GATE(I2S4, "i2s4", "pc_i2s4", V(6)), 297*ef2ee5d0SMichal Meloun GATE(I2C4, "i2c4", "pc_i2c4", V(7)), 298*ef2ee5d0SMichal Meloun GATE(SBC5, "spi5", "pc_spi5", V(8)), 299*ef2ee5d0SMichal Meloun GATE(SBC6, "spi6", "pc_spi6", V(9)), 300*ef2ee5d0SMichal Meloun GATE(D_AUDIO, "audio", "pc_audio", V(10)), 301*ef2ee5d0SMichal Meloun GATE(APBIF, "apbif", "clk_m", V(11)), 302*ef2ee5d0SMichal Meloun GATE(DAM0, "dam0", "pc_dam0", V(12)), 303*ef2ee5d0SMichal Meloun GATE(DAM1, "dam1", "pc_dam1", V(13)), 304*ef2ee5d0SMichal Meloun GATE(DAM2, "dam2", "pc_dam2", V(14)), 305*ef2ee5d0SMichal Meloun GATE(HDA2CODEC_2X, "hda2codec_2x", "pc_hda2codec_2x", V(15)), 306*ef2ee5d0SMichal Meloun /* GATE(ATOMICS, "atomics", "clk_m", V(16)), */ 307*ef2ee5d0SMichal Meloun /* GATE(SPDIF_DOUBLER, "spdif_doubler", "clk_m", V(22)), */ 308*ef2ee5d0SMichal Meloun GATE(ACTMON, "actmon", "pc_actmon", V(23)), 309*ef2ee5d0SMichal Meloun GATE(EXTERN1, "extperiph1", "pc_extperiph1", V(24)), 310*ef2ee5d0SMichal Meloun GATE(EXTERN2, "extperiph2", "pc_extperiph2", V(25)), 311*ef2ee5d0SMichal Meloun GATE(EXTERN3, "extperiph3", "pc_extperiph3", V(26)), 312*ef2ee5d0SMichal Meloun GATE(SATA_OOB, "sata_oob", "pc_sata_oob", V(27)), 313*ef2ee5d0SMichal Meloun GATE(SATA, "sata", "pc_sata", V(28)), 314*ef2ee5d0SMichal Meloun GATE(HDA, "hda", "pc_hda", V(29)), 315*ef2ee5d0SMichal Meloun 316*ef2ee5d0SMichal Meloun /* bank W -> 128-159*/ 317*ef2ee5d0SMichal Meloun GATE(HDA2HDMI, "hda2hdmi", "clk_m", W(0)), 318*ef2ee5d0SMichal Meloun GATE(SATA_COLD, "sata_cold", "clk_m", W(1)), /* Reset only */ 319*ef2ee5d0SMichal Meloun /* GATE(PCIERX0, "pcierx0", "clk_m", W(2)), */ 320*ef2ee5d0SMichal Meloun /* GATE(PCIERX1, "pcierx1", "clk_m", W(3)), */ 321*ef2ee5d0SMichal Meloun /* GATE(PCIERX2, "pcierx2", "clk_m", W(4)), */ 322*ef2ee5d0SMichal Meloun /* GATE(PCIERX3, "pcierx3", "clk_m", W(5)), */ 323*ef2ee5d0SMichal Meloun /* GATE(PCIERX4, "pcierx4", "clk_m", W(6)), */ 324*ef2ee5d0SMichal Meloun /* GATE(PCIERX5, "pcierx5", "clk_m", W(7)), */ 325*ef2ee5d0SMichal Meloun /* GATE(CEC, "cec", "clk_m", W(8)), */ 326*ef2ee5d0SMichal Meloun /* GATE(PCIE2_IOBIST, "pcie2_iobist", "clk_m", W(9)), */ 327*ef2ee5d0SMichal Meloun /* GATE(EMC_IOBIST, "emc_iobist", "clk_m", W(10)), */ 328*ef2ee5d0SMichal Meloun /* GATE(HDMI_IOBIST, "hdmi_iobist", "clk_m", W(11)), */ 329*ef2ee5d0SMichal Meloun /* GATE(SATA_IOBIST, "sata_iobist", "clk_m", W(12)), */ 330*ef2ee5d0SMichal Meloun /* GATE(MIPI_IOBIST, "mipi_iobist", "clk_m", W(13)), */ 331*ef2ee5d0SMichal Meloun /* GATE(XUSB_IOBIST, "xusb_iobist", "clk_m", W(15)), */ 332*ef2ee5d0SMichal Meloun GATE(CILAB, "cilab", "pc_cilab", W(16)), 333*ef2ee5d0SMichal Meloun GATE(CILCD, "cilcd", "pc_cilcd", W(17)), 334*ef2ee5d0SMichal Meloun GATE(CILE, "cile", "pc_cile", W(18)), 335*ef2ee5d0SMichal Meloun GATE(DSIALP, "dsia_lp", "pc_dsia_lp", W(19)), 336*ef2ee5d0SMichal Meloun GATE(DSIBLP, "dsib_lp", "pc_dsib_lp", W(20)), 337*ef2ee5d0SMichal Meloun GATE(ENTROPY, "entropy", "pc_entropy", W(21)), 338*ef2ee5d0SMichal Meloun GATE(AMX, "amx", "pc_amx", W(25)), 339*ef2ee5d0SMichal Meloun GATE(ADX, "adx", "pc_adx", W(26)), 340*ef2ee5d0SMichal Meloun GATE(DFLL_REF, "dvfs_ref", "pc_dvfs_ref", X(27)), 341*ef2ee5d0SMichal Meloun GATE(DFLL_SOC, "dvfs_soc", "pc_dvfs_soc", X(27)), 342*ef2ee5d0SMichal Meloun GATE(XUSB_SS_SRC, "xusb_ss", "xusb_ss_mux", X(28)), 343*ef2ee5d0SMichal Meloun /* GATE(EMC_LATENCY, "emc_latency", "pc_emc_latency", X(29)), */ 344*ef2ee5d0SMichal Meloun 345*ef2ee5d0SMichal Meloun /* bank X -> 160-191*/ 346*ef2ee5d0SMichal Meloun /* GATE(SPARE, "spare", "clk_m", X(0)), */ 347*ef2ee5d0SMichal Meloun /* GATE(CAM_MCLK, "CAM_MCLK", "clk_m", X(4)), */ 348*ef2ee5d0SMichal Meloun /* GATE(CAM_MCLK2, "CAM_MCLK2", "clk_m", X(5)), */ 349*ef2ee5d0SMichal Meloun GATE(I2C6, "i2c6", "pc_i2c6", X(6)), 350*ef2ee5d0SMichal Meloun /* GATE(VIM2_CLK, "vim2_clk", clk_m, X(11)), */ 351*ef2ee5d0SMichal Meloun /* GATE(EMC_DLL, "emc_dll", "pc_emc_dll", X(14)), */ 352*ef2ee5d0SMichal Meloun GATE(HDMI_AUDIO, "hdmi_audio", "pc_hdmi_audio", X(16)), 353*ef2ee5d0SMichal Meloun GATE(CLK72MHZ, "clk72mhz", "pc_clk72mhz", X(17)), 354*ef2ee5d0SMichal Meloun GATE(VIC03, "vic", "pc_vic", X(18)), 355*ef2ee5d0SMichal Meloun GATE(ADX1, "adx1", "pc_adx1", X(20)), 356*ef2ee5d0SMichal Meloun GATE(DPAUX, "dpaux", "clk_m", X(21)), 357*ef2ee5d0SMichal Meloun GATE(SOR0_LVDS, "sor0", "pc_sor0", X(22)), 358*ef2ee5d0SMichal Meloun GATE(GPU, "gpu", "osc_div_clk", X(24)), 359*ef2ee5d0SMichal Meloun GATE(AMX1, "amx1", "pc_amx1", X(26)), 360*ef2ee5d0SMichal Meloun }; 361*ef2ee5d0SMichal Meloun 362*ef2ee5d0SMichal Meloun /* Peripheral clock clock */ 363*ef2ee5d0SMichal Meloun #define DCF_HAVE_MUX 0x0100 /* Block with multipexor */ 364*ef2ee5d0SMichal Meloun #define DCF_HAVE_ENA 0x0200 /* Block with enable bit */ 365*ef2ee5d0SMichal Meloun #define DCF_HAVE_DIV 0x0400 /* Block with divider */ 366*ef2ee5d0SMichal Meloun 367*ef2ee5d0SMichal Meloun /* Mark block with additional bis / functionality. */ 368*ef2ee5d0SMichal Meloun #define DCF_IS_MASK 0x00FF 369*ef2ee5d0SMichal Meloun #define DCF_IS_UART 0x0001 370*ef2ee5d0SMichal Meloun #define DCF_IS_VI 0x0002 371*ef2ee5d0SMichal Meloun #define DCF_IS_HOST1X 0x0003 372*ef2ee5d0SMichal Meloun #define DCF_IS_XUSB_SS 0x0004 373*ef2ee5d0SMichal Meloun #define DCF_IS_EMC_DLL 0x0005 374*ef2ee5d0SMichal Meloun #define FDS_IS_SATA 0x0006 375*ef2ee5d0SMichal Meloun #define DCF_IS_VIC 0x0007 376*ef2ee5d0SMichal Meloun #define DCF_IS_AUDIO 0x0008 377*ef2ee5d0SMichal Meloun #define DCF_IS_SOR0 0x0009 378*ef2ee5d0SMichal Meloun 379*ef2ee5d0SMichal Meloun /* Basic pheripheral clock */ 380*ef2ee5d0SMichal Meloun #define PER_CLK(_id, cn, pl, r, diw, fiw, f) \ 381*ef2ee5d0SMichal Meloun { \ 382*ef2ee5d0SMichal Meloun .clkdef.id = _id, \ 383*ef2ee5d0SMichal Meloun .clkdef.name = cn, \ 384*ef2ee5d0SMichal Meloun .clkdef.parent_names = pl, \ 385*ef2ee5d0SMichal Meloun .clkdef.parent_cnt = nitems(pl), \ 386*ef2ee5d0SMichal Meloun .clkdef.flags = CLK_NODE_STATIC_STRINGS, \ 387*ef2ee5d0SMichal Meloun .base_reg = r, \ 388*ef2ee5d0SMichal Meloun .div_width = diw, \ 389*ef2ee5d0SMichal Meloun .div_f_width = fiw, \ 390*ef2ee5d0SMichal Meloun .flags = f, \ 391*ef2ee5d0SMichal Meloun } 392*ef2ee5d0SMichal Meloun 393*ef2ee5d0SMichal Meloun /* Mux with fractional 8.1 divider. */ 394*ef2ee5d0SMichal Meloun #define CLK_8_1(cn, pl, r, f) \ 395*ef2ee5d0SMichal Meloun PER_CLK(0, cn, pl, r, 8, 1, (f) | DCF_HAVE_MUX | DCF_HAVE_DIV) 396*ef2ee5d0SMichal Meloun /* Mux with fractional 16.1 divider. */ 397*ef2ee5d0SMichal Meloun #define CLK16_1(cn, pl, r, f) \ 398*ef2ee5d0SMichal Meloun PER_CLK(0, cn, pl, r, 16, 1, (f) | DCF_HAVE_MUX | DCF_HAVE_DIV) 399*ef2ee5d0SMichal Meloun /* Mux with integer 16bits divider. */ 400*ef2ee5d0SMichal Meloun #define CLK16_0(cn, pl, r, f) \ 401*ef2ee5d0SMichal Meloun PER_CLK(0, cn, pl, r, 16, 0, (f) | DCF_HAVE_MUX | DCF_HAVE_DIV) 402*ef2ee5d0SMichal Meloun /* Mux wihout divider. */ 403*ef2ee5d0SMichal Meloun #define CLK_0_0(cn, pl, r, f) \ 404*ef2ee5d0SMichal Meloun PER_CLK(0, cn, pl, r, 0, 0, (f) | DCF_HAVE_MUX) 405*ef2ee5d0SMichal Meloun 406*ef2ee5d0SMichal Meloun static struct periph_def periph_def[] = { 407*ef2ee5d0SMichal Meloun CLK_8_1("pc_i2s1", mux_a_N_audio1_N_p_N_clkm, CLK_SOURCE_I2S1, DCF_HAVE_ENA), 408*ef2ee5d0SMichal Meloun CLK_8_1("pc_i2s2", mux_a_N_audio2_N_p_N_clkm, CLK_SOURCE_I2S2, DCF_HAVE_ENA), 409*ef2ee5d0SMichal Meloun CLK_8_1("pc_spdif_out", mux_a_N_audio_N_p_N_clkm, CLK_SOURCE_SPDIF_OUT, 0), 410*ef2ee5d0SMichal Meloun CLK_8_1("pc_spdif_in", mux_p_c2_c_c3_m, CLK_SOURCE_SPDIF_IN, 0), 411*ef2ee5d0SMichal Meloun CLK_8_1("pc_pwm", mux_p_c2_c_c3_clks_N_clkm, CLK_SOURCE_PWM, 0), 412*ef2ee5d0SMichal Meloun CLK_8_1("pc_spi2", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI2, 0), 413*ef2ee5d0SMichal Meloun CLK_8_1("pc_spi3", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI3, 0), 414*ef2ee5d0SMichal Meloun CLK16_0("pc_i2c5", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C5, 0), 415*ef2ee5d0SMichal Meloun CLK16_0("pc_i2c1", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C1, 0), 416*ef2ee5d0SMichal Meloun CLK_8_1("pc_spi1", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI1, 0), 417*ef2ee5d0SMichal Meloun CLK_0_0("pc_disp1", mux_p_m_d_a_c_d2_clkm, CLK_SOURCE_DISP1, 0), 418*ef2ee5d0SMichal Meloun CLK_0_0("pc_disp2", mux_p_m_d_a_c_d2_clkm, CLK_SOURCE_DISP2, 0), 419*ef2ee5d0SMichal Meloun CLK_8_1("pc_isp", mux_m_c_p_a_c2_c3_clkm_c4, CLK_SOURCE_ISP, 0), 420*ef2ee5d0SMichal Meloun CLK_8_1("pc_vi", mux_m_c2_c_c3_p_N_a_c4, CLK_SOURCE_VI, DCF_IS_VI), 421*ef2ee5d0SMichal Meloun CLK_8_1("pc_sdmmc1", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC1, 0), 422*ef2ee5d0SMichal Meloun CLK_8_1("pc_sdmmc2", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC2, 0), 423*ef2ee5d0SMichal Meloun CLK_8_1("pc_sdmmc4", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC4, 0), 424*ef2ee5d0SMichal Meloun CLK_8_1("pc_vfir", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_VFIR, 0), 425*ef2ee5d0SMichal Meloun CLK_8_1("pc_hsi", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HSI, 0), 426*ef2ee5d0SMichal Meloun CLK16_1("pc_uarta", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTA, DCF_IS_UART), 427*ef2ee5d0SMichal Meloun CLK16_1("pc_uartb", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTB, DCF_IS_UART), 428*ef2ee5d0SMichal Meloun CLK_8_1("pc_host1x", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HOST1X, DCF_IS_HOST1X), 429*ef2ee5d0SMichal Meloun CLK_8_1("pc_hdmi", mux_p_m_d_a_c_d2_clkm, CLK_SOURCE_HDMI, 0), 430*ef2ee5d0SMichal Meloun CLK16_0("pc_i2c2", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C2, 0), 431*ef2ee5d0SMichal Meloun /* EMC 8 */ 432*ef2ee5d0SMichal Meloun CLK16_1("pc_uartc", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTC, DCF_IS_UART), 433*ef2ee5d0SMichal Meloun CLK_8_1("pc_vi_sensor", mux_m_c2_c_c3_p_N_a, CLK_SOURCE_VI_SENSOR, 0), 434*ef2ee5d0SMichal Meloun CLK_8_1("pc_spi4", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI4, 0), 435*ef2ee5d0SMichal Meloun CLK16_0("pc_i2c3", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C3, 0), 436*ef2ee5d0SMichal Meloun CLK_8_1("pc_sdmmc3", mux_p_c2_c_c3_m_e_clkm, CLK_SOURCE_SDMMC3, 0), 437*ef2ee5d0SMichal Meloun CLK16_1("pc_uartd", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_UARTD, DCF_IS_UART), 438*ef2ee5d0SMichal Meloun CLK_8_1("pc_vde", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_VDE, 0), 439*ef2ee5d0SMichal Meloun CLK_8_1("pc_owr", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_OWR, 0), 440*ef2ee5d0SMichal Meloun CLK_8_1("pc_snor", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_NOR, 0), 441*ef2ee5d0SMichal Meloun CLK_8_1("pc_csite", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_CSITE, 0), 442*ef2ee5d0SMichal Meloun CLK_8_1("pc_i2s0", mux_a_N_audio0_N_p_N_clkm, CLK_SOURCE_I2S0, 0), 443*ef2ee5d0SMichal Meloun /* DTV xxx */ 444*ef2ee5d0SMichal Meloun CLK_8_1("pc_msenc", mux_m_c2_c_c3_p_N_a, CLK_SOURCE_MSENC, 0), 445*ef2ee5d0SMichal Meloun CLK_8_1("pc_tsec", mux_p_c2_c_c3_m_a_clkm, CLK_SOURCE_TSEC, 0), 446*ef2ee5d0SMichal Meloun /* SPARE2 */ 447*ef2ee5d0SMichal Meloun 448*ef2ee5d0SMichal Meloun 449*ef2ee5d0SMichal Meloun CLK_8_1("pc_mselect", mux_p_c2_c_c3_m_clks_clkm, CLK_SOURCE_MSELECT, 0), 450*ef2ee5d0SMichal Meloun CLK_8_1("pc_tsensor", mux_p_c2_c_c3_clkm_N_clks, CLK_SOURCE_TSENSOR, 0), 451*ef2ee5d0SMichal Meloun CLK_8_1("pc_i2s3", mux_a_N_audio3_N_p_N_clkm, CLK_SOURCE_I2S3, DCF_HAVE_ENA), 452*ef2ee5d0SMichal Meloun CLK_8_1("pc_i2s4", mux_a_N_audio4_N_p_N_clkm, CLK_SOURCE_I2S4, DCF_HAVE_ENA), 453*ef2ee5d0SMichal Meloun CLK16_0("pc_i2c4", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C4, 0), 454*ef2ee5d0SMichal Meloun CLK_8_1("pc_spi5", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI5, 0), 455*ef2ee5d0SMichal Meloun CLK_8_1("pc_spi6", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_SPI6, 0), 456*ef2ee5d0SMichal Meloun CLK_8_1("pc_audio", mux_sep_audio, CLK_SOURCE_AUDIO, DCF_IS_AUDIO), 457*ef2ee5d0SMichal Meloun CLK_8_1("pc_dam0", mux_sep_audio, CLK_SOURCE_DAM0, DCF_IS_AUDIO), 458*ef2ee5d0SMichal Meloun CLK_8_1("pc_dam1", mux_sep_audio, CLK_SOURCE_DAM1, DCF_IS_AUDIO), 459*ef2ee5d0SMichal Meloun CLK_8_1("pc_dam2", mux_sep_audio, CLK_SOURCE_DAM2, DCF_IS_AUDIO), 460*ef2ee5d0SMichal Meloun CLK_8_1("pc_hda2codec_2x", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HDA2CODEC_2X, 0), 461*ef2ee5d0SMichal Meloun CLK_8_1("pc_actmon", mux_p_c2_c_c3_clks_N_clkm, CLK_SOURCE_ACTMON, 0), 462*ef2ee5d0SMichal Meloun CLK_8_1("pc_extperiph1", mux_a_clks_p_clkm_e, CLK_SOURCE_EXTPERIPH1, 0), 463*ef2ee5d0SMichal Meloun CLK_8_1("pc_extperiph2", mux_a_clks_p_clkm_e, CLK_SOURCE_EXTPERIPH2, 0), 464*ef2ee5d0SMichal Meloun CLK_8_1("pc_extperiph3", mux_a_clks_p_clkm_e, CLK_SOURCE_EXTPERIPH3, 0), 465*ef2ee5d0SMichal Meloun CLK_8_1("pc_i2c_slow", mux_p_c2_c_c3_clks_N_clkm, CLK_SOURCE_I2C_SLOW, 0), 466*ef2ee5d0SMichal Meloun /* SYS */ 467*ef2ee5d0SMichal Meloun CLK_8_1("pc_sor0", mux_p_m_d_a_c_d2_clkm, CLK_SOURCE_SOR0, DCF_IS_SOR0), 468*ef2ee5d0SMichal Meloun CLK_8_1("pc_sata_oob", mux_p_N_c_N_m_N_clkm, CLK_SOURCE_SATA_OOB, 0), 469*ef2ee5d0SMichal Meloun CLK_8_1("pc_sata", mux_p_N_c_N_m_N_clkm, CLK_SOURCE_SATA, FDS_IS_SATA), 470*ef2ee5d0SMichal Meloun CLK_8_1("pc_hda", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_HDA, 0), 471*ef2ee5d0SMichal Meloun 472*ef2ee5d0SMichal Meloun 473*ef2ee5d0SMichal Meloun CLK_8_1("pc_xusb_core_host", mux_clkm_p_c2_c_c3_refre, CLK_SOURCE_XUSB_CORE_HOST, 0), 474*ef2ee5d0SMichal Meloun CLK_8_1("pc_xusb_falcon", mux_clkm_p_c2_c_c3_refre, CLK_SOURCE_XUSB_FALCON, 0), 475*ef2ee5d0SMichal Meloun CLK_8_1("pc_xusb_fs", mux_clkm_N_u48_N_p_N_u480, CLK_SOURCE_XUSB_FS, 0), 476*ef2ee5d0SMichal Meloun CLK_8_1("pc_xusb_core_dev", mux_clkm_p_c2_c_c3_refre, CLK_SOURCE_XUSB_CORE_DEV, 0), 477*ef2ee5d0SMichal Meloun CLK_8_1("pc_xusb_ss", mux_clkm_refe_clks_u480_c_c2_c3_oscdiv, CLK_SOURCE_XUSB_SS, DCF_IS_XUSB_SS), 478*ef2ee5d0SMichal Meloun CLK_8_1("pc_cilab", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_CILAB, 0), 479*ef2ee5d0SMichal Meloun CLK_8_1("pc_cilcd", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_CILCD, 0), 480*ef2ee5d0SMichal Meloun CLK_8_1("pc_cile", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_CILE, 0), 481*ef2ee5d0SMichal Meloun CLK_8_1("pc_dsia_lp", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_DSIA_LP, 0), 482*ef2ee5d0SMichal Meloun CLK_8_1("pc_dsib_lp", mux_p_N_c_N_N_N_clkm, CLK_SOURCE_DSIB_LP, 0), 483*ef2ee5d0SMichal Meloun CLK_8_1("pc_entropy", mux_p_clkm_clks_E, CLK_SOURCE_ENTROPY, 0), 484*ef2ee5d0SMichal Meloun CLK_8_1("pc_dvfs_ref", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_DVFS_REF, DCF_HAVE_ENA), 485*ef2ee5d0SMichal Meloun CLK_8_1("pc_dvfs_soc", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_DVFS_SOC, DCF_HAVE_ENA), 486*ef2ee5d0SMichal Meloun CLK_8_1("pc_traceclkin", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_TRACECLKIN, 0), 487*ef2ee5d0SMichal Meloun CLK_8_1("pc_adx", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_ADX, DCF_HAVE_ENA), 488*ef2ee5d0SMichal Meloun CLK_8_1("pc_amx", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_AMX, DCF_HAVE_ENA), 489*ef2ee5d0SMichal Meloun CLK_8_1("pc_emc_latency", mux_m_c_p_clkm_mud_c2_c3, CLK_SOURCE_EMC_LATENCY, 0), 490*ef2ee5d0SMichal Meloun CLK_8_1("pc_soc_therm", mux_m_c_p_a_c2_c3, CLK_SOURCE_SOC_THERM, 0), 491*ef2ee5d0SMichal Meloun CLK_8_1("pc_vi_sensor2", mux_m_c2_c_c3_p_N_a, CLK_SOURCE_VI_SENSOR2, 0), 492*ef2ee5d0SMichal Meloun CLK16_0("pc_i2c6", mux_p_c2_c_c3_m_N_clkm, CLK_SOURCE_I2C6, 0), 493*ef2ee5d0SMichal Meloun CLK_8_1("pc_emc_dll", mux_m_c_p_clkm_mud_c2_c3, CLK_SOURCE_EMC_DLL, DCF_IS_EMC_DLL), 494*ef2ee5d0SMichal Meloun CLK_8_1("pc_hdmi_audio", mux_p_c_c2_clkm, CLK_SOURCE_HDMI_AUDIO, 0), 495*ef2ee5d0SMichal Meloun CLK_8_1("pc_clk72mhz", mux_p_c_c2_clkm, CLK_SOURCE_CLK72MHZ, 0), 496*ef2ee5d0SMichal Meloun CLK_8_1("pc_adx1", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_ADX1, DCF_HAVE_ENA), 497*ef2ee5d0SMichal Meloun CLK_8_1("pc_amx1", mux_a_c2_c_c3_p_N_clkm, CLK_SOURCE_AMX1, DCF_HAVE_ENA), 498*ef2ee5d0SMichal Meloun CLK_8_1("pc_vic", mux_m_c_p_a_c2_c3_clkm, CLK_SOURCE_VIC, DCF_IS_VIC), 499*ef2ee5d0SMichal Meloun }; 500*ef2ee5d0SMichal Meloun 501*ef2ee5d0SMichal Meloun static int periph_init(struct clknode *clk, device_t dev); 502*ef2ee5d0SMichal Meloun static int periph_recalc(struct clknode *clk, uint64_t *freq); 503*ef2ee5d0SMichal Meloun static int periph_set_freq(struct clknode *clk, uint64_t fin, 504*ef2ee5d0SMichal Meloun uint64_t *fout, int flags, int *stop); 505*ef2ee5d0SMichal Meloun static int periph_set_mux(struct clknode *clk, int idx); 506*ef2ee5d0SMichal Meloun 507*ef2ee5d0SMichal Meloun struct periph_sc { 508*ef2ee5d0SMichal Meloun device_t clkdev; 509*ef2ee5d0SMichal Meloun uint32_t base_reg; 510*ef2ee5d0SMichal Meloun uint32_t div_shift; 511*ef2ee5d0SMichal Meloun uint32_t div_width; 512*ef2ee5d0SMichal Meloun uint32_t div_mask; 513*ef2ee5d0SMichal Meloun uint32_t div_f_width; 514*ef2ee5d0SMichal Meloun uint32_t div_f_mask; 515*ef2ee5d0SMichal Meloun uint32_t flags; 516*ef2ee5d0SMichal Meloun 517*ef2ee5d0SMichal Meloun uint32_t divider; 518*ef2ee5d0SMichal Meloun int mux; 519*ef2ee5d0SMichal Meloun }; 520*ef2ee5d0SMichal Meloun 521*ef2ee5d0SMichal Meloun static clknode_method_t periph_methods[] = { 522*ef2ee5d0SMichal Meloun /* Device interface */ 523*ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_init, periph_init), 524*ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_recalc_freq, periph_recalc), 525*ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_set_freq, periph_set_freq), 526*ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_set_mux, periph_set_mux), 527*ef2ee5d0SMichal Meloun CLKNODEMETHOD_END 528*ef2ee5d0SMichal Meloun }; 529*ef2ee5d0SMichal Meloun DEFINE_CLASS_1(tegra124_periph, tegra124_periph_class, periph_methods, 530*ef2ee5d0SMichal Meloun sizeof(struct periph_sc), clknode_class); 531*ef2ee5d0SMichal Meloun static int 532*ef2ee5d0SMichal Meloun periph_init(struct clknode *clk, device_t dev) 533*ef2ee5d0SMichal Meloun { 534*ef2ee5d0SMichal Meloun struct periph_sc *sc; 535*ef2ee5d0SMichal Meloun uint32_t reg; 536*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 537*ef2ee5d0SMichal Meloun 538*ef2ee5d0SMichal Meloun DEVICE_LOCK(sc); 539*ef2ee5d0SMichal Meloun if (sc->flags & DCF_HAVE_ENA) 540*ef2ee5d0SMichal Meloun MD4(sc, sc->base_reg, PERLCK_ENA_MASK, PERLCK_ENA_MASK); 541*ef2ee5d0SMichal Meloun 542*ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, ®); 543*ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc); 544*ef2ee5d0SMichal Meloun 545*ef2ee5d0SMichal Meloun /* Stnadard mux. */ 546*ef2ee5d0SMichal Meloun if (sc->flags & DCF_HAVE_MUX) 547*ef2ee5d0SMichal Meloun sc->mux = (reg >> PERLCK_MUX_SHIFT) & PERLCK_MUX_MASK; 548*ef2ee5d0SMichal Meloun else 549*ef2ee5d0SMichal Meloun sc->mux = 0; 550*ef2ee5d0SMichal Meloun if (sc->flags & DCF_HAVE_DIV) 551*ef2ee5d0SMichal Meloun sc->divider = (reg & sc->div_mask) + 2; 552*ef2ee5d0SMichal Meloun else 553*ef2ee5d0SMichal Meloun sc->divider = 1; 554*ef2ee5d0SMichal Meloun if ((sc->flags & DCF_IS_MASK) == DCF_IS_UART) { 555*ef2ee5d0SMichal Meloun if (!(reg & PERLCK_UDIV_DIS)) 556*ef2ee5d0SMichal Meloun sc->divider = 2; 557*ef2ee5d0SMichal Meloun } 558*ef2ee5d0SMichal Meloun 559*ef2ee5d0SMichal Meloun /* AUDIO MUX */ 560*ef2ee5d0SMichal Meloun if ((sc->flags & DCF_IS_MASK) == DCF_IS_AUDIO) { 561*ef2ee5d0SMichal Meloun if (!(reg & PERLCK_AMUX_DIS) && (sc->mux == 7)) { 562*ef2ee5d0SMichal Meloun sc->mux = 8 + 563*ef2ee5d0SMichal Meloun ((reg >> PERLCK_AMUX_SHIFT) & PERLCK_MUX_MASK); 564*ef2ee5d0SMichal Meloun } 565*ef2ee5d0SMichal Meloun } 566*ef2ee5d0SMichal Meloun clknode_init_parent_idx(clk, sc->mux); 567*ef2ee5d0SMichal Meloun return(0); 568*ef2ee5d0SMichal Meloun } 569*ef2ee5d0SMichal Meloun 570*ef2ee5d0SMichal Meloun static int 571*ef2ee5d0SMichal Meloun periph_set_mux(struct clknode *clk, int idx) 572*ef2ee5d0SMichal Meloun { 573*ef2ee5d0SMichal Meloun struct periph_sc *sc; 574*ef2ee5d0SMichal Meloun uint32_t reg; 575*ef2ee5d0SMichal Meloun 576*ef2ee5d0SMichal Meloun 577*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 578*ef2ee5d0SMichal Meloun if (!(sc->flags & DCF_HAVE_MUX)) 579*ef2ee5d0SMichal Meloun return (ENXIO); 580*ef2ee5d0SMichal Meloun 581*ef2ee5d0SMichal Meloun sc->mux = idx; 582*ef2ee5d0SMichal Meloun DEVICE_LOCK(sc); 583*ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, ®); 584*ef2ee5d0SMichal Meloun reg &= ~(PERLCK_MUX_MASK << PERLCK_MUX_SHIFT); 585*ef2ee5d0SMichal Meloun if ((sc->flags & DCF_IS_MASK) == DCF_IS_AUDIO) { 586*ef2ee5d0SMichal Meloun reg &= ~PERLCK_AMUX_DIS; 587*ef2ee5d0SMichal Meloun reg &= ~(PERLCK_MUX_MASK << PERLCK_AMUX_SHIFT); 588*ef2ee5d0SMichal Meloun 589*ef2ee5d0SMichal Meloun if (idx <= 7) { 590*ef2ee5d0SMichal Meloun reg |= idx << PERLCK_MUX_SHIFT; 591*ef2ee5d0SMichal Meloun } else { 592*ef2ee5d0SMichal Meloun reg |= 7 << PERLCK_MUX_SHIFT; 593*ef2ee5d0SMichal Meloun reg |= (idx - 8) << PERLCK_AMUX_SHIFT; 594*ef2ee5d0SMichal Meloun } 595*ef2ee5d0SMichal Meloun } else { 596*ef2ee5d0SMichal Meloun reg |= idx << PERLCK_MUX_SHIFT; 597*ef2ee5d0SMichal Meloun } 598*ef2ee5d0SMichal Meloun WR4(sc, sc->base_reg, reg); 599*ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc); 600*ef2ee5d0SMichal Meloun 601*ef2ee5d0SMichal Meloun return(0); 602*ef2ee5d0SMichal Meloun } 603*ef2ee5d0SMichal Meloun 604*ef2ee5d0SMichal Meloun static int 605*ef2ee5d0SMichal Meloun periph_recalc(struct clknode *clk, uint64_t *freq) 606*ef2ee5d0SMichal Meloun { 607*ef2ee5d0SMichal Meloun struct periph_sc *sc; 608*ef2ee5d0SMichal Meloun uint32_t reg; 609*ef2ee5d0SMichal Meloun 610*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 611*ef2ee5d0SMichal Meloun 612*ef2ee5d0SMichal Meloun if (sc->flags & DCF_HAVE_DIV) { 613*ef2ee5d0SMichal Meloun DEVICE_LOCK(sc); 614*ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, ®); 615*ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc); 616*ef2ee5d0SMichal Meloun *freq = (*freq << sc->div_f_width) / sc->divider; 617*ef2ee5d0SMichal Meloun } 618*ef2ee5d0SMichal Meloun return (0); 619*ef2ee5d0SMichal Meloun } 620*ef2ee5d0SMichal Meloun 621*ef2ee5d0SMichal Meloun static int 622*ef2ee5d0SMichal Meloun periph_set_freq(struct clknode *clk, uint64_t fin, uint64_t *fout, 623*ef2ee5d0SMichal Meloun int flags, int *stop) 624*ef2ee5d0SMichal Meloun { 625*ef2ee5d0SMichal Meloun struct periph_sc *sc; 626*ef2ee5d0SMichal Meloun uint64_t tmp, divider; 627*ef2ee5d0SMichal Meloun 628*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 629*ef2ee5d0SMichal Meloun if (!(sc->flags & DCF_HAVE_DIV)) { 630*ef2ee5d0SMichal Meloun *stop = 0; 631*ef2ee5d0SMichal Meloun return (0); 632*ef2ee5d0SMichal Meloun } 633*ef2ee5d0SMichal Meloun 634*ef2ee5d0SMichal Meloun tmp = fin << sc->div_f_width; 635*ef2ee5d0SMichal Meloun divider = tmp / *fout; 636*ef2ee5d0SMichal Meloun if ((tmp % *fout) != 0) 637*ef2ee5d0SMichal Meloun divider++; 638*ef2ee5d0SMichal Meloun 639*ef2ee5d0SMichal Meloun if (divider < (1 << sc->div_f_width)) 640*ef2ee5d0SMichal Meloun divider = 1 << sc->div_f_width; 641*ef2ee5d0SMichal Meloun 642*ef2ee5d0SMichal Meloun if ((*stop != 0) && 643*ef2ee5d0SMichal Meloun ((flags & (CLK_SET_ROUND_UP | CLK_SET_ROUND_DOWN)) == 0) && 644*ef2ee5d0SMichal Meloun (*fout != (tmp / divider))) 645*ef2ee5d0SMichal Meloun return (ERANGE); 646*ef2ee5d0SMichal Meloun 647*ef2ee5d0SMichal Meloun if ((flags & CLK_SET_DRYRUN) == 0) { 648*ef2ee5d0SMichal Meloun DEVICE_LOCK(sc); 649*ef2ee5d0SMichal Meloun MD4(sc, sc->base_reg, sc->div_mask, 650*ef2ee5d0SMichal Meloun (divider - (1 << sc->div_f_width))); 651*ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc); 652*ef2ee5d0SMichal Meloun sc->divider = divider; 653*ef2ee5d0SMichal Meloun } 654*ef2ee5d0SMichal Meloun *fout = tmp / divider; 655*ef2ee5d0SMichal Meloun *stop = 1; 656*ef2ee5d0SMichal Meloun return (0); 657*ef2ee5d0SMichal Meloun } 658*ef2ee5d0SMichal Meloun 659*ef2ee5d0SMichal Meloun static int 660*ef2ee5d0SMichal Meloun periph_register(struct clkdom *clkdom, struct periph_def *clkdef) 661*ef2ee5d0SMichal Meloun { 662*ef2ee5d0SMichal Meloun struct clknode *clk; 663*ef2ee5d0SMichal Meloun struct periph_sc *sc; 664*ef2ee5d0SMichal Meloun 665*ef2ee5d0SMichal Meloun clk = clknode_create(clkdom, &tegra124_periph_class, &clkdef->clkdef); 666*ef2ee5d0SMichal Meloun if (clk == NULL) 667*ef2ee5d0SMichal Meloun return (1); 668*ef2ee5d0SMichal Meloun 669*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 670*ef2ee5d0SMichal Meloun sc->clkdev = clknode_get_device(clk); 671*ef2ee5d0SMichal Meloun sc->base_reg = clkdef->base_reg; 672*ef2ee5d0SMichal Meloun sc->div_width = clkdef->div_width; 673*ef2ee5d0SMichal Meloun sc->div_mask = (1 <<clkdef->div_width) - 1; 674*ef2ee5d0SMichal Meloun sc->div_f_width = clkdef->div_f_width; 675*ef2ee5d0SMichal Meloun sc->div_f_mask = (1 <<clkdef->div_f_width) - 1; 676*ef2ee5d0SMichal Meloun sc->flags = clkdef->flags; 677*ef2ee5d0SMichal Meloun 678*ef2ee5d0SMichal Meloun clknode_register(clkdom, clk); 679*ef2ee5d0SMichal Meloun return (0); 680*ef2ee5d0SMichal Meloun } 681*ef2ee5d0SMichal Meloun 682*ef2ee5d0SMichal Meloun /* -------------------------------------------------------------------------- */ 683*ef2ee5d0SMichal Meloun static int pgate_init(struct clknode *clk, device_t dev); 684*ef2ee5d0SMichal Meloun static int pgate_set_gate(struct clknode *clk, bool enable); 685*ef2ee5d0SMichal Meloun 686*ef2ee5d0SMichal Meloun struct pgate_sc { 687*ef2ee5d0SMichal Meloun device_t clkdev; 688*ef2ee5d0SMichal Meloun uint32_t idx; 689*ef2ee5d0SMichal Meloun uint32_t flags; 690*ef2ee5d0SMichal Meloun uint32_t enabled; 691*ef2ee5d0SMichal Meloun 692*ef2ee5d0SMichal Meloun }; 693*ef2ee5d0SMichal Meloun 694*ef2ee5d0SMichal Meloun static clknode_method_t pgate_methods[] = { 695*ef2ee5d0SMichal Meloun /* Device interface */ 696*ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_init, pgate_init), 697*ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_set_gate, pgate_set_gate), 698*ef2ee5d0SMichal Meloun CLKNODEMETHOD_END 699*ef2ee5d0SMichal Meloun }; 700*ef2ee5d0SMichal Meloun DEFINE_CLASS_1(tegra124_pgate, tegra124_pgate_class, pgate_methods, 701*ef2ee5d0SMichal Meloun sizeof(struct pgate_sc), clknode_class); 702*ef2ee5d0SMichal Meloun 703*ef2ee5d0SMichal Meloun static uint32_t 704*ef2ee5d0SMichal Meloun get_enable_reg(int idx) 705*ef2ee5d0SMichal Meloun { 706*ef2ee5d0SMichal Meloun KASSERT(idx / 32 < nitems(clk_enabale_reg), 707*ef2ee5d0SMichal Meloun ("Invalid clock index for enable: %d", idx)); 708*ef2ee5d0SMichal Meloun return (clk_enabale_reg[idx / 32]); 709*ef2ee5d0SMichal Meloun } 710*ef2ee5d0SMichal Meloun 711*ef2ee5d0SMichal Meloun static uint32_t 712*ef2ee5d0SMichal Meloun get_reset_reg(int idx) 713*ef2ee5d0SMichal Meloun { 714*ef2ee5d0SMichal Meloun KASSERT(idx / 32 < nitems(clk_reset_reg), 715*ef2ee5d0SMichal Meloun ("Invalid clock index for reset: %d", idx)); 716*ef2ee5d0SMichal Meloun return (clk_reset_reg[idx / 32]); 717*ef2ee5d0SMichal Meloun } 718*ef2ee5d0SMichal Meloun 719*ef2ee5d0SMichal Meloun static int 720*ef2ee5d0SMichal Meloun pgate_init(struct clknode *clk, device_t dev) 721*ef2ee5d0SMichal Meloun { 722*ef2ee5d0SMichal Meloun struct pgate_sc *sc; 723*ef2ee5d0SMichal Meloun uint32_t ena_reg, rst_reg, mask; 724*ef2ee5d0SMichal Meloun 725*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 726*ef2ee5d0SMichal Meloun mask = 1 << (sc->idx % 32); 727*ef2ee5d0SMichal Meloun 728*ef2ee5d0SMichal Meloun DEVICE_LOCK(sc); 729*ef2ee5d0SMichal Meloun RD4(sc, get_enable_reg(sc->idx), &ena_reg); 730*ef2ee5d0SMichal Meloun RD4(sc, get_reset_reg(sc->idx), &rst_reg); 731*ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc); 732*ef2ee5d0SMichal Meloun 733*ef2ee5d0SMichal Meloun sc->enabled = ena_reg & mask ? 1 : 0; 734*ef2ee5d0SMichal Meloun clknode_init_parent_idx(clk, 0); 735*ef2ee5d0SMichal Meloun 736*ef2ee5d0SMichal Meloun return(0); 737*ef2ee5d0SMichal Meloun } 738*ef2ee5d0SMichal Meloun 739*ef2ee5d0SMichal Meloun static int 740*ef2ee5d0SMichal Meloun pgate_set_gate(struct clknode *clk, bool enable) 741*ef2ee5d0SMichal Meloun { 742*ef2ee5d0SMichal Meloun struct pgate_sc *sc; 743*ef2ee5d0SMichal Meloun uint32_t reg, mask, base_reg; 744*ef2ee5d0SMichal Meloun 745*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 746*ef2ee5d0SMichal Meloun mask = 1 << (sc->idx % 32); 747*ef2ee5d0SMichal Meloun sc->enabled = enable; 748*ef2ee5d0SMichal Meloun base_reg = get_enable_reg(sc->idx); 749*ef2ee5d0SMichal Meloun 750*ef2ee5d0SMichal Meloun DEVICE_LOCK(sc); 751*ef2ee5d0SMichal Meloun MD4(sc, base_reg, mask, enable ? mask : 0); 752*ef2ee5d0SMichal Meloun RD4(sc, base_reg, ®); 753*ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc); 754*ef2ee5d0SMichal Meloun 755*ef2ee5d0SMichal Meloun DELAY(2); 756*ef2ee5d0SMichal Meloun return(0); 757*ef2ee5d0SMichal Meloun } 758*ef2ee5d0SMichal Meloun 759*ef2ee5d0SMichal Meloun int 760*ef2ee5d0SMichal Meloun tegra124_hwreset_by_idx(struct tegra124_car_softc *sc, intptr_t idx, bool reset) 761*ef2ee5d0SMichal Meloun { 762*ef2ee5d0SMichal Meloun uint32_t reg, mask, reset_reg; 763*ef2ee5d0SMichal Meloun 764*ef2ee5d0SMichal Meloun mask = 1 << (idx % 32); 765*ef2ee5d0SMichal Meloun reset_reg = get_reset_reg(idx); 766*ef2ee5d0SMichal Meloun 767*ef2ee5d0SMichal Meloun CLKDEV_DEVICE_LOCK(sc->dev); 768*ef2ee5d0SMichal Meloun CLKDEV_MODIFY_4(sc->dev, reset_reg, mask, reset ? mask : 0); 769*ef2ee5d0SMichal Meloun CLKDEV_READ_4(sc->dev, reset_reg, ®); 770*ef2ee5d0SMichal Meloun CLKDEV_DEVICE_UNLOCK(sc->dev); 771*ef2ee5d0SMichal Meloun 772*ef2ee5d0SMichal Meloun return(0); 773*ef2ee5d0SMichal Meloun } 774*ef2ee5d0SMichal Meloun 775*ef2ee5d0SMichal Meloun static int 776*ef2ee5d0SMichal Meloun pgate_register(struct clkdom *clkdom, struct pgate_def *clkdef) 777*ef2ee5d0SMichal Meloun { 778*ef2ee5d0SMichal Meloun struct clknode *clk; 779*ef2ee5d0SMichal Meloun struct pgate_sc *sc; 780*ef2ee5d0SMichal Meloun 781*ef2ee5d0SMichal Meloun clk = clknode_create(clkdom, &tegra124_pgate_class, &clkdef->clkdef); 782*ef2ee5d0SMichal Meloun if (clk == NULL) 783*ef2ee5d0SMichal Meloun return (1); 784*ef2ee5d0SMichal Meloun 785*ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk); 786*ef2ee5d0SMichal Meloun sc->clkdev = clknode_get_device(clk); 787*ef2ee5d0SMichal Meloun sc->idx = clkdef->idx; 788*ef2ee5d0SMichal Meloun sc->flags = clkdef->flags; 789*ef2ee5d0SMichal Meloun 790*ef2ee5d0SMichal Meloun clknode_register(clkdom, clk); 791*ef2ee5d0SMichal Meloun return (0); 792*ef2ee5d0SMichal Meloun } 793*ef2ee5d0SMichal Meloun 794*ef2ee5d0SMichal Meloun void 795*ef2ee5d0SMichal Meloun tegra124_periph_clock(struct tegra124_car_softc *sc) 796*ef2ee5d0SMichal Meloun { 797*ef2ee5d0SMichal Meloun int i, rv; 798*ef2ee5d0SMichal Meloun 799*ef2ee5d0SMichal Meloun for (i = 0; i < nitems(periph_def); i++) { 800*ef2ee5d0SMichal Meloun rv = periph_register(sc->clkdom, &periph_def[i]); 801*ef2ee5d0SMichal Meloun if (rv != 0) 802*ef2ee5d0SMichal Meloun panic("tegra124_periph_register failed"); 803*ef2ee5d0SMichal Meloun } 804*ef2ee5d0SMichal Meloun for (i = 0; i < nitems(pgate_def); i++) { 805*ef2ee5d0SMichal Meloun rv = pgate_register(sc->clkdom, &pgate_def[i]); 806*ef2ee5d0SMichal Meloun if (rv != 0) 807*ef2ee5d0SMichal Meloun panic("tegra124_pgate_register failed"); 808*ef2ee5d0SMichal Meloun } 809*ef2ee5d0SMichal Meloun 810*ef2ee5d0SMichal Meloun } 811