1 /*- 2 * Copyright (C) 2015 Daisuke Aoyama <aoyama@peach.ne.jp> 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27 * SUCH DAMAGE. 28 * 29 */ 30 31 #include <sys/cdefs.h> 32 #include <sys/param.h> 33 #include <sys/systm.h> 34 #include <sys/kernel.h> 35 #include <sys/bus.h> 36 #include <sys/smp.h> 37 38 #include <vm/vm.h> 39 #include <vm/pmap.h> 40 41 #include <machine/cpu.h> 42 #include <machine/smp.h> 43 #include <machine/bus.h> 44 #include <machine/fdt.h> 45 #include <machine/intr.h> 46 #include <machine/platformvar.h> 47 48 #include <arm/broadcom/bcm2835/bcm2836_mp.h> 49 50 #ifdef DEBUG 51 #define DPRINTF(fmt, ...) do { \ 52 printf("%s:%u: ", __func__, __LINE__); \ 53 printf(fmt, ##__VA_ARGS__); \ 54 } while (0) 55 #else 56 #define DPRINTF(fmt, ...) 57 #endif 58 59 #define ARM_LOCAL_BASE 0x40000000 60 #define ARM_LOCAL_SIZE 0x00001000 61 62 /* mailbox registers */ 63 #define MBOXINTRCTRL_CORE(n) (0x00000050 + (0x04 * (n))) 64 #define MBOX0SET_CORE(n) (0x00000080 + (0x10 * (n))) 65 #define MBOX1SET_CORE(n) (0x00000084 + (0x10 * (n))) 66 #define MBOX2SET_CORE(n) (0x00000088 + (0x10 * (n))) 67 #define MBOX3SET_CORE(n) (0x0000008C + (0x10 * (n))) 68 #define MBOX0CLR_CORE(n) (0x000000C0 + (0x10 * (n))) 69 #define MBOX1CLR_CORE(n) (0x000000C4 + (0x10 * (n))) 70 #define MBOX2CLR_CORE(n) (0x000000C8 + (0x10 * (n))) 71 #define MBOX3CLR_CORE(n) (0x000000CC + (0x10 * (n))) 72 73 static bus_space_handle_t bs_periph; 74 75 #define BSRD4(addr) \ 76 bus_space_read_4(fdtbus_bs_tag, bs_periph, (addr)) 77 #define BSWR4(addr, val) \ 78 bus_space_write_4(fdtbus_bs_tag, bs_periph, (addr), (val)) 79 80 void 81 bcm2836_mp_setmaxid(platform_t plat) 82 { 83 84 DPRINTF("platform_mp_setmaxid\n"); 85 if (mp_ncpus != 0) 86 return; 87 88 mp_ncpus = 4; 89 mp_maxid = mp_ncpus - 1; 90 DPRINTF("mp_maxid=%d\n", mp_maxid); 91 } 92 93 void 94 bcm2836_mp_start_ap(platform_t plat) 95 { 96 uint32_t val; 97 int i, retry; 98 99 DPRINTF("platform_mp_start_ap\n"); 100 101 /* initialize */ 102 if (bus_space_map(fdtbus_bs_tag, ARM_LOCAL_BASE, ARM_LOCAL_SIZE, 103 0, &bs_periph) != 0) 104 panic("can't map local peripheral\n"); 105 for (i = 0; i < mp_ncpus; i++) { 106 /* clear mailbox 0/3 */ 107 BSWR4(MBOX0CLR_CORE(i), 0xffffffff); 108 BSWR4(MBOX3CLR_CORE(i), 0xffffffff); 109 } 110 wmb(); 111 dcache_wbinv_poc_all(); 112 113 /* boot secondary CPUs */ 114 for (i = 1; i < mp_ncpus; i++) { 115 /* set entry point to mailbox 3 */ 116 BSWR4(MBOX3SET_CORE(i), 117 (uint32_t)pmap_kextract((vm_offset_t)mpentry)); 118 /* Firmware put cores in WFE state, need SEV to wake up. */ 119 dsb(); 120 sev(); 121 122 /* wait for bootup */ 123 retry = 1000; 124 do { 125 /* check entry point */ 126 val = BSRD4(MBOX3CLR_CORE(i)); 127 if (val == 0) 128 break; 129 DELAY(100); 130 retry--; 131 if (retry <= 0) { 132 printf("can't start for CPU%d\n", i); 133 break; 134 } 135 } while (1); 136 137 /* dsb and sev */ 138 dsb(); 139 sev(); 140 141 /* recode AP in CPU map */ 142 CPU_SET(i, &all_cpus); 143 } 144 } 145