| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn301/ |
| H A D | dcn301_resource.c | 1432 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn301_resource_construct() 1631 pool->base.mpcc_count = j; in dcn301_resource_construct() 1648 pool->base.mpc = dcn301_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn301_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/inc/ |
| H A D | core_types.h | 301 unsigned int mpcc_count; member
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn201/ |
| H A D | dcn201_resource.c | 1106 pool->base.mpcc_count = 5; in dcn201_resource_construct() 1267 pool->base.mpc = dcn201_mpc_create(ctx, pool->base.mpcc_count); in dcn201_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn303/ |
| H A D | dcn303_resource.c | 1163 pool->mpcc_count = pool->res_cap->num_timing_generator; in dcn303_resource_construct() 1362 pool->mpc = dcn303_mpc_create(ctx, pool->mpcc_count, pool->res_cap->num_mpc_3dlut); in dcn303_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn302/ |
| H A D | dcn302_resource.c | 1222 pool->mpcc_count = pool->res_cap->num_timing_generator; in dcn302_resource_construct() 1430 pool->mpc = dcn302_mpc_create(ctx, pool->mpcc_count, pool->res_cap->num_mpc_3dlut); in dcn302_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/hwss/dcn30/ |
| H A D | dcn30_hwseq.c | 182 for (i = 0; i < pool->mpcc_count; i++) { in dcn30_log_color_state() 441 ASSERT(wb_info->mpcc_inst < dc->res_pool->mpcc_count); in dcn30_set_writeback()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn316/ |
| H A D | dcn316_resource.c | 1747 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn316_resource_construct() 1952 pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn316_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn314/ |
| H A D | dcn314_resource.c | 1831 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn314_resource_construct() 2060 pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn314_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn315/ |
| H A D | dcn315_resource.c | 1872 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn315_resource_construct() 2085 pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn315_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn31/ |
| H A D | dcn31_resource.c | 1901 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn31_resource_construct() 2136 pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn31_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn36/ |
| H A D | dcn36_resource.c | 1830 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn36_resource_construct() 2085 pool->base.mpc = dcn35_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn36_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn35/ |
| H A D | dcn35_resource.c | 1851 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn35_resource_construct() 2106 pool->base.mpc = dcn35_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn35_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn351/ |
| H A D | dcn351_resource.c | 1824 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn351_resource_construct() 2078 pool->base.mpc = dcn35_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn351_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn30/ |
| H A D | dcn30_resource.c | 2299 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; in dcn30_resource_construct() 2528 pool->base.mpc = dcn30_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); in dcn30_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn20/ |
| H A D | dcn20_resource.c | 2412 pool->base.mpcc_count = 5; in dcn20_resource_construct() 2416 pool->base.mpcc_count = 6; in dcn20_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn10/ |
| H A D | dcn10_resource.c | 1634 pool->base.mpcc_count = j; in dcn10_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/hwss/dcn10/ |
| H A D | dcn10_hwseq.c | 539 for (i = 0; i < pool->mpcc_count; i++) { in dcn10_log_color_state() 562 for (i = 0; i < pool->mpcc_count; i++) { in dcn10_log_color_state() 597 for (i = 0; i < pool->mpcc_count; i++) { in dcn10_log_color_state()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn21/ |
| H A D | dcn21_resource.c | 1641 pool->base.mpcc_count = j; in dcn21_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn321/ |
| H A D | dcn321_resource.c | 1700 pool->base.mpcc_count = num_pipes; in dcn321_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn401/ |
| H A D | dcn401_resource.c | 1914 pool->base.mpcc_count = num_pipes; in dcn401_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/resource/dcn32/ |
| H A D | dcn32_resource.c | 2196 pool->base.mpcc_count = num_pipes; in dcn32_resource_construct()
|
| /linux/drivers/gpu/drm/amd/display/dc/hwss/dcn20/ |
| H A D | dcn20_hwseq.c | 169 for (i = 0; i < pool->mpcc_count; i++) { in dcn20_log_color_state()
|