Searched +full:kpss +full:- +full:gcc (Results  1 – 15 of 15) sorted by relevance
| /linux/Documentation/devicetree/bindings/clock/ | 
| H A D | qcom,kpss-gcc.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause3 ---
 4 $id: http://devicetree.org/schemas/clock/qcom,kpss-gcc.yaml#
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 7 title: Krait Processor Sub-system (KPSS) Global Clock Controller (GCC)
 10   - Christian Marangi <ansuelsmth@gmail.com>
 13   Krait Processor Sub-system (KPSS) Global Clock Controller (GCC). Used
 15   to the kpss-gcc registers.
 20       - enum:
 21           - qcom,kpss-gcc-ipq8064
 [all …]
 
 | 
| H A D | qcom,kpss-acc-v1.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause3 ---
 4 $id: http://devicetree.org/schemas/clock/qcom,kpss-acc-v1.yaml#
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 7 title: Krait Processor Sub-system (KPSS) Application Clock Controller (ACC) v1
 10   - Christian Marangi <ansuelsmth@gmail.com>
 13   The KPSS ACC provides clock, power domain, and reset control to a Krait CPU.
 14   There is one ACC register region per CPU within the KPSS remapped region as
 17   clock-controller for enabling the cpu and handling the aux clocks.
 21     const: qcom,kpss-acc-v1
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/mailbox/ | 
| H A D | qcom,apcs-kpss-global.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)3 ---
 4 $id: http://devicetree.org/schemas/mailbox/qcom,apcs-kpss-global.yaml#
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 14   - Jassi Brar <jassisinghbrar@gmail.com>
 19       - items:
 20           - enum:
 21               - qcom,ipq5018-apcs-apps-global
 22               - qcom,ipq5332-apcs-apps-global
 23               - qcom,ipq5424-apcs-apps-global
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/qcom/ | 
| H A D | qcom-apq8084.dtsi | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/interrupt-controller/arm-gic.h>
 5 #include <dt-bindings/clock/qcom,gcc-apq8084.h>
 6 #include <dt-bindings/gpio/gpio.h>
 9 	#address-cells = <1>;
 10 	#size-cells = <1>;
 13 	interrupt-parent = <&intc>;
 15 	reserved-memory {
 16 		#address-cells = <1>;
 [all …]
 
 | 
| H A D | qcom-msm8974.dtsi | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/interconnect/qcom,msm8974.h>
 5 #include <dt-bindings/interrupt-controller/arm-gic.h>
 6 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
 7 #include <dt-bindings/clock/qcom,gcc-msm8974.h>
 8 #include <dt-bindings/clock/qcom,mmcc-msm8974.h>
 9 #include <dt-bindings/clock/qcom,rpmcc.h>
 10 #include <dt-bindings/reset/qcom,gcc-msm8974.h>
 11 #include <dt-bindings/gpio/gpio.h>
 [all …]
 
 | 
| H A D | qcom-msm8226.dtsi | 1 // SPDX-License-Identifier: BSD-3-Clause6 /dts-v1/;
 8 #include <dt-bindings/interrupt-controller/arm-gic.h>
 9 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
 10 #include <dt-bindings/clock/qcom,gcc-msm8974.h>
 11 #include <dt-bindings/clock/qcom,mmcc-msm8974.h>
 12 #include <dt-bindings/clock/qcom,rpmcc.h>
 13 #include <dt-bindings/gpio/gpio.h>
 14 #include <dt-bindings/power/qcom-rpmpd.h>
 15 #include <dt-bindings/reset/qcom,gcc-msm8974.h>
 [all …]
 
 | 
| H A D | qcom-sdx65.dtsi | 1 // SPDX-License-Identifier: BSD-3-Clause9 #include <dt-bindings/clock/qcom,gcc-sdx65.h>
 10 #include <dt-bindings/clock/qcom,rpmh.h>
 11 #include <dt-bindings/gpio/gpio.h>
 12 #include <dt-bindings/interrupt-controller/arm-gic.h>
 13 #include <dt-bindings/power/qcom-rpmpd.h>
 14 #include <dt-bindings/soc/qcom,rpmh-rsc.h>
 15 #include <dt-bindings/interconnect/qcom,sdx65.h>
 18 	#address-cells = <1>;
 19 	#size-cells = <1>;
 [all …]
 
 | 
| /linux/arch/arm/mach-qcom/ | 
| H A D | platsmp.c | 1 // SPDX-License-Identifier: GPL-2.0-only59 	node = of_find_compatible_node(NULL, NULL, "qcom,gcc-msm8660");  in scss_release_secondary()
 62 		return -ENXIO;  in scss_release_secondary()
 68 		return -ENOMEM;  in scss_release_secondary()
 88 		return -ENODEV;  in cortex_a7_release_secondary()
 92 		ret = -ENODEV;  in cortex_a7_release_secondary()
 98 		ret = -ENOMEM;  in cortex_a7_release_secondary()
 144 		return -ENODEV;  in kpssv1_release_secondary()
 148 		ret = -ENODEV;  in kpssv1_release_secondary()
 154 		ret = -ENODEV;  in kpssv1_release_secondary()
 [all …]
 
 | 
| /linux/drivers/clk/qcom/ | 
| H A D | Makefile | 1 # SPDX-License-Identifier: GPL-2.02 obj-$(CONFIG_COMMON_CLK_QCOM) += clk-qcom.o
 4 clk-qcom-y += common.o
 5 clk-qcom-y += clk-regmap.o
 6 clk-qcom-y += clk-alpha-pll.o
 7 clk-qcom-y += clk-pll.o
 8 clk-qcom-y += clk-rcg.o
 9 clk-qcom-y += clk-rcg2.o
 10 clk-qcom-y += clk-branch.o
 11 clk-qcom-y += clk-regmap-divider.o
 [all …]
 
 | 
| H A D | Kconfig | 1 # SPDX-License-Identifier: GPL-2.0-only242 	  CMN PLL consumes the AHB/SYS clocks from GCC and supplies
 243 	  the output clocks to the networking hardware and GCC blocks.
 1411 	  Say Y if you want to toggle LPASS-adjacent resets within
 1529 	tristate "High-Frequency PLL (HFPLL) Clock Controller"
 1531 	  Support for the high-frequency PLLs present on Qualcomm devices.
 1536 	tristate "KPSS Clock Controller"
 1538 	  Support for the Krait ACC and GCC clock controllers. Say Y
 
 | 
| /linux/arch/arm64/boot/dts/qcom/ | 
| H A D | msm8976.dtsi | 1 // SPDX-License-Identifier: BSD-3-Clause3  * Copyright (c) 2016-2022, AngeloGioacchino Del Regno
 9 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
 10 #include <dt-bindings/clock/qcom,gcc-msm8976.h>
 11 #include <dt-bindings/clock/qcom,rpmcc.h>
 12 #include <dt-bindings/gpio/gpio.h>
 13 #include <dt-bindings/interrupt-controller/arm-gic.h>
 14 #include <dt-bindings/interrupt-controller/irq.h>
 15 #include <dt-bindings/power/qcom-rpmpd.h>
 18 	interrupt-parent = <&intc>;
 [all …]
 
 | 
| H A D | msm8917.dtsi | 1 // SPDX-License-Identifier: GPL-2.0-only3 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
 4 #include <dt-bindings/clock/qcom,gcc-msm8917.h>
 5 #include <dt-bindings/clock/qcom,rpmcc.h>
 6 #include <dt-bindings/interrupt-controller/arm-gic.h>
 7 #include <dt-bindings/power/qcom-rpmpd.h>
 8 #include <dt-bindings/thermal/thermal.h>
 11 	interrupt-parent = <&intc>;
 13 	#address-cells = <2>;
 14 	#size-cells = <2>;
 [all …]
 
 | 
| H A D | sm6125.dtsi | 1 // SPDX-License-Identifier: BSD-3-Clause6 #include <dt-bindings/clock/qcom,dispcc-sm6125.h>
 7 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
 8 #include <dt-bindings/clock/qcom,gcc-sm6125.h>
 9 #include <dt-bindings/clock/qcom,rpmcc.h>
 10 #include <dt-bindings/dma/qcom-gpi.h>
 11 #include <dt-bindings/gpio/gpio.h>
 12 #include <dt-bindings/interrupt-controller/arm-gic.h>
 13 #include <dt-bindings/power/qcom-rpmpd.h>
 16 	interrupt-parent = <&intc>;
 [all …]
 
 | 
| H A D | sm6115.dtsi | 1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)6 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
 7 #include <dt-bindings/clock/qcom,gcc-sm6115.h>
 8 #include <dt-bindings/clock/qcom,sm6115-dispcc.h>
 9 #include <dt-bindings/clock/qcom,sm6115-gpucc.h>
 10 #include <dt-bindings/clock/qcom,rpmcc.h>
 11 #include <dt-bindings/dma/qcom-gpi.h>
 12 #include <dt-bindings/firmware/qcom,scm.h>
 13 #include <dt-bindings/gpio/gpio.h>
 14 #include <dt-bindings/interconnect/qcom,rpm-icc.h>
 [all …]
 
 | 
| H A D | sdm630.dtsi | 1 // SPDX-License-Identifier: BSD-3-Clause7 #include <dt-bindings/clock/qcom,dsi-phy-28nm.h>
 8 #include <dt-bindings/clock/qcom,gcc-sdm660.h>
 9 #include <dt-bindings/clock/qcom,gpucc-sdm660.h>
 10 #include <dt-bindings/clock/qcom,mmcc-sdm660.h>
 11 #include <dt-bindings/clock/qcom,rpmcc.h>
 12 #include <dt-bindings/firmware/qcom,scm.h>
 13 #include <dt-bindings/interconnect/qcom,sdm660.h>
 14 #include <dt-bindings/power/qcom-rpmpd.h>
 15 #include <dt-bindings/gpio/gpio.h>
 [all …]
 
 |