| /linux/arch/arm64/boot/dts/freescale/ | 
| H A D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2                        0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL                                       0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3                        0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA                                       0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0                                      0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT             0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K                             0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1                          0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1                                      0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT                                       0x02C 0x294 0x000 0x1 0x0 [all …] 
 | 
| H A D | imx8mp-pinfunc.h | 10 #define MX8MP_DSE_X1		0x0 11 #define MX8MP_DSE_X2		0x4 12 #define MX8MP_DSE_X4		0x2 13 #define MX8MP_DSE_X6		0x6 16 #define MX8MP_FSEL_FAST		0x10 17 #define MX8MP_FSEL_SLOW		0x0 20 #define MX8MP_ODE_ENABLE	0x20 21 #define MX8MP_ODE_DISABLE	0x0 23 #define MX8MP_PULL_DOWN		0x0 24 #define MX8MP_PULL_UP		0x40 [all …] 
 | 
| H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0                                   0x028 0x290 0x000 0x0 0… 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT          0x028 0x290 0x4C0 0x1 0… 16 #define MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K                          0x028 0x290 0x000 0x5 0… 17 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1                       0x028 0x290 0x000 0x6 0… 18 #define MX8MM_IOMUXC_GPIO1_IO00_SJC_FAIL                                    0x028 0x290 0x000 0x7 0… 19 #define MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1                                   0x02C 0x294 0x000 0x0 0… 20 #define MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT                                    0x02C 0x294 0x000 0x1 0… 21 #define MX8MM_IOMUXC_GPIO1_IO01_ANAMIX_REF_CLK_24M                          0x02C 0x294 0x4BC 0x5 0… 22 #define MX8MM_IOMUXC_GPIO1_IO01_CCMSRCGPCMIX_EXT_CLK2                       0x02C 0x294 0x000 0x6 0… 23 #define MX8MM_IOMUXC_GPIO1_IO01_SJC_ACTIVE                                  0x02C 0x294 0x000 0x7 0… [all …] 
 | 
| H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ               0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ                        0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF                                    0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B                                    0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B                        0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0                                   0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT          0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K                          0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1                       0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL                                    0x028 0x290 0x000 0x7 0… [all …] 
 | 
| /linux/Documentation/devicetree/bindings/i2c/ | 
| H A D | realtek,rtl9301-i2c.yaml | 46     const: 0 52     enum: [ 0, 1 ] 55   '^i2c@[0-9ab]$': 96       reg = <0x36c 0x14>; 98       #size-cells = <0>; 103         #size-cells = <0>;
  | 
| /linux/arch/arm/boot/dts/nxp/imx/ | 
| H A D | imxrt1170-pinfunc.h | 10 #define IMX_PAD_SION		0x40000000 17 #define IOMUXC_GPIO_LPSR_00_FLEXCAN3_TX				0x000 0x040 0x0 0x0 0x0 18 #define IOMUXC_GPIO_LPSR_00_MIC_CLK				0x000 0x040 0x0 0x1 0x0 19 #define IOMUXC_GPIO_LPSR_00_MQS_RIGHT				0x000 0x040 0x0 0x2 0x0 20 #define IOMUXC_GPIO_LPSR_00_ARM_CM4_EVENTO			0x000 0x040 0x0 0x3 0x0 21 #define IOMUXC_GPIO_LPSR_00_GPIO_MUX6_IO00			0x000 0x040 0x0 0x5 0x0 22 #define IOMUXC_GPIO_LPSR_00_LPUART12_TXD			0x000 0x040 0x0B0 0x6 0x0 23 #define IOMUXC_GPIO_LPSR_00_SAI4_MCLK				0x000 0x040 0x0C8 0x7 0x0 24 #define IOMUXC_GPIO_LPSR_00_GPIO12_IO00				0x000 0x040 0x0 0xA 0x0 26 #define IOMUXC_GPIO_LPSR_01_FLEXCAN3_RX				0x004 0x044 0x080 0x0 0x0 [all …] 
 | 
| H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION	0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00				0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A			0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK				0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2				0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00				0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00				0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01				0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B			0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0				0x018 0x208 0x4FC 0x2 0x1 [all …] 
 | 
| H A D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT          0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT               0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY             0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC                0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB      0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06             0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK          0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC                0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA                0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA           0x050 0x2a8 0x000 0x2 0x0 [all …] 
 | 
| H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS			0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD			0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16			0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0			0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA			0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS			0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0			0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD			0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17			0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1			0x060 0x3f4 0x000 0x1 0x0 [all …] 
 | 
| H A D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5				0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5				0x020 0x348 0x000 0x1 0x0 15 #define MX53_PAD_GPIO_19__CCM_CLKO				0x020 0x348 0x000 0x2 0x0 16 #define MX53_PAD_GPIO_19__SPDIF_OUT1				0x020 0x348 0x000 0x3 0x0 17 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2			0x020 0x348 0x000 0x4 0x0 18 #define MX53_PAD_GPIO_19__ECSPI1_RDY				0x020 0x348 0x000 0x5 0x0 19 #define MX53_PAD_GPIO_19__FEC_TDATA_3				0x020 0x348 0x000 0x6 0x0 20 #define MX53_PAD_GPIO_19__SRC_INT_BOOT				0x020 0x348 0x000 0x7 0x0 21 #define MX53_PAD_KEY_COL0__KPP_COL_0				0x024 0x34c 0x000 0x0 0x0 22 #define MX53_PAD_KEY_COL0__GPIO4_6				0x024 0x34c 0x000 0x1 0x0 [all …] 
 | 
| H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10     0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC             0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO          0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA        0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA        0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28           0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07          0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11     0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS            0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0           0x050 0x364 0x800 0x2 0x0 [all …] 
 | 
| H A D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10			0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0			0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13			0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1			0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS			0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14			0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0			0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1			0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL			0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15			0x014 0x234 0x000 0x00 0x000 [all …] 
 | 
| H A D | imx6q-pinfunc.h | 13 #define MX6QDL_PAD_SD2_DAT1__SD2_DATA1              0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_SD2_DAT1__ECSPI5_SS0             0x04c 0x360 0x834 0x1 0x0 15 #define MX6QDL_PAD_SD2_DAT1__EIM_CS2_B              0x04c 0x360 0x000 0x2 0x0 16 #define MX6QDL_PAD_SD2_DAT1__AUD4_TXFS              0x04c 0x360 0x7c8 0x3 0x0 17 #define MX6QDL_PAD_SD2_DAT1__KEY_COL7               0x04c 0x360 0x8f0 0x4 0x0 18 #define MX6QDL_PAD_SD2_DAT1__GPIO1_IO14             0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_SD2_DAT2__SD2_DATA2              0x050 0x364 0x000 0x0 0x0 20 #define MX6QDL_PAD_SD2_DAT2__ECSPI5_SS1             0x050 0x364 0x838 0x1 0x0 21 #define MX6QDL_PAD_SD2_DAT2__EIM_CS3_B              0x050 0x364 0x000 0x2 0x0 22 #define MX6QDL_PAD_SD2_DAT2__AUD4_TXD               0x050 0x364 0x7b8 0x3 0x0 [all …] 
 | 
| /linux/drivers/net/wireless/intersil/p54/ | 
| H A D | p54usb.h | 19 #define NET2280_BASE		0x10000000 20 #define NET2280_BASE2		0x20000000 30 #define NET2280_CLK_STOP	(0 << LOCAL_CLOCK_FREQUENCY) 44 #define NET2280_DEVINIT		0x00 45 #define NET2280_USBIRQENB1	0x24 46 #define NET2280_IRQSTAT1	0x2c 47 #define NET2280_FIFOCTL         0x38 48 #define NET2280_GPIOCTL		0x50 49 #define NET2280_RELNUM		0x88 50 #define NET2280_EPA_RSP		0x324 [all …] 
 | 
| /linux/Documentation/devicetree/bindings/net/ | 
| H A D | realtek,rtl9301-switch.yaml | 51   'reboot@[0-9a-f]+$': 54   'i2c@[0-9a-f]+$': 57   'mdio-controller@[0-9a-f]+$': 72       reg = <0x1b000000 0x10000>; 81         reg = <0x0c 0x4>; 82         value = <0x01>; 87         reg = <0x36c 0x14>; 89         #size-cells = <0>; 91         i2c@0 { 92           reg = <0>; [all …] 
 | 
| /linux/drivers/net/ethernet/aquantia/atlantic/hw_atl/ | 
| H A D | hw_atl_utils_fw2x.c | 21 #define HW_ATL_FW2X_MPI_LED_ADDR         0x31c 22 #define HW_ATL_FW2X_MPI_RPC_ADDR         0x334 24 #define HW_ATL_FW2X_MPI_MBOX_ADDR        0x360 25 #define HW_ATL_FW2X_MPI_EFUSE_ADDR       0x364 26 #define HW_ATL_FW2X_MPI_CONTROL_ADDR     0x368 27 #define HW_ATL_FW2X_MPI_CONTROL2_ADDR    0x36C 28 #define HW_ATL_FW2X_MPI_STATE_ADDR       0x370 29 #define HW_ATL_FW2X_MPI_STATE2_ADDR      0x374 31 #define HW_ATL_FW3X_EXT_CONTROL_ADDR     0x378 32 #define HW_ATL_FW3X_EXT_STATE_ADDR       0x37c [all …] 
 | 
| H A D | hw_atl_utils.h | 15 #define HW_ATL_FLUSH() { (void)aq_hw_read_reg(self, 0x10); } 266 #define HW_AQ_FW_REQUEST_PTP_GPIO_CTRL	         0x11 267 #define HW_AQ_FW_REQUEST_PTP_ADJ_FREQ	         0x12 268 #define HW_AQ_FW_REQUEST_PTP_ADJ_CLOCK	         0x13 323 	macsec_cfg_msg = 0, 412 	MPI_DEINIT = 0, 418 #define HAL_ATLANTIC_RATE_10G        BIT(0) 426 #define HAL_ATLANTIC_UTILS_FW_MSG_WOL_ADD       0x4U 427 #define HAL_ATLANTIC_UTILS_FW_MSG_WOL_PRIOR     0x10000000U 428 #define HAL_ATLANTIC_UTILS_FW_MSG_WOL_PATTERN   0x1U [all …] 
 | 
| /linux/arch/mips/boot/dts/realtek/ | 
| H A D | rtl930x.dtsi | 16 		#address-cells = <0>; 23 		#size-cells = <0>; 25 		cpu@0 { 28 			reg = <0>; 35 		#clock-cells = <0>; 41 		#clock-cells = <0>; 47 		reg = <0x1b000000 0x10000>; 57 			reg = <0x0c 0x4>; 58 			value = <0x01>; 63 			reg = <0x36c 0x14>; [all …] 
 | 
| /linux/drivers/phy/qualcomm/ | 
| H A D | phy-qcom-qmp-qserdes-txrx-v5_5nm.h | 10 #define QSERDES_V5_5NM_TX_BIST_MODE_LANENO			0x00 11 #define QSERDES_V5_5NM_TX_BIST_INVERT				0x04 12 #define QSERDES_V5_5NM_TX_CLKBUF_ENABLE				0x08 13 #define QSERDES_V5_5NM_TX_TX_EMP_POST1_LVL			0x0c 14 #define QSERDES_V5_5NM_TX_TX_IDLE_LVL_LARGE_AMP			0x10 15 #define QSERDES_V5_5NM_TX_TX_DRV_LVL				0x14 16 #define QSERDES_V5_5NM_TX_TX_DRV_LVL_OFFSET			0x18 17 #define QSERDES_V5_5NM_TX_RESET_TSYNC_EN			0x1c 18 #define QSERDES_V5_5NM_TX_PRE_STALL_LDO_BOOST_EN		0x20 19 #define QSERDES_V5_5NM_TX_LPB_EN				0x24 [all …] 
 | 
| /linux/arch/arm/boot/dts/nxp/vf/ | 
| H A D | vf610-pinfunc.h | 14 #define ALT0	0x0 15 #define ALT1	0x1 16 #define ALT2	0x2 17 #define ALT3	0x3 18 #define ALT4	0x4 19 #define ALT5	0x5 20 #define ALT6	0x6 21 #define ALT7	0x7 24 #define VF610_PAD_PTA6__GPIO_0			0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT		0x000 0x000 ALT1 0x0 [all …] 
 | 
| /linux/drivers/dma/ | 
| H A D | ste_dma40_ll.h | 10 #define D40_DREG_PCBASE		0x400 35 #define D40_SREG_CFG_PHY_EVTL_POS	 0 40 #define D40_SREG_ELEM_PHY_EIDX_POS	 0 42 #define D40_SREG_ELEM_PHY_ECNT_MASK	(0xFFFF << D40_SREG_ELEM_PHY_ECNT_POS) 45 #define D40_SREG_LNK_PHY_TCP_POS	0 52 #define D40_SREG_LNK_PHYS_LNK_MASK	0xFFFFFFF8UL 60 #define D40_SREG_ELEM_LOG_TCP_POS	 0 62 #define D40_SREG_ELEM_LOG_LIDX_MASK	(0xFF << D40_SREG_ELEM_LOG_LIDX_POS) 66 #define D40_EVENTLINE_MASK(i)		(0x3 << D40_EVENTLINE_POS(i)) 72 #define D40_MEM_LCSP0_SPTR_POS		 0 [all …] 
 | 
| /linux/drivers/media/pci/bt8xx/ | 
| H A D | bt848.h | 13 #define PCI_VENDOR_ID_BROOKTREE 0x109e 16 #define PCI_DEVICE_ID_BT848     0x350 19 #define PCI_DEVICE_ID_BT849     0x351 22 #define PCI_DEVICE_ID_FUSION879	0x36c 26 #define PCI_DEVICE_ID_BT878     0x36e 29 #define PCI_DEVICE_ID_BT879     0x36f 34 #define BT848_DSTATUS          0x000 42 #define BT848_DSTATUS_COF      (1<<0) 44 #define BT848_IFORM            0x004 62 #define BT848_IFORM_AUTO       0 [all …] 
 | 
| /linux/include/linux/mfd/mt6331/ | 
| H A D | registers.h | 10 #define MT6331_STRUP_CON0		0x0 11 #define MT6331_STRUP_CON2		0x2 12 #define MT6331_STRUP_CON3		0x4 13 #define MT6331_STRUP_CON4		0x6 14 #define MT6331_STRUP_CON5		0x8 15 #define MT6331_STRUP_CON6		0xA 16 #define MT6331_STRUP_CON7		0xC 17 #define MT6331_STRUP_CON8		0xE 18 #define MT6331_STRUP_CON9		0x10 19 #define MT6331_STRUP_CON10		0x12 [all …] 
 | 
| /linux/drivers/clk/stm32/ | 
| H A D | stm32mp21_rcc.h | 10 #define RCC_SECCFGR0				0x0 11 #define RCC_SECCFGR1				0x4 12 #define RCC_SECCFGR2				0x8 13 #define RCC_SECCFGR3				0xC 14 #define RCC_PRIVCFGR0				0x10 15 #define RCC_PRIVCFGR1				0x14 16 #define RCC_PRIVCFGR2				0x18 17 #define RCC_PRIVCFGR3				0x1C 18 #define RCC_RCFGLOCKR0				0x20 19 #define RCC_RCFGLOCKR1				0x24 [all …] 
 | 
| H A D | stm32mp25_rcc.h | 10 #define RCC_SECCFGR0				0x0 11 #define RCC_SECCFGR1				0x4 12 #define RCC_SECCFGR2				0x8 13 #define RCC_SECCFGR3				0xC 14 #define RCC_PRIVCFGR0				0x10 15 #define RCC_PRIVCFGR1				0x14 16 #define RCC_PRIVCFGR2				0x18 17 #define RCC_PRIVCFGR3				0x1C 18 #define RCC_RCFGLOCKR0				0x20 19 #define RCC_RCFGLOCKR1				0x24 [all …] 
 |