/freebsd/sys/contrib/device-tree/src/arm/aspeed/ |
H A D | ibm-power9-dual.dtsi | 5 cfam@0,0 { 6 reg = <0 0>; 9 chip-id = <0>; 13 reg = <0x1000 0x400>; 18 reg = <0x1800 0x400>; 20 #size-cells = <0>; 22 cfam0_i2c0: i2c-bus@0 { 23 reg = <0>; 85 reg = <0x2400 0x400>; 87 #size-cells = <0>; [all …]
|
H A D | ibm-power10-dual.dtsi | 8 #size-cells = <0>; 10 cfam-reset-gpios = <&gpio0 ASPEED_GPIO(Q, 0) GPIO_ACTIVE_HIGH>; 12 cfam@0,0 { 13 reg = <0 0>; 16 chip-id = <0>; 20 reg = <0x1000 0x400>; 25 reg = <0x1800 0x400>; 27 #size-cells = <0>; 29 cfam0_i2c0: i2c-bus@0 { 31 #size-cells = <0>; [all …]
|
H A D | ibm-power11-quad.dtsi | 126 #size-cells = <0>; 129 cfam-reset-gpios = <&gpio0 ASPEED_GPIO(Q, 0) GPIO_ACTIVE_HIGH>; 131 cfam@0,0 { 132 reg = <0 0>; 135 chip-id = <0>; 139 reg = <0x1000 0x400>; 144 reg = <0x1800 0x400>; 146 #size-cells = <0>; 148 cfam0_i2c0: i2c-bus@0 { 149 reg = <0>; /* OMI01 */ [all …]
|
H A D | aspeed-bmc-opp-tacoma.dts | 21 reg = <0x80000000 0x40000000>; 31 reg = <0xb8000000 0x4000000>; /* 64M */ 36 reg = <0xbc000000 0x180000>; /* 16 * (3 * 0x8000) */ 37 record-size = <0x8000>; 38 console-size = <0x8000>; 39 pmsg-size = <0x8000>; 46 reg = <0xbf000000 0x01000000>; /* 16M */ 97 io-channels = <&dps 0>; 142 flash@0 { 161 pinctrl-0 = <&pinctrl_spi1_default>; [all …]
|
H A D | aspeed-bmc-opp-palmetto.dts | 17 reg = <0x40000000 0x20000000>; 27 reg = <0x5f000000 0x01000000>; /* 16M */ 31 reg = <0x5ee00000 0x00200000>; 37 reg = <0x5C000000 0x02000000>; /* 32MB */ 60 #size-cells = <0>; 69 enable-gpios = <&gpio ASPEED_GPIO(D, 0) GPIO_ACTIVE_HIGH>; 86 flash@0 { 98 pinctrl-0 = <&pinctrl_spi1debug_default>; 100 flash@0 { 110 pinctrl-0 = <&pinctrl_flbusy_default &pinctrl_flwp_default [all …]
|
H A D | aspeed-bmc-ibm-fuji.dts | 175 reg = <0x80000000 0x40000000>; 184 reg = <0xb3d00000 0x100000>; 190 reg = <0xb3e00000 0x200000>; /* 16 * (4 * 0x8000) */ 191 record-size = <0x8000>; 192 console-size = <0x8000>; 193 ftrace-size = <0x8000>; 194 pmsg-size = <0x8000>; 200 reg = <0xb4000000 0x04000000>; /* 64M */ 207 reg = <0xbf000000 0x01000000>; /* 16M */ 246 gpios = <&gpio0 ASPEED_GPIO(H, 0) GPIO_ACTIVE_LOW>; [all …]
|
/freebsd/share/i18n/csmapper/CNS/ |
H A D | UCS@BMP%CNS11643-6.src | 5 SRC_ZONE 0x3400 - 0x9775 7 DST_INVALID 0xFFFF 13 # Unicode version: 5.0.0 47 0x3400 = 0x222C 48 0x3404 = 0x2130 49 0x3405 = 0x2123 50 0x3438 = 0x234E 51 0x3445 = 0x2571 52 0x3458 = 0x2E5A 53 0x3467 = 0x3538 [all …]
|
H A D | CNS11643-6%UCS@BMP.src | 5 SRC_ZONE 0x21-0x7E / 0x21-0x7E / 8 7 DST_INVALID 0xFFFE 13 # Unicode version: 5.0.0 47 0x2123 = 0x3405 48 0x2130 = 0x3404 49 0x213B = 0x353F 50 0x216E = 0x382A 51 0x2179 = 0x38A7 52 0x217E = 0x38FA 53 0x222C = 0x3400 [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/fsi/ |
H A D | ibm,p9-fsi-controller.yaml | 35 reg = <0x3400 0x400>; 37 #size-cells = <0>; 39 cfam@0,0 { 40 reg = <0 0>; 43 chip-id = <0>;
|
/freebsd/sys/contrib/device-tree/src/arm64/st/ |
H A D | stm32mp253.dtsi | 28 #power-domain-cells = <0>; 48 reg = <0x482d0000 0x4000>; 70 st,syscon = <&syscfg 0x3400>; 89 snps,blen = <0 0 0 0 16 8 4>; 90 snps,rd_osr_lmt = <0x7>; 91 snps,wr_osr_lmt = <0x7>;
|
/freebsd/sys/contrib/device-tree/include/dt-bindings/pinctrl/ |
H A D | dra.h | 13 #define MUX_MODE0 0x0 14 #define MUX_MODE1 0x1 15 #define MUX_MODE2 0x2 16 #define MUX_MODE3 0x3 17 #define MUX_MODE4 0x4 18 #define MUX_MODE5 0x5 19 #define MUX_MODE6 0x6 20 #define MUX_MODE7 0x7 21 #define MUX_MODE8 0x8 22 #define MUX_MODE9 0x9 [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/qcom/ |
H A D | pmk8350.dtsi | 13 #define PMK8350_SID 0 21 mode-recovery = <0x01>; 22 mode-bootloader = <0x02>; 31 #size-cells = <0>; 35 reg = <0x1300>, <0x800>; 40 interrupts = <PMK8350_SID 0x13 0x7 IRQ_TYPE_EDGE_BOTH>; 47 interrupts = <PMK8350_SID 0x13 0x [all...] |
H A D | pm8998.dtsi | 34 pm8998_lsid0: pmic@0 { 36 reg = <0x0 SPMI_USID>; 38 #size-cells = <0>; 43 reg = <0x800>; 44 mode-bootloader = <0x2>; 45 mode-recovery = <0x1>; 49 interrupts = <0x0 0x8 0 IRQ_TYPE_EDGE_BOTH>; 57 interrupts = <0x0 0x8 1 IRQ_TYPE_EDGE_BOTH>; 66 reg = <0x2400>; 67 interrupts = <0x0 0x24 0x0 IRQ_TYPE_EDGE_RISING>; [all …]
|
H A D | sc8280xp-pmics.dtsi | 23 hysteresis = <0>; 29 hysteresis = <0>; 43 hysteresis = <0>; 49 hysteresis = <0>; 58 pmk8280: pmic@0 { 60 reg = <0x0 SPMI_USID>; 62 #size-cells = <0>; 66 reg = <0x1300>, <0x800>; 71 interrupts-extended = <&spmi_bus 0x0 0x13 0x7 IRQ_TYPE_EDGE_BOTH>; 78 interrupts-extended = <&spmi_bus 0x0 0x13 0x6 IRQ_TYPE_EDGE_BOTH>; [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/phy/ |
H A D | qcom,msm8996-qmp-pcie-phy.yaml | 57 "^phy@[0-9a-f]+$": 92 const: 0 98 const: 0 130 reg = <0x34000 0x488>; 133 ranges = <0x0 0x34000 0x4000>; 149 reg = <0x1000 0x130>, 150 <0x1200 0x200>, 151 <0x1400 0x1dc>; 156 #clock-cells = <0>; 159 #phy-cells = <0>; [all …]
|
H A D | phy-mtk-xsphy.txt | 59 u2 port0 0x0000 MISC 60 0x0100 FMREG 61 0x0300 U2PHY_COM 62 u2 port1 0x1000 MISC 63 0x1100 FMREG 64 0x1300 U2PHY_COM 65 u2 port2 0x2000 MISC 67 u31 common 0x3000 DIG_GLB 68 0x3100 PHYA_GLB 69 u31 port0 0x3400 DIG_LN_TOP [all …]
|
H A D | mediatek,xsphy.yaml | 20 u2 port0 0x0000 MISC 21 0x0100 FMREG 22 0x0300 U2PHY_COM 23 u2 port1 0x1000 MISC 24 0x1100 FMREG 25 0x1300 U2PHY_COM 26 u2 port2 0x2000 MISC 28 u31 common 0x3000 DIG_GLB 29 0x3100 PHYA_GLB 30 u31 port0 0x3400 DIG_LN_TOP [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/thermal/ |
H A D | qcom-spmi-adc-tm-hc.yaml | 30 const: 0 54 "^([-a-z0-9]*)@[0-7]$": 62 minimum: 0 75 channel will be calibrated with 0V and 1.25V reference channels, 80 enum: [0, 100, 200, 300, 400, 500, 600, 700, 1000, 2000, 4000, 6000, 8000, 10000] 118 #size-cells = <0>; 122 reg = <0x3100>; 124 #size-cells = <0>; 135 reg = <0x3400>; 136 interrupts = <0x2 0x34 0x0 IRQ_TYPE_EDGE_RISING>; [all …]
|
H A D | qcom-spmi-adc-tm5.yaml | 33 const: 0 59 "^([-a-z0-9]*)@[0-7]$": 67 minimum: 0 80 channel will be calibrated with 0V and 1.25V reference channels, 139 "^([-a-z0-9]*)@[0-7]$": 171 #size-cells = <0>; 175 reg = <0x3100>; 177 #size-cells = <0>; 191 reg = <0x3500>; 192 interrupts = <0x2 0x35 0x0 IRQ_TYPE_EDGE_RISING>; [all …]
|
/freebsd/sys/dev/etherswitch/e6000sw/ |
H A D | e6000swreg.h | 44 #define MV88E6141 0x3400 45 #define MV88E6341 0x3410 46 #define MV88E6352 0x3520 47 #define MV88E6172 0x1720 48 #define MV88E6176 0x1760 49 #define MV88E6190 0x1900 52 #define MVSWITCH_MULTICHIP(_sc) ((_sc)->sw_addr != 0) 57 #define REG_GLOBAL 0x1b 58 #define REG_GLOBAL2 0x1c 59 #define REG_PORT(_sc, p) ((MVSWITCH((_sc), MV88E6190) ? 0 : 0x10) + (p)) [all …]
|
/freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
H A D | mpc8569si-post.dtsi | 39 interrupts = <19 2 0 0>; 40 sleep = <&pmc 0x08000000>; 43 /* controller at 0xa000 */ 49 bus-range = <0 255>; 51 interrupts = <26 2 0 0>; 52 sleep = <&pmc 0x20000000>; 54 pcie@0 { 55 reg = <0 0 0 0 0>; 60 interrupts = <26 2 0 0>; 61 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
/freebsd/sys/contrib/device-tree/src/powerpc/ |
H A D | mpc836x_rdk.dts | 32 #size-cells = <0>; 34 PowerPC,8360@0 { 36 reg = <0>; 42 timebase-frequency = <0>; 43 bus-frequency = <0>; 44 clock-frequency = <0>; 51 reg = <0 0>; 60 ranges = <0 0xe0000000 0x200000>; 61 reg = <0xe0000000 0x200>; 63 bus-frequency = <0>; [all …]
|
/freebsd/crypto/heimdal/lib/wind/ |
H A D | bidi_table.c | 9 {0x5be, 1}, 10 {0x5c0, 1}, 11 {0x5c3, 1}, 12 {0x5d0, 0x1b}, 13 {0x5f0, 0x5}, 14 {0x61b, 1}, 15 {0x61f, 1}, 16 {0x621, 0x1a}, 17 {0x640, 0xb}, 18 {0x66d, 0x3}, [all …]
|
/freebsd/sys/dev/hdmi/ |
H A D | dwc_hdmireg.h | 29 #define HDMI_DESIGN_ID 0x0000 30 #define HDMI_REVISION_ID 0x0001 31 #define HDMI_PRODUCT_ID0 0x0002 32 #define HDMI_PRODUCT_ID1 0x0003 35 #define HDMI_IH_FC_STAT0 0x0100 36 #define HDMI_IH_FC_STAT1 0x0101 37 #define HDMI_IH_FC_STAT2 0x0102 38 #define HDMI_IH_AS_STAT0 0x0103 39 #define HDMI_IH_PHY_STAT0 0x0104 40 #define HDMI_IH_PHY_STAT0_HPD (1 << 0) [all …]
|
/freebsd/sys/dev/ral/ |
H A D | rt2661reg.h | 35 #define RT2661_HOST_CMD_CSR 0x0008 36 #define RT2661_MCU_CNTL_CSR 0x000c 37 #define RT2661_SOFT_RESET_CSR 0x0010 38 #define RT2661_MCU_INT_SOURCE_CSR 0x0014 39 #define RT2661_MCU_INT_MASK_CSR 0x0018 40 #define RT2661_PCI_USEC_CSR 0x001c 41 #define RT2661_H2M_MAILBOX_CSR 0x2100 42 #define RT2661_M2H_CMD_DONE_CSR 0x2104 43 #define RT2661_HW_BEACON_BASE0 0x2c00 44 #define RT2661_MAC_CSR0 0x3000 [all …]
|