/freebsd/sys/contrib/device-tree/src/arm64/ti/ |
H A D | k3-am62.dtsi | 55 ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */ 56 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 57 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 58 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */ 59 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */ 60 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 61 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */ 62 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 63 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */ 64 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */ [all …]
|
H A D | k3-am62p.dtsi | 53 ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */ 54 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 56 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */ 57 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */ 58 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 59 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */ 60 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 61 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */ 62 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */ [all …]
|
H A D | k3-am62a.dtsi | 54 ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */ 55 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 56 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 57 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */ 58 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */ 59 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 60 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */ 61 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 62 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */ 63 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */ [all …]
|
H A D | k3-j722s.dtsi | 24 #size-cells = <0>; 46 cpu0: cpu@0 { 48 reg = <0x000>; 51 i-cache-size = <0x8000>; 54 d-cache-size = <0x8000>; 58 clocks = <&k3_clks 135 0>; 63 reg = <0x001>; 66 i-cache-size = <0x8000>; 69 d-cache-size = <0x8000>; 73 clocks = <&k3_clks 136 0>; [all …]
|
H A D | k3-am62a-wakeup.dtsi | 13 ranges = <0x00 0x00 0x43000000 0x20000>; 17 reg = <0x14 0x4>; 22 reg = <0x200 0x8>; 27 reg = <0x4008 0x4>; 32 reg = <0x4018 0x4>; 38 reg = <0x00 0x2b300000 0x00 0x100>; 41 clocks = <&k3_clks 114 0>; 48 reg = <0x00 0x2b200000 0x00 0x100>; 51 #size-cells = <0>; 60 reg = <0x00 0x2b1f0000 0x00 0x100>; [all …]
|
H A D | k3-am62-wakeup.dtsi | 14 reg = <0x00 0x43000000 0x00 0x20000>; 17 ranges = <0x0 0x00 0x43000000 0x20000>; 22 reg = <0x14 0x4>; 27 reg = <0x200 0x8>; 32 reg = <0x4008 0x4>; 37 reg = <0x4018 0x4>; 43 reg = <0x00 0x2b300050 0x00 0x4>, 44 <0x00 0x2b300054 0x00 0x4>, 45 <0x00 0x2b300058 0x00 0x4>; 57 clocks = <&k3_clks 114 0>; [all …]
|
H A D | k3-am62p-j722s-common-wakeup.dtsi | 11 reg = <0x00 0x43000000 0x00 0x20000>; 14 ranges = <0x00 0x00 0x43000000 0x20000>; 19 reg = <0x14 0x4>; 25 reg = <0x200 0x8>; 30 reg = <0x4008 0x4>; 35 reg = <0x4018 0x4>; 41 reg = <0x00 0x2b300000 0x00 0x100>; 44 clocks = <&k3_clks 114 0>; 51 reg = <0x00 0x2b200000 0x00 0x100>; 54 #size-cells = <0>; [all …]
|
H A D | k3-am62p-wakeup.dtsi | 10 reg = <0x00 0x43000000 0x00 0x20000>; 13 ranges = <0x00 0x00 0x43000000 0x20000>; 18 reg = <0x14 0x4>; 24 reg = <0x4008 0x4>; 29 reg = <0x4018 0x4>; 35 reg = <0x00 0x2b300000 0x00 0x100>; 38 clocks = <&k3_clks 114 0>; 45 reg = <0x00 0x2b200000 0x00 0x100>; 48 #size-cells = <0>; 57 reg = <0x00 0x2b1f0000 0x00 0x100>; [all …]
|
H A D | k3-am65-mcu.dtsi | 13 ranges = <0x0 0x0 0x40f00000 0x20000>; 17 reg = <0x200 0x8>; 22 reg = <0x4040 0x4>; 30 reg = <0x0 0x40f04200 0x0 0x10>; 33 pinctrl-single,function-mask = <0x00000101>; 39 reg = <0x0 0x40f04280 0x0 0x8>; 42 pinctrl-single,function-mask = <0x00000003>; 47 reg = <0x00 0x40a00000 0x00 0x100>; 56 reg = <0x00 0x41c00000 0x00 0x80000>; 57 ranges = <0x0 0x00 0x41c00000 0x80000>; [all …]
|
H A D | k3-j721e-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x0 0x1000>; 41 ranges = <0x0 0x0 0x40f00000 0x20000>; 45 reg = <0x200 0x8>; 50 reg = <0x4040 0x4>; 59 ranges = <0x0 0x00 0x43000000 0x20000>; 63 reg = <0x14 0x4>; 69 /* Proxy 0 addressing */ 70 reg = <0x00 0x4301c000 0x00 0x178>; 73 pinctrl-single,function-mask = <0xffffffff>; 79 reg = <0x00 0x40f04200 0x00 0x28>; [all …]
|
H A D | k3-j7200-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 40 reg = <0x00 0x40400000 0x00 0x400>; 53 reg = <0x00 0x40410000 0x00 0x400>; 57 assigned-clocks = <&k3_clks 71 1>, <&k3_clks 308 0>; 66 reg = <0x00 0x40420000 0x00 0x400>; 79 reg = <0x00 0x40430000 0x00 0x400>; 83 assigned-clocks = <&k3_clks 73 1>, <&k3_clks 309 0>; 92 reg = <0x00 0x40440000 0x00 0x400>; 105 reg = <0x00 0x40450000 0x00 0x400>; 109 assigned-clocks = <&k3_clks 75 1>, <&k3_clks 310 0>; [all …]
|
H A D | k3-j784s4-mcu-wakeup.dtsi | 20 reg = <0x00 0x44083000 0x00 0x1000>; 46 ranges = <0x0 0x00 0x43000000 0x20000>; 51 reg = <0x14 0x4>; 59 reg = <0x00 0x43600000 0x00 0x10000>, 60 <0x00 0x44880000 0x00 0x20000>, 61 <0x00 0x44860000 0x00 0x20000>; 72 reg = <0x00 0x41c00000 0x00 0x100000>; 73 ranges = <0x00 0x00 0x41c00000 0x100000>; 80 /* Proxy 0 addressing */ 81 reg = <0x00 0x4301c000 0x00 0x034>; [all …]
|
H A D | k3-j721s2-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 41 ranges = <0x0 0x00 0x43000000 0x20000>; 45 reg = <0x14 0x4>; 53 reg = <0x00 0x43600000 0x00 0x10000>, 54 <0x00 0x44880000 0x00 0x20000>, 55 <0x00 0x44860000 0x00 0x20000>; 66 reg = <0x00 0x41c00000 0x00 0x100000>; 67 ranges = <0x00 0x00 0x41c00000 0x100000>; 74 /* Proxy 0 addressing */ 75 reg = <0x00 0x4301c000 0x00 0x034>; [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/display/ |
H A D | arm,hdlcd.yaml | 64 reg = <0x2b000000 0x1000>; 65 interrupts = <0 85 4>; 78 #size-cells = <0>; 81 reg = <0x70>;
|
H A D | arm,hdlcd.txt | 38 reg = <0 0x2b000000 0 0x1000>; 43 hdlcd_output: endpoint@0 { 54 reg = <0x70>; 55 port@0 {
|
/freebsd/sys/contrib/device-tree/Bindings/pci/ |
H A D | starfive,jh7110-pcie.yaml | 81 reg = <0x9 0x40000000 0x0 0x10000000>, 82 <0x0 0x2b000000 0x0 0x1000000>; 88 ranges = <0x82000000 0x0 0x30000000 0x0 0x30000000 0x0 0x08000000>, 89 <0xc3000000 0x9 0x00000000 0x9 0x00000000 0x0 0x40000000>; 91 bus-range = <0x0 0xff>; 94 interrupt-map-mask = <0x0 0x0 0x0 0x7>; 95 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc0 0x1>, 96 <0x0 0x0 0x0 0x2 &pcie_intc0 0x2>, 97 <0x0 0x0 0x0 0x3 &pcie_intc0 0x3>, 98 <0x0 0x0 0x0 0x4 &pcie_intc0 0x4>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/arm/ |
H A D | vexpress-v2p-ca15-tc1.dts | 16 arm,hbi = <0x237>; 17 arm,vexpress,site = <0xf>; 36 #size-cells = <0>; 38 cpu@0 { 41 reg = <0>; 53 reg = <0 0x80000000 0 0x40000000>; 61 /* Chipselect 2 is physically at 0x18000000 */ 65 reg = <0 0x18000000 0 0x00800000>; 72 reg = <0 0x2b000000 0 0x1000>; 73 interrupts = <0 85 4>; [all …]
|
H A D | vexpress-v2p-ca15_a7.dts | 16 arm,hbi = <0x249>; 17 arm,vexpress,site = <0xf>; 36 #size-cells = <0>; 38 cpu0: cpu@0 { 41 reg = <0>; 61 reg = <0x100>; 71 reg = <0x101>; 81 reg = <0x102>; 109 reg = <0 0x80000000 0 0x40000000>; 117 /* Chipselect 2 is physically at 0x18000000 */ [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/ti/omap/ |
H A D | omap3-overo-base.dtsi | 12 memory@0 { 14 reg = <0 0>; 51 #phy-cells = <0>; 67 pinctrl-0 = <&w3cbw003c_pins &w3cbw003c_2_pins>; 79 pinctrl-0 = < 85 OMAP3_CORE1_IOPAD(0x216c, PIN_INPUT | MUX_MODE1) /* mcbsp3_dx.uart2_cts */ 86 OMAP3_CORE1_IOPAD(0x216e, PIN_OUTPUT | MUX_MODE1) /* mcbsp3_dr.uart2_rts */ 87 OMAP3_CORE1_IOPAD(0x2170, PIN_OUTPUT | MUX_MODE1) /* mcbsp3_clk.uart2_tx */ 88 OMAP3_CORE1_IOPAD(0x2172, PIN_INPUT | MUX_MODE1) /* mcbsp3_fsx.uart2_rx */ 94 OMAP3_CORE1_IOPAD(0x21ba, PIN_INPUT | MUX_MODE0) /* i2c1_scl.i2c1_scl */ [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/LoongArch/ |
H A D | LoongArchFloat32InstrInfo.td | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 18 : SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisVT<1, i64>]>; 20 : SDTypeProfile<1, 1, [SDTCisVT<0, i64>, SDTCisVT<1, f32>]>; 21 def SDT_LoongArchFTINT : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>; 36 def FADD_S : FP_ALU_3R<0x01008000>; 37 def FSUB_S : FP_ALU_3R<0x01028000>; 38 def FMUL_S : FP_ALU_3R<0x01048000>; 39 def FDIV_S : FP_ALU_3R<0x01068000>; 40 def FMADD_S : FP_ALU_4R<0x08100000>; 41 def FMSUB_S : FP_ALU_4R<0x0850000 [all...] |
/freebsd/sys/contrib/openzfs/module/icp/asm-x86_64/aes/ |
H A D | aestab2.h | 49 0x00000001, 0x00000002, 0x00000004, 0x00000008, 50 0x00000010, 0x00000020, 0x00000040, 0x00000080, 51 0x0000001b, 0x00000036 57 0x00000063, 0x0000007c, 0x00000077, 0x0000007b, 58 0x000000f2, 0x0000006b, 0x0000006f, 0x000000c5, 59 0x00000030, 0x00000001, 0x00000067, 0x0000002b, 60 0x000000fe, 0x000000d7, 0x000000ab, 0x00000076, 61 0x000000ca, 0x00000082, 0x000000c9, 0x0000007d, 62 0x000000fa, 0x00000059, 0x00000047, 0x000000f0, 63 0x000000ad, 0x000000d4, 0x000000a2, 0x000000af, [all …]
|
/freebsd/sys/contrib/device-tree/src/riscv/starfive/ |
H A D | jh7110.dtsi | 20 #size-cells = <0>; 22 S7_0: cpu@0 { 24 reg = <0>; 200 cpu_opp: opp-table-0 { 260 #clock-cells = <0>; 265 #clock-cells = <0>; 271 #clock-cells = <0>; 277 #clock-cells = <0>; 283 #clock-cells = <0>; 289 #clock-cells = <0>; [all …]
|
/freebsd/sys/dev/bce/ |
H A D | if_bcefw.h | 40 int bce_COM_b06FwReleaseMajor = 0x6; 41 int bce_COM_b06FwReleaseMinor = 0x0; 42 int bce_COM_b06FwReleaseFix = 0xf; 43 u32 bce_COM_b06FwStartAddr = 0x08000118; 44 u32 bce_COM_b06FwTextAddr = 0x08000000; 45 int bce_COM_b06FwTextLen = 0x4a68; 46 u32 bce_COM_b06FwDataAddr = 0x00000000; 47 int bce_COM_b06FwDataLen = 0x0; 48 u32 bce_COM_b06FwRodataAddr = 0x08004a68; 49 int bce_COM_b06FwRodataLen = 0x14; [all …]
|
/freebsd/sys/dev/qlnx/qlnxe/ |
H A D | ecore_init_values.h | 35 0x00030003, 0xffff0000, /* if phase != 'engine', skip 3 ops (no DMAE) */ 36 0x00020002, 0x00020000, /* if mode != '!asic', skip 2 ops */ 37 0x0280c201, 0x00000000, /* write 0x0 to address 0x50184 */ 38 0x02810201, 0x00000000, /* write 0x0 to address 0x50204 */ 40 0x00110003, 0xffff0000, /* if phase != 'engine', skip 17 ops (no DMAE) */ 41 0x00030002, 0x00020000, /* if mode != '!asic', skip 3 ops */ 42 0x0048c201, 0x00000000, /* write 0x0 to address 0x9184 */ 43 0x0048d201, 0x00000000, /* write 0x0 to address 0x91a4 */ 44 0x004ba601, 0x00000001, /* write 0x1 to address 0x974c */ 45 0x00020002, 0x00be0000, /* if mode != '(!asic)&bb', skip 2 ops */ [all …]
|
/freebsd/tools/test/iconv/ref/ |
H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|