| /linux/drivers/net/wireless/realtek/rtw88/ |
| H A D | rtw8723x.h | 28 IQK_ROUND_INVALID = 0xff, 45 u8 mac_addr[ETH_ALEN]; /* 0xd0 */ 53 u8 res4[48]; /* 0xd0 */ 54 u8 vendor_id[2]; /* 0x100 */ 55 u8 product_id[2]; /* 0x102 */ 56 u8 usb_option; /* 0x104 */ 57 u8 res5[2]; /* 0x105 */ 58 u8 mac_addr[ETH_ALEN]; /* 0x107 */ 62 u8 res4[0x4a]; /* 0xd0 */ 63 u8 mac_addr[ETH_ALEN]; /* 0x11a */ [all …]
|
| /linux/include/linux/mfd/mt6328/ |
| H A D | registers.h | 10 #define MT6328_STRUP_CON0 0x0000 11 #define MT6328_STRUP_CON2 0x0002 12 #define MT6328_STRUP_CON3 0x0004 13 #define MT6328_STRUP_CON4 0x0006 14 #define MT6328_STRUP_CON5 0x0008 15 #define MT6328_STRUP_CON6 0x000a 16 #define MT6328_STRUP_CON7 0x000c 17 #define MT6328_STRUP_CON8 0x000e 18 #define MT6328_STRUP_CON9 0x0010 19 #define MT6328_STRUP_CON10 0x0012 [all …]
|
| /linux/drivers/gpu/drm/msm/adreno/ |
| H A D | a3xx_gpu.c | 36 for (i = 0; i < submit->nr_cmds; i++) { in a3xx_submit() 67 OUT_RING(ring, 0x00000000); in a3xx_submit() 75 #if 0 in a3xx_submit() 79 OUT_RING(ring, 0x00000000); in a3xx_submit() 87 struct msm_ringbuffer *ring = gpu->rb[0]; in a3xx_me_init() 90 OUT_RING(ring, 0x000003f7); in a3xx_me_init() 91 OUT_RING(ring, 0x00000000); in a3xx_me_init() 92 OUT_RING(ring, 0x00000000); in a3xx_me_init() 93 OUT_RING(ring, 0x00000000); in a3xx_me_init() 94 OUT_RING(ring, 0x00000080); in a3xx_me_init() [all …]
|
| H A D | a5xx_gpu.c | 75 for (i = 0; i < submit->nr_cmds; i++) { in a5xx_submit_in_rb() 97 for (i = 0; i < dwords; i++) { in a5xx_submit_in_rb() 132 unsigned int i, ibs = 0; in a5xx_submit() 137 ring->cur_ctx_seqno = 0; in a5xx_submit() 143 OUT_RING(ring, 0x02); in a5xx_submit() 147 OUT_RING(ring, 0); in a5xx_submit() 164 OUT_RING(ring, 0x0); in a5xx_submit() 168 OUT_RING(ring, 0x02); in a5xx_submit() 171 for (i = 0; i < submit->nr_cmds; i++) { in a5xx_submit() 195 if ((ibs % 32) == 0) in a5xx_submit() [all …]
|
| /linux/include/linux/bcma/ |
| H A D | bcma_driver_chipcommon.h | 10 #define BCMA_CC_ID 0x0000 11 #define BCMA_CC_ID_ID 0x0000FFFF 12 #define BCMA_CC_ID_ID_SHIFT 0 13 #define BCMA_CC_ID_REV 0x000F0000 15 #define BCMA_CC_ID_PKG 0x00F00000 17 #define BCMA_CC_ID_NRCORES 0x0F000000 19 #define BCMA_CC_ID_TYPE 0xF0000000 21 #define BCMA_CC_CAP 0x0004 /* Capabilities */ 22 #define BCMA_CC_CAP_NRUART 0x00000003 /* # of UARTs */ 23 #define BCMA_CC_CAP_MIPSEB 0x00000004 /* MIPS in BigEndian Mode */ [all …]
|
| /linux/sound/soc/mediatek/mt8365/ |
| H A D | mt8365-reg.h | 15 #define AUDIO_TOP_CON0 (0x0000) 16 #define AUDIO_TOP_CON1 (0x0004) 17 #define AUDIO_TOP_CON2 (0x0008) 18 #define AUDIO_TOP_CON3 (0x000c) 20 #define AFE_DAC_CON0 (0x0010) 21 #define AFE_DAC_CON1 (0x0014) 22 #define AFE_I2S_CON (0x0018) 23 #define AFE_CONN0 (0x0020) 24 #define AFE_CONN1 (0x0024) 25 #define AFE_CONN2 (0x0028) [all …]
|
| /linux/sound/soc/mediatek/mt8183/ |
| H A D | mt8183-reg.h | 12 #define AUDIO_TOP_CON0 0x0000 13 #define AUDIO_TOP_CON1 0x0004 14 #define AUDIO_TOP_CON3 0x000c 15 #define AFE_DAC_CON0 0x0010 16 #define AFE_DAC_CON1 0x0014 17 #define AFE_I2S_CON 0x0018 18 #define AFE_DAIBT_CON0 0x001c 19 #define AFE_CONN0 0x0020 20 #define AFE_CONN1 0x0024 21 #define AFE_CONN2 0x0028 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/mmhub/ |
| H A D | mmhub_1_8_0_offset.h | 29 // base address: 0x60000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| /linux/drivers/gpu/drm/nouveau/nvkm/engine/device/ |
| H A D | pci.c | 43 { 0x10de, 0x0010, NULL, { .tv_gpio = 4 } }, 50 { 0x1462, 0x5710, NULL, { .tv_pin_mask = 0xc } }, 57 { 0x19da, 0x1035, NULL, { .tv_pin_mask = 0xc } }, 58 { 0x19da, 0x2035, NULL, { .tv_pin_mask = 0xc } }, 64 { 0x10de, 0x0595, "Tesla T10 Processor" }, 65 { 0x10de, 0x068f, "Tesla T10 Processor" }, 66 { 0x10de, 0x0697, "Tesla M1060" }, 67 { 0x10de, 0x0714, "Tesla M1060" }, 68 { 0x10de, 0x0743, "Tesla M1060" }, 74 { 0x106b, 0x00a7, "GeForce 8800 GS" }, [all …]
|
| /linux/sound/soc/mediatek/mt8186/ |
| H A D | mt8186-reg.h | 107 #define CLEAR_FLAG_SFT 0 108 #define CLEAR_FLAG_MASK_SFT BIT(0) 153 #define AUDIO_AFE_ON_SFT 0 154 #define AUDIO_AFE_ON_MASK_SFT BIT(0) 157 #define AFE_ON_RETM_SFT 0 158 #define AFE_ON_RETM_MASK_SFT BIT(0) 187 #define I2S_EN_SFT 0 188 #define I2S_EN_MASK_SFT BIT(0) 209 #define I2S2_EN_SFT 0 210 #define I2S2_EN_MASK_SFT BIT(0) [all …]
|
| /linux/drivers/gpu/drm/radeon/ |
| H A D | cikd.h | 27 #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001 28 #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003 34 #define DIDT_SQ_CTRL0 0x0 35 # define DIDT_CTRL_EN (1 << 0) 36 #define DIDT_DB_CTRL0 0x20 37 #define DIDT_TD_CTRL0 0x40 38 #define DIDT_TCP_CTRL0 0x60 41 #define DPM_TABLE_475 0x3F768 42 # define SamuBootLevel(x) ((x) << 0) 43 # define SamuBootLevel_MASK 0x000000ff [all …]
|
| H A D | evergreend.h | 33 #define EVERGREEN_MAX_BACKENDS_MASK 0xFF 35 #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF 37 #define EVERGREEN_MAX_PIPES_MASK 0xFF 38 #define EVERGREEN_MAX_LDS_NUM 0xFFFF 40 #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003 41 #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003 42 #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003 43 #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002 44 #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002 45 #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002 [all …]
|
| /linux/sound/soc/mediatek/mt8192/ |
| H A D | mt8192-reg.h | 26 #define BCK_INVERSE_MASK 0x1 27 #define BCK_INVERSE_MASK_SFT (0x1 << 3) 31 #define VUL12_ON_MASK 0x1 32 #define VUL12_ON_MASK_SFT (0x1 << 31) 34 #define MOD_DAI_ON_MASK 0x1 35 #define MOD_DAI_ON_MASK_SFT (0x1 << 30) 37 #define DAI_ON_MASK 0x1 38 #define DAI_ON_MASK_SFT (0x1 << 29) 40 #define DAI2_ON_MASK 0x1 41 #define DAI2_ON_MASK_SFT (0x1 << 28) [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/dce/ |
| H A D | dce_scl_filters.c | 31 // <sharpness> = 0 37 0x1000, 0x0000, 38 0x0FF0, 0x0010, 39 0x0FB0, 0x0050, 40 0x0F34, 0x00CC, 41 0x0E68, 0x0198, 42 0x0D44, 0x02BC, 43 0x0BC4, 0x043C, 44 0x09FC, 0x0604, 45 0x0800, 0x0800 [all …]
|
| /linux/drivers/gpu/drm/msm/registers/adreno/ |
| H A D | a3xx.xml | 10 <value name="LINEAR" value="0"/> 28 <value name="VFMT_32_FLOAT" value="0x0"/> 29 <value name="VFMT_32_32_FLOAT" value="0x1"/> 30 <value name="VFMT_32_32_32_FLOAT" value="0x2"/> 31 <value name="VFMT_32_32_32_32_FLOAT" value="0x3"/> 33 <value name="VFMT_16_FLOAT" value="0x4"/> 34 <value name="VFMT_16_16_FLOAT" value="0x5"/> 35 <value name="VFMT_16_16_16_FLOAT" value="0x6"/> 36 <value name="VFMT_16_16_16_16_FLOAT" value="0x7"/> 38 <value name="VFMT_32_FIXED" value="0x8"/> [all …]
|
| /linux/fs/hfsplus/ |
| H A D | tables.c | 24 // High-byte indices ( == 0 iff no case mapping and no ignorables ) 27 /* 0 */ 0x0100, 0x0200, 0x0000, 0x0300, 0x0400, 0x0500, 0x0000, 0x0000, 28 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 29 /* 1 */ 0x0600, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 30 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 31 /* 2 */ 0x0700, 0x0800, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 32 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 33 /* 3 */ 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 34 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 35 /* 4 */ 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
| H A D | dcn_1_0_offset.h | 27 // base address: 0x1300000 31 // base address: 0x1300000 35 // base address: 0x1300000 39 // base address: 0x1300000 43 // base address: 0x1300000 47 // base address: 0x1300020 51 // base address: 0x1300040 55 // base address: 0x1300060 59 // base address: 0x1300080 63 // base address: 0x13000a0 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
| H A D | dce_12_0_offset.h | 27 // base address: 0x48 28 …dispdec_VGA_MEM_WRITE_PAGE_ADDR 0x0012 29 …ne mmdispdec_VGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 33 // base address: 0x4c 34 …dispdec_VGA_MEM_READ_PAGE_ADDR 0x0014 35 …ne mmdispdec_VGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 39 // base address: 0x0 40 …DC_PERFMON0_PERFCOUNTER_CNTL 0x0020 42 …DC_PERFMON0_PERFCOUNTER_CNTL2 0x0021 44 …DC_PERFMON0_PERFCOUNTER_STATE 0x0022 [all …]
|