Searched +full:0 +full:x0af00000 (Results 1 – 18 of 18) sorted by relevance
/linux/Documentation/devicetree/bindings/clock/ |
H A D | qcom,sc7180-dispcc.yaml | 57 reg = <0x0af00000 0x200000>; 60 <&dsi_phy 0>, 62 <&dp_phy 0>,
|
H A D | qcom,dispcc-sm6350.yaml | 57 reg = <0x0af00000 0x20000>; 60 <&dsi_phy 0>, 62 <&dp_phy 0>,
|
H A D | qcom,sm4450-dispcc.yaml | 60 reg = <0x0af00000 0x20000>;
|
H A D | qcom,sc7280-dispcc.yaml | 61 reg = <0x0af00000 0x200000>; 64 <&dsi_phy 0>, 66 <&dp_phy 0>, 68 <&edp_phy 0>,
|
H A D | qcom,sm7150-dispcc.yaml | 59 reg = <0x0af00000 0x200000>; 64 <&mdss_dsi0_phy 0>, 66 <&mdss_dsi1_phy 0>, 68 <&dp_phy 0>,
|
H A D | qcom,sdm845-dispcc.yaml | 66 reg = <0x0af00000 0x10000>; 70 <&dsi0_phy 0>, 72 <&dsi1_phy 0>, 74 <&dp_phy 0>,
|
H A D | qcom,sa8775p-dispcc.yaml | 61 reg = <0x0af00000 0x20000>; 66 <&dp_phy0 0>, 70 <&dsi_phy0 0>,
|
H A D | qcom,dispcc-sc8280xp.yaml | 30 - description: DisplayPort 0 link clock 31 - description: DisplayPort 0 VCO div clock 38 - description: DSI 0 PLL byte clock 39 - description: DSI 0 PLL DSI clock 64 reg = <0x0af00000 0x20000>; 68 <&mdss0_dp_phy0 0>, 70 <&mdss0_dp_phy1 0>, 72 <&mdss0_dp_phy2 0>, 74 <&mdss0_dp_phy3 0>, 76 <&mdss0_dsi0_phy 0>, [all …]
|
H A D | qcom,sm8450-dispcc.yaml | 71 reg = <0x0af00000 0x10000>; 76 <&dsi0_phy 0>, 78 <&dsi1_phy 0>,
|
H A D | qcom,sm8550-dispcc.yaml | 76 reg = <0x0af00000 0x10000>; 81 <&dsi0_phy 0>, 83 <&dsi1_phy 0>, 85 <&dp0_phy 0>, 87 <&dp1_phy 0>, 89 <&dp2_phy 0>, 91 <&dp3_phy 0>,
|
H A D | qcom,dispcc-sm8x50.yaml | 102 reg = <0x0af00000 0x10000>; 104 <&dsi0_phy 0>, 106 <&dsi1_phy 0>, 108 <&dp_phy 0>,
|
/linux/arch/arm64/boot/dts/qcom/ |
H A D | sm4450.dtsi | 27 #clock-cells = <0>; 33 #clock-cells = <0>; 37 #clock-cells = <0>; 47 #size-cells = <0>; 49 cpu0: cpu@0 { 52 reg = <0x0 0x0>; 53 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 79 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8350.dtsi | 38 #clock-cells = <0>; 46 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0 0x0>; 58 clocks = <&cpufreq_hw 0>; 61 qcom,freq-domain = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; 85 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8150.dtsi | 34 #clock-cells = <0>; 41 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 62 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 83 reg = <0x0 0x100>; 84 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8550.dtsi | 38 #clock-cells = <0>; 43 #clock-cells = <0>; 47 #clock-cells = <0>; 55 #clock-cells = <0>; 65 #size-cells = <0>; 67 cpu0: cpu@0 { 70 reg = <0 0>; 71 clocks = <&cpufreq_hw 0>; 76 qcom,freq-domain = <&cpufreq_hw 0>; 96 reg = <0 0x100>; [all …]
|
H A D | sm8650.dtsi | 40 #clock-cells = <0>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 59 #clock-cells = <0>; 69 #size-cells = <0>; 71 cpu0: cpu@0 { 74 reg = <0 0>; 76 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 107 reg = <0 0x100>; [all …]
|
H A D | x1e80100.dtsi | 36 #clock-cells = <0>; 42 #clock-cells = <0>; 47 #clock-cells = <0>; 56 #clock-cells = <0>; 66 #size-cells = <0>; 68 cpu0: cpu@0 { 71 reg = <0x0 0x0>; 88 reg = <0x0 0x100>; 99 reg = <0x0 0x200>; 110 reg = <0x0 0x300>; [all …]
|
H A D | sm8250.dtsi | 80 #clock-cells = <0>; 88 #clock-cells = <0>; 94 #size-cells = <0>; 96 cpu0: cpu@0 { 99 reg = <0x0 0x0>; 100 clocks = <&cpufreq_hw 0>; 107 qcom,freq-domain = <&cpufreq_hw 0>; 109 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 115 cache-size = <0x20000>; 121 cache-size = <0x400000>; [all …]
|