1 /* SPDX-License-Identifier: GPL-2.0-or-later */ 2 /* 3 * Copyright (c) 2015 Linaro Ltd. 4 * Copyright (c) 2015 Hisilicon Limited. 5 */ 6 7 #ifndef _HISI_SAS_H_ 8 #define _HISI_SAS_H_ 9 10 #include <linux/acpi.h> 11 #include <linux/blk-mq.h> 12 #include <linux/clk.h> 13 #include <linux/debugfs.h> 14 #include <linux/dmapool.h> 15 #include <linux/iopoll.h> 16 #include <linux/irq.h> 17 #include <linux/lcm.h> 18 #include <linux/libata.h> 19 #include <linux/mfd/syscon.h> 20 #include <linux/module.h> 21 #include <linux/of_address.h> 22 #include <linux/pci.h> 23 #include <linux/platform_device.h> 24 #include <linux/pm_runtime.h> 25 #include <linux/property.h> 26 #include <linux/regmap.h> 27 #include <linux/timer.h> 28 #include <scsi/sas_ata.h> 29 #include <scsi/libsas.h> 30 31 #define HISI_SAS_MAX_PHYS 9 32 #define HISI_SAS_MAX_QUEUES 32 33 #define HISI_SAS_QUEUE_SLOTS 4096 34 #define HISI_SAS_MAX_ITCT_ENTRIES 1024 35 #define HISI_SAS_MAX_DEVICES HISI_SAS_MAX_ITCT_ENTRIES 36 #define HISI_SAS_RESETTING_BIT 0 37 #define HISI_SAS_REJECT_CMD_BIT 1 38 #define HISI_SAS_PM_BIT 2 39 #define HISI_SAS_HW_FAULT_BIT 3 40 #define HISI_SAS_MAX_COMMANDS (HISI_SAS_QUEUE_SLOTS) 41 #define HISI_SAS_RESERVED_IPTT 96 42 #define HISI_SAS_UNRESERVED_IPTT \ 43 (HISI_SAS_MAX_COMMANDS - HISI_SAS_RESERVED_IPTT) 44 45 #define HISI_SAS_IOST_ITCT_CACHE_NUM 64 46 #define HISI_SAS_IOST_ITCT_CACHE_DW_SZ 10 47 #define HISI_SAS_FIFO_DATA_DW_SIZE 32 48 49 #define HISI_SAS_STATUS_BUF_SZ (sizeof(struct hisi_sas_status_buffer)) 50 #define HISI_SAS_COMMAND_TABLE_SZ (sizeof(union hisi_sas_command_table)) 51 52 #define hisi_sas_status_buf_addr(buf) \ 53 ((buf) + offsetof(struct hisi_sas_slot_buf_table, status_buffer)) 54 #define hisi_sas_status_buf_addr_mem(slot) hisi_sas_status_buf_addr((slot)->buf) 55 #define hisi_sas_status_buf_addr_dma(slot) \ 56 hisi_sas_status_buf_addr((slot)->buf_dma) 57 58 #define hisi_sas_cmd_hdr_addr(buf) \ 59 ((buf) + offsetof(struct hisi_sas_slot_buf_table, command_header)) 60 #define hisi_sas_cmd_hdr_addr_mem(slot) hisi_sas_cmd_hdr_addr((slot)->buf) 61 #define hisi_sas_cmd_hdr_addr_dma(slot) hisi_sas_cmd_hdr_addr((slot)->buf_dma) 62 63 #define hisi_sas_sge_addr(buf) \ 64 ((buf) + offsetof(struct hisi_sas_slot_buf_table, sge_page)) 65 #define hisi_sas_sge_addr_mem(slot) hisi_sas_sge_addr((slot)->buf) 66 #define hisi_sas_sge_addr_dma(slot) hisi_sas_sge_addr((slot)->buf_dma) 67 68 #define hisi_sas_sge_dif_addr(buf) \ 69 ((buf) + offsetof(struct hisi_sas_slot_dif_buf_table, sge_dif_page)) 70 #define hisi_sas_sge_dif_addr_mem(slot) hisi_sas_sge_dif_addr((slot)->buf) 71 #define hisi_sas_sge_dif_addr_dma(slot) hisi_sas_sge_dif_addr((slot)->buf_dma) 72 73 #define HISI_SAS_MAX_SSP_RESP_SZ (sizeof(struct ssp_frame_hdr) + 1024) 74 #define HISI_SAS_MAX_SMP_RESP_SZ 1028 75 #define HISI_SAS_MAX_STP_RESP_SZ 28 76 77 #define HISI_SAS_SATA_PROTOCOL_NONDATA 0x1 78 #define HISI_SAS_SATA_PROTOCOL_PIO 0x2 79 #define HISI_SAS_SATA_PROTOCOL_DMA 0x4 80 #define HISI_SAS_SATA_PROTOCOL_FPDMA 0x8 81 #define HISI_SAS_SATA_PROTOCOL_ATAPI 0x10 82 83 #define HISI_SAS_DIF_PROT_MASK (SHOST_DIF_TYPE1_PROTECTION | \ 84 SHOST_DIF_TYPE2_PROTECTION | \ 85 SHOST_DIF_TYPE3_PROTECTION) 86 87 #define HISI_SAS_DIX_PROT_MASK (SHOST_DIX_TYPE1_PROTECTION | \ 88 SHOST_DIX_TYPE2_PROTECTION | \ 89 SHOST_DIX_TYPE3_PROTECTION) 90 91 #define HISI_SAS_PROT_MASK (HISI_SAS_DIF_PROT_MASK | HISI_SAS_DIX_PROT_MASK) 92 93 #define HISI_SAS_WAIT_PHYUP_TIMEOUT (30 * HZ) 94 #define HISI_SAS_CLEAR_ITCT_TIMEOUT (20 * HZ) 95 96 struct hisi_hba; 97 98 enum { 99 PORT_TYPE_SAS = (1U << 1), 100 PORT_TYPE_SATA = (1U << 0), 101 }; 102 103 enum dev_status { 104 HISI_SAS_DEV_INIT, 105 HISI_SAS_DEV_NORMAL, 106 HISI_SAS_DEV_NCQ_ERR, 107 }; 108 109 enum { 110 HISI_SAS_INT_ABT_CMD = 0, 111 HISI_SAS_INT_ABT_DEV = 1, 112 }; 113 114 enum hisi_sas_dev_type { 115 HISI_SAS_DEV_TYPE_STP = 0, 116 HISI_SAS_DEV_TYPE_SSP, 117 HISI_SAS_DEV_TYPE_SATA, 118 }; 119 120 struct hisi_sas_hw_error { 121 u32 irq_msk; 122 u32 msk; 123 int shift; 124 const char *msg; 125 int reg; 126 const struct hisi_sas_hw_error *sub; 127 }; 128 129 struct hisi_sas_rst { 130 struct hisi_hba *hisi_hba; 131 struct completion *completion; 132 struct work_struct work; 133 bool done; 134 }; 135 136 #define HISI_SAS_RST_WORK_INIT(r, c) \ 137 { .hisi_hba = hisi_hba, \ 138 .completion = &c, \ 139 .work = __WORK_INITIALIZER(r.work, \ 140 hisi_sas_sync_rst_work_handler), \ 141 .done = false, \ 142 } 143 144 #define HISI_SAS_DECLARE_RST_WORK_ON_STACK(r) \ 145 DECLARE_COMPLETION_ONSTACK(c); \ 146 struct hisi_sas_rst r = HISI_SAS_RST_WORK_INIT(r, c) 147 148 enum hisi_sas_bit_err_type { 149 HISI_SAS_ERR_SINGLE_BIT_ECC = 0x0, 150 HISI_SAS_ERR_MULTI_BIT_ECC = 0x1, 151 }; 152 153 enum hisi_sas_phy_event { 154 HISI_PHYE_PHY_UP = 0U, 155 HISI_PHYE_LINK_RESET, 156 HISI_PHYE_PHY_UP_PM, 157 HISI_PHYES_NUM, 158 }; 159 160 struct hisi_sas_debugfs_fifo { 161 u32 signal_sel; 162 u32 dump_msk; 163 u32 dump_mode; 164 u32 trigger; 165 u32 trigger_msk; 166 u32 trigger_mode; 167 u32 rd_data[HISI_SAS_FIFO_DATA_DW_SIZE]; 168 }; 169 170 struct hisi_sas_phy { 171 struct work_struct works[HISI_PHYES_NUM]; 172 struct hisi_hba *hisi_hba; 173 struct hisi_sas_port *port; 174 struct asd_sas_phy sas_phy; 175 struct sas_identify identify; 176 struct completion *reset_completion; 177 struct timer_list timer; 178 spinlock_t lock; 179 u64 port_id; /* from hw */ 180 u64 frame_rcvd_size; 181 u8 frame_rcvd[32]; 182 u8 phy_attached; 183 u8 in_reset; 184 u8 reserved[2]; 185 u32 phy_type; 186 u32 code_violation_err_count; 187 enum sas_linkrate minimum_linkrate; 188 enum sas_linkrate maximum_linkrate; 189 int enable; 190 int wait_phyup_cnt; 191 atomic_t down_cnt; 192 193 /* Trace FIFO */ 194 struct hisi_sas_debugfs_fifo fifo; 195 }; 196 197 struct hisi_sas_port { 198 struct asd_sas_port sas_port; 199 u8 port_attached; 200 u8 id; /* from hw */ 201 }; 202 203 struct hisi_sas_cq { 204 struct hisi_hba *hisi_hba; 205 const struct cpumask *irq_mask; 206 int rd_point; 207 int id; 208 int irq_no; 209 spinlock_t poll_lock; 210 }; 211 212 struct hisi_sas_dq { 213 struct hisi_hba *hisi_hba; 214 struct list_head list; 215 spinlock_t lock; 216 int wr_point; 217 int id; 218 }; 219 220 struct hisi_sas_device { 221 struct hisi_hba *hisi_hba; 222 struct domain_device *sas_device; 223 struct completion *completion; 224 struct hisi_sas_dq *dq; 225 struct list_head list; 226 enum sas_device_type dev_type; 227 enum dev_status dev_status; 228 int device_id; 229 int sata_idx; 230 spinlock_t lock; /* For protecting slots */ 231 }; 232 233 struct hisi_sas_slot { 234 struct list_head entry; 235 struct list_head delivery; 236 struct sas_task *task; 237 struct hisi_sas_port *port; 238 u64 n_elem; 239 u64 n_elem_dif; 240 int dlvry_queue; 241 int dlvry_queue_slot; 242 int cmplt_queue; 243 int cmplt_queue_slot; 244 int abort; 245 int ready; 246 int device_id; 247 void *cmd_hdr; 248 dma_addr_t cmd_hdr_dma; 249 struct timer_list internal_abort_timer; 250 bool is_internal; 251 struct sas_tmf_task *tmf; 252 /* Do not reorder/change members after here */ 253 void *buf; 254 dma_addr_t buf_dma; 255 u16 idx; 256 }; 257 258 struct hisi_sas_iost_itct_cache { 259 u32 data[HISI_SAS_IOST_ITCT_CACHE_DW_SZ]; 260 }; 261 262 enum hisi_sas_debugfs_reg_array_member { 263 DEBUGFS_GLOBAL = 0, 264 DEBUGFS_AXI, 265 DEBUGFS_RAS, 266 DEBUGFS_REGS_NUM 267 }; 268 269 enum hisi_sas_debugfs_cache_type { 270 HISI_SAS_ITCT_CACHE, 271 HISI_SAS_IOST_CACHE, 272 }; 273 274 enum hisi_sas_debugfs_bist_ffe_cfg { 275 FFE_SAS_1_5_GBPS, 276 FFE_SAS_3_0_GBPS, 277 FFE_SAS_6_0_GBPS, 278 FFE_SAS_12_0_GBPS, 279 FFE_RESV, 280 FFE_SATA_1_5_GBPS, 281 FFE_SATA_3_0_GBPS, 282 FFE_SATA_6_0_GBPS, 283 FFE_CFG_MAX 284 }; 285 286 enum hisi_sas_debugfs_bist_fixed_code { 287 FIXED_CODE, 288 FIXED_CODE_1, 289 FIXED_CODE_MAX 290 }; 291 292 enum { 293 HISI_SAS_BIST_CODE_MODE_PRBS7, 294 HISI_SAS_BIST_CODE_MODE_PRBS23, 295 HISI_SAS_BIST_CODE_MODE_PRBS31, 296 HISI_SAS_BIST_CODE_MODE_JTPAT, 297 HISI_SAS_BIST_CODE_MODE_CJTPAT, 298 HISI_SAS_BIST_CODE_MODE_SCRAMBED_0, 299 HISI_SAS_BIST_CODE_MODE_TRAIN, 300 HISI_SAS_BIST_CODE_MODE_TRAIN_DONE, 301 HISI_SAS_BIST_CODE_MODE_HFTP, 302 HISI_SAS_BIST_CODE_MODE_MFTP, 303 HISI_SAS_BIST_CODE_MODE_LFTP, 304 HISI_SAS_BIST_CODE_MODE_FIXED_DATA, 305 }; 306 307 struct hisi_sas_hw { 308 int (*hw_init)(struct hisi_hba *hisi_hba); 309 int (*fw_info_check)(struct hisi_hba *hisi_hba); 310 int (*interrupt_preinit)(struct hisi_hba *hisi_hba); 311 void (*setup_itct)(struct hisi_hba *hisi_hba, 312 struct hisi_sas_device *device); 313 int (*slot_index_alloc)(struct hisi_hba *hisi_hba, 314 struct domain_device *device); 315 struct hisi_sas_device *(*alloc_dev)(struct domain_device *device); 316 void (*sl_notify_ssp)(struct hisi_hba *hisi_hba, int phy_no); 317 void (*start_delivery)(struct hisi_sas_dq *dq); 318 void (*prep_ssp)(struct hisi_hba *hisi_hba, 319 struct hisi_sas_slot *slot); 320 void (*prep_smp)(struct hisi_hba *hisi_hba, 321 struct hisi_sas_slot *slot); 322 void (*prep_stp)(struct hisi_hba *hisi_hba, 323 struct hisi_sas_slot *slot); 324 void (*prep_abort)(struct hisi_hba *hisi_hba, 325 struct hisi_sas_slot *slot); 326 void (*phys_init)(struct hisi_hba *hisi_hba); 327 void (*phy_start)(struct hisi_hba *hisi_hba, int phy_no); 328 void (*phy_disable)(struct hisi_hba *hisi_hba, int phy_no); 329 void (*phy_hard_reset)(struct hisi_hba *hisi_hba, int phy_no); 330 void (*get_events)(struct hisi_hba *hisi_hba, int phy_no); 331 void (*phy_set_linkrate)(struct hisi_hba *hisi_hba, int phy_no, 332 struct sas_phy_linkrates *linkrates); 333 enum sas_linkrate (*phy_get_max_linkrate)(void); 334 int (*clear_itct)(struct hisi_hba *hisi_hba, 335 struct hisi_sas_device *dev); 336 void (*free_device)(struct hisi_sas_device *sas_dev); 337 int (*get_wideport_bitmap)(struct hisi_hba *hisi_hba, int port_id); 338 void (*dereg_device)(struct hisi_hba *hisi_hba, 339 struct domain_device *device); 340 int (*soft_reset)(struct hisi_hba *hisi_hba); 341 u32 (*get_phys_state)(struct hisi_hba *hisi_hba); 342 int (*write_gpio)(struct hisi_hba *hisi_hba, u8 reg_type, 343 u8 reg_index, u8 reg_count, u8 *write_data); 344 void (*wait_cmds_complete_timeout)(struct hisi_hba *hisi_hba, 345 int delay_ms, int timeout_ms); 346 int (*debugfs_snapshot_regs)(struct hisi_hba *hisi_hba); 347 int complete_hdr_size; 348 const struct scsi_host_template *sht; 349 }; 350 351 #define HISI_SAS_MAX_DEBUGFS_DUMP (50) 352 353 struct hisi_sas_debugfs_cq { 354 struct hisi_sas_cq *cq; 355 void *complete_hdr; 356 }; 357 358 struct hisi_sas_debugfs_dq { 359 struct hisi_sas_dq *dq; 360 struct hisi_sas_cmd_hdr *hdr; 361 }; 362 363 struct hisi_sas_debugfs_regs { 364 struct hisi_hba *hisi_hba; 365 u32 *data; 366 }; 367 368 struct hisi_sas_debugfs_port { 369 struct hisi_sas_phy *phy; 370 u32 *data; 371 }; 372 373 struct hisi_sas_debugfs_iost { 374 struct hisi_sas_iost *iost; 375 }; 376 377 struct hisi_sas_debugfs_itct { 378 struct hisi_sas_itct *itct; 379 }; 380 381 struct hisi_sas_debugfs_iost_cache { 382 struct hisi_sas_iost_itct_cache *cache; 383 }; 384 385 struct hisi_sas_debugfs_itct_cache { 386 struct hisi_sas_iost_itct_cache *cache; 387 }; 388 389 struct hisi_hba { 390 /* This must be the first element, used by SHOST_TO_SAS_HA */ 391 struct sas_ha_struct *p; 392 393 struct platform_device *platform_dev; 394 struct pci_dev *pci_dev; 395 struct device *dev; 396 397 int prot_mask; 398 399 void __iomem *regs; 400 void __iomem *sgpio_regs; 401 struct regmap *ctrl; 402 u32 ctrl_reset_reg; 403 u32 ctrl_reset_sts_reg; 404 u32 ctrl_clock_ena_reg; 405 u32 refclk_frequency_mhz; 406 u8 sas_addr[SAS_ADDR_SIZE]; 407 408 int *irq_map; /* v2 hw */ 409 410 int n_phy; 411 spinlock_t lock; 412 struct semaphore sem; 413 414 struct timer_list timer; 415 struct workqueue_struct *wq; 416 417 int slot_index_count; 418 int last_slot_index; 419 int last_dev_id; 420 unsigned long *slot_index_tags; 421 unsigned long reject_stp_links_msk; 422 423 /* SCSI/SAS glue */ 424 struct sas_ha_struct sha; 425 struct Scsi_Host *shost; 426 427 struct hisi_sas_cq cq[HISI_SAS_MAX_QUEUES]; 428 struct hisi_sas_dq dq[HISI_SAS_MAX_QUEUES]; 429 struct hisi_sas_phy phy[HISI_SAS_MAX_PHYS]; 430 struct hisi_sas_port port[HISI_SAS_MAX_PHYS]; 431 432 int queue_count; 433 434 struct hisi_sas_device devices[HISI_SAS_MAX_DEVICES]; 435 struct hisi_sas_cmd_hdr *cmd_hdr[HISI_SAS_MAX_QUEUES]; 436 dma_addr_t cmd_hdr_dma[HISI_SAS_MAX_QUEUES]; 437 void *complete_hdr[HISI_SAS_MAX_QUEUES]; 438 dma_addr_t complete_hdr_dma[HISI_SAS_MAX_QUEUES]; 439 struct hisi_sas_initial_fis *initial_fis; 440 dma_addr_t initial_fis_dma; 441 struct hisi_sas_itct *itct; 442 dma_addr_t itct_dma; 443 struct hisi_sas_iost *iost; 444 dma_addr_t iost_dma; 445 struct hisi_sas_breakpoint *breakpoint; 446 dma_addr_t breakpoint_dma; 447 struct hisi_sas_breakpoint *sata_breakpoint; 448 dma_addr_t sata_breakpoint_dma; 449 struct hisi_sas_slot *slot_info; 450 unsigned long flags; 451 const struct hisi_sas_hw *hw; /* Low level hw interface */ 452 unsigned long sata_dev_bitmap[BITS_TO_LONGS(HISI_SAS_MAX_DEVICES)]; 453 struct work_struct rst_work; 454 u32 phy_state; 455 u32 intr_coal_ticks; /* Time of interrupt coalesce in us */ 456 u32 intr_coal_count; /* Interrupt count to coalesce */ 457 458 int cq_nvecs; 459 460 /* bist */ 461 enum sas_linkrate debugfs_bist_linkrate; 462 int debugfs_bist_code_mode; 463 int debugfs_bist_phy_no; 464 int debugfs_bist_mode; 465 u32 debugfs_bist_cnt; 466 int debugfs_bist_enable; 467 u32 debugfs_bist_ffe[HISI_SAS_MAX_PHYS][FFE_CFG_MAX]; 468 u32 debugfs_bist_fixed_code[FIXED_CODE_MAX]; 469 470 /* debugfs memories */ 471 /* Put Global AXI and RAS Register into register array */ 472 struct hisi_sas_debugfs_regs debugfs_regs[HISI_SAS_MAX_DEBUGFS_DUMP][DEBUGFS_REGS_NUM]; 473 struct hisi_sas_debugfs_port debugfs_port_reg[HISI_SAS_MAX_DEBUGFS_DUMP][HISI_SAS_MAX_PHYS]; 474 struct hisi_sas_debugfs_cq debugfs_cq[HISI_SAS_MAX_DEBUGFS_DUMP][HISI_SAS_MAX_QUEUES]; 475 struct hisi_sas_debugfs_dq debugfs_dq[HISI_SAS_MAX_DEBUGFS_DUMP][HISI_SAS_MAX_QUEUES]; 476 struct hisi_sas_debugfs_iost debugfs_iost[HISI_SAS_MAX_DEBUGFS_DUMP]; 477 struct hisi_sas_debugfs_itct debugfs_itct[HISI_SAS_MAX_DEBUGFS_DUMP]; 478 struct hisi_sas_debugfs_iost_cache debugfs_iost_cache[HISI_SAS_MAX_DEBUGFS_DUMP]; 479 struct hisi_sas_debugfs_itct_cache debugfs_itct_cache[HISI_SAS_MAX_DEBUGFS_DUMP]; 480 481 u64 debugfs_timestamp[HISI_SAS_MAX_DEBUGFS_DUMP]; 482 int debugfs_dump_index; 483 struct dentry *debugfs_dir; 484 struct dentry *debugfs_dump_dentry; 485 struct dentry *debugfs_bist_dentry; 486 struct dentry *debugfs_fifo_dentry; 487 488 int iopoll_q_cnt; 489 }; 490 491 /* Generic HW DMA host memory structures */ 492 /* Delivery queue header */ 493 struct hisi_sas_cmd_hdr { 494 /* dw0 */ 495 __le32 dw0; 496 497 /* dw1 */ 498 __le32 dw1; 499 500 /* dw2 */ 501 __le32 dw2; 502 503 /* dw3 */ 504 __le32 transfer_tags; 505 506 /* dw4 */ 507 __le32 data_transfer_len; 508 509 /* dw5 */ 510 __le32 first_burst_num; 511 512 /* dw6 */ 513 __le32 sg_len; 514 515 /* dw7 */ 516 __le32 dw7; 517 518 /* dw8-9 */ 519 __le64 cmd_table_addr; 520 521 /* dw10-11 */ 522 __le64 sts_buffer_addr; 523 524 /* dw12-13 */ 525 __le64 prd_table_addr; 526 527 /* dw14-15 */ 528 __le64 dif_prd_table_addr; 529 }; 530 531 struct hisi_sas_itct { 532 __le64 qw0; 533 __le64 sas_addr; 534 __le64 qw2; 535 __le64 qw3; 536 __le64 qw4_15[12]; 537 }; 538 539 struct hisi_sas_iost { 540 __le64 qw0; 541 __le64 qw1; 542 __le64 qw2; 543 __le64 qw3; 544 }; 545 546 struct hisi_sas_err_record { 547 u32 data[4]; 548 }; 549 550 struct hisi_sas_initial_fis { 551 struct hisi_sas_err_record err_record; 552 struct dev_to_host_fis fis; 553 u32 rsvd[3]; 554 }; 555 556 struct hisi_sas_breakpoint { 557 u8 data[128]; 558 }; 559 560 struct hisi_sas_sata_breakpoint { 561 struct hisi_sas_breakpoint tag[32]; 562 }; 563 564 struct hisi_sas_sge { 565 __le64 addr; 566 __le32 page_ctrl_0; 567 __le32 page_ctrl_1; 568 __le32 data_len; 569 __le32 data_off; 570 }; 571 572 struct hisi_sas_command_table_smp { 573 u8 bytes[44]; 574 }; 575 576 struct hisi_sas_command_table_stp { 577 struct host_to_dev_fis command_fis; 578 u8 dummy[12]; 579 u8 atapi_cdb[ATAPI_CDB_LEN]; 580 }; 581 582 #define HISI_SAS_SGE_PAGE_CNT (124) 583 struct hisi_sas_sge_page { 584 struct hisi_sas_sge sge[HISI_SAS_SGE_PAGE_CNT]; 585 } __aligned(16); 586 587 #define HISI_SAS_SGE_DIF_PAGE_CNT HISI_SAS_SGE_PAGE_CNT 588 struct hisi_sas_sge_dif_page { 589 struct hisi_sas_sge sge[HISI_SAS_SGE_DIF_PAGE_CNT]; 590 } __aligned(16); 591 592 struct hisi_sas_command_table_ssp { 593 struct ssp_frame_hdr hdr; 594 union { 595 struct { 596 struct ssp_command_iu task; 597 u32 prot[7]; 598 }; 599 struct ssp_tmf_iu ssp_task; 600 struct xfer_rdy_iu xfer_rdy; 601 struct ssp_response_iu ssp_res; 602 } u; 603 }; 604 605 union hisi_sas_command_table { 606 struct hisi_sas_command_table_ssp ssp; 607 struct hisi_sas_command_table_smp smp; 608 struct hisi_sas_command_table_stp stp; 609 } __aligned(16); 610 611 struct hisi_sas_status_buffer { 612 struct hisi_sas_err_record err; 613 u8 iu[1024]; 614 } __aligned(16); 615 616 struct hisi_sas_slot_buf_table { 617 struct hisi_sas_status_buffer status_buffer; 618 union hisi_sas_command_table command_header; 619 struct hisi_sas_sge_page sge_page; 620 }; 621 622 struct hisi_sas_slot_dif_buf_table { 623 struct hisi_sas_slot_buf_table slot_buf; 624 struct hisi_sas_sge_dif_page sge_dif_page; 625 }; 626 627 extern struct scsi_transport_template *hisi_sas_stt; 628 629 extern bool hisi_sas_debugfs_enable; 630 extern u32 hisi_sas_debugfs_dump_count; 631 extern struct dentry *hisi_sas_debugfs_dir; 632 633 extern void hisi_sas_stop_phys(struct hisi_hba *hisi_hba); 634 extern int hisi_sas_alloc(struct hisi_hba *hisi_hba); 635 extern void hisi_sas_free(struct hisi_hba *hisi_hba); 636 extern u8 hisi_sas_get_ata_protocol(struct host_to_dev_fis *fis, 637 int direction); 638 extern struct hisi_sas_port *to_hisi_sas_port(struct asd_sas_port *sas_port); 639 extern void hisi_sas_sata_done(struct sas_task *task, 640 struct hisi_sas_slot *slot); 641 extern int hisi_sas_get_fw_info(struct hisi_hba *hisi_hba); 642 extern int hisi_sas_probe(struct platform_device *pdev, 643 const struct hisi_sas_hw *ops); 644 extern void hisi_sas_remove(struct platform_device *pdev); 645 646 int hisi_sas_sdev_configure(struct scsi_device *sdev, struct queue_limits *lim); 647 extern int hisi_sas_sdev_init(struct scsi_device *sdev); 648 extern int hisi_sas_scan_finished(struct Scsi_Host *shost, unsigned long time); 649 extern void hisi_sas_scan_start(struct Scsi_Host *shost); 650 extern int hisi_sas_host_reset(struct Scsi_Host *shost, int reset_type); 651 extern void hisi_sas_phy_enable(struct hisi_hba *hisi_hba, int phy_no, 652 int enable); 653 extern void hisi_sas_phy_down(struct hisi_hba *hisi_hba, int phy_no, int rdy, 654 gfp_t gfp_flags); 655 extern void hisi_sas_phy_bcast(struct hisi_sas_phy *phy); 656 extern void hisi_sas_slot_task_free(struct hisi_hba *hisi_hba, 657 struct sas_task *task, 658 struct hisi_sas_slot *slot, 659 bool need_lock); 660 extern void hisi_sas_init_mem(struct hisi_hba *hisi_hba); 661 extern void hisi_sas_rst_work_handler(struct work_struct *work); 662 extern void hisi_sas_sync_rst_work_handler(struct work_struct *work); 663 extern void hisi_sas_phy_oob_ready(struct hisi_hba *hisi_hba, int phy_no); 664 extern bool hisi_sas_notify_phy_event(struct hisi_sas_phy *phy, 665 enum hisi_sas_phy_event event); 666 extern void hisi_sas_release_tasks(struct hisi_hba *hisi_hba); 667 extern u8 hisi_sas_get_prog_phy_linkrate_mask(enum sas_linkrate max); 668 extern void hisi_sas_sync_cqs(struct hisi_hba *hisi_hba); 669 extern void hisi_sas_sync_poll_cqs(struct hisi_hba *hisi_hba); 670 extern void hisi_sas_controller_reset_prepare(struct hisi_hba *hisi_hba); 671 extern void hisi_sas_controller_reset_done(struct hisi_hba *hisi_hba); 672 #endif 673