Home
last modified time | relevance | path

Searched refs:rdmsr (Results 1 – 25 of 33) sorted by relevance

12

/titanic_50/usr/src/cmd/mdb/intel/amd64/kmdb/
H A Dkmdb_asmutil.s69 rdmsr(uint32_t addr, uint64_t *retp)
74 ENTRY(rdmsr)
76 rdmsr
80 SET_SIZE(rdmsr)
/titanic_50/usr/src/uts/i86pc/os/cpupm/
H A Dturbo.c109 mcnt = rdmsr(IA32_MPERF_MSR); in update_turbo_info()
110 acnt = rdmsr(IA32_APERF_MSR); in update_turbo_info()
128 mcnt = rdmsr(IA32_MPERF_MSR); in get_turbo_info()
129 acnt = rdmsr(IA32_APERF_MSR); in get_turbo_info()
H A Dcpupm_throttle.c95 reg = rdmsr(IA32_CLOCK_MODULATION_MSR); in write_ctrl()
130 reg = rdmsr(IA32_CLOCK_MODULATION_MSR); in read_status()
H A Dspeedstep.c106 reg = rdmsr(IA32_PERF_CTL_MSR); in write_ctrl()
/titanic_50/usr/src/uts/i86pc/io/pcplusmp/
H A Dapic_regops.c161 i = (uint64_t)(rdmsr(REG_X2APIC_BASE_MSR + (msr >> 2)) & 0xffffffff); in local_x2apic_read()
171 tmp = rdmsr(REG_X2APIC_BASE_MSR + (msr >> 2)); in local_x2apic_write()
183 return (rdmsr(REG_X2APIC_BASE_MSR + (APIC_TASK_REG >> 2))); in get_local_x2apic_pri()
263 apic_base_msr = rdmsr(REG_APIC_BASE_MSR); in apic_enable_x2apic()
282 apic_base_msr = rdmsr(REG_APIC_BASE_MSR); in apic_local_mode()
H A Dapic_timer.c312 ticks = rdmsr(IA32_DEADLINE_TSC_MSR); in deadline_timer_enable()
/titanic_50/usr/src/uts/i86pc/ml/
H A Dbios_call_src.s135 rdmsr
143 rdmsr
151 rdmsr
238 rdmsr
359 rdmsr
H A Dmpcore.s170 rdmsr
322 rdmsr
424 rdmsr
515 rdmsr
H A Dcpr_wakecode.s142 rdmsr
151 rdmsr
156 rdmsr
380 rdmsr
669 rdmsr
1087 rdmsr
H A Dfb_swtch_src.s245 rdmsr
/titanic_50/usr/src/cmd/mdb/intel/kmdb/
H A Dkmdb_asmutil.h41 extern void rdmsr(uint32_t, uint64_t *);
H A Dkvm_isadep.c330 if (kmt_rwmsr(addr, &val, rdmsr) < 0) { in kmt_rdmsr()
365 if (kmt_rwmsr(msr->msr_num, &val, rdmsr) < 0) in kmt_msr_validate()
/titanic_50/usr/src/uts/i86pc/dboot/
H A Ddboot_grub.s247 rdmsr
264 rdmsr
/titanic_50/usr/src/uts/i86pc/os/
H A Dmp_startup.c771 if (((rdmsr(MSR_AMD_HWCR) & AMD_HWCR_TLBCACHEDIS) == 0) || in do_erratum_298()
772 ((rdmsr(MSR_AMD_BU_CFG) & AMD_BU_CFG_E298) == 0)) { in do_erratum_298()
783 (((rdmsr(MSR_AMD_HWCR) & AMD_HWCR_TLBCACHEDIS) == 0) || in do_erratum_298()
784 ((rdmsr(MSR_AMD_BU_CFG) & AMD_BU_CFG_E298) == 0))) { in do_erratum_298()
1212 rdmsr(MSR_AMD_DE_CFG) | AMD_DE_CFG_E721); in workaround_errata()
2065 wrmsr(MSR_AMD_EFER, rdmsr(MSR_AMD_EFER) | in cpu_asysc_enable()
2079 wrmsr(MSR_AMD_EFER, rdmsr(MSR_AMD_EFER) & in cpu_asysc_disable()
H A Dmach_kdi.c166 old = (uintptr_t)rdmsr(MSR_AMD_GSBASE); in boot_kdi_tmpinit()
H A Dpci_mech1_amd.c75 wrmsr(MSR_AMD_NB_CFG, rdmsr(MSR_AMD_NB_CFG) | AMD_GH_NB_CFG_EN_ECS); in pci_check_amd_ioecs()
H A Dmicrocode.c887 uinfop->cui_rev = rdmsr(MSR_AMD_PATCHLEVEL); in ucode_read_rev_amd()
902 uinfop->cui_rev = (rdmsr(MSR_INTC_UCODE_REV) >> INTC_UCODE_REV_SHIFT); in ucode_read_rev_intel()
1187 uinfop->cui_platid = 1 << ((rdmsr(MSR_INTC_PLATFORM_ID) >> in ucode_check()
/titanic_50/usr/src/uts/intel/amd64/sys/
H A Dprivregs.h133 rdmsr; \
137 rdmsr; \
/titanic_50/usr/src/grub/grub-0.97/netboot/
H A Dcpu.h193 #define rdmsr(msr,val1,val2) \ macro
/titanic_50/usr/src/uts/intel/pcbe/
H A Dcore_pcbe.c179 (value) = rdmsr((msr)); \
180 DTRACE_PROBE2(rdmsr, uint64_t, (msr), uint64_t, (value));
1461 curpic = rdmsr(cfg->core_pmc); in core_pcbe_sample()
H A Dp4_pcbe.c608 if (rdmsr(p4_ctrs[i].pc_ctladdr) & CCCR_OVF) in p4_pcbe_overflow_bitmap()
1010 curpic[i] = rdmsr(p4_ctrs[i].pc_caddr); in p4_pcbe_sample()
H A Dopteron_pcbe.c896 curpic[i] = rdmsr(opd.opd_picf(i)); in opt_pcbe_sample()
/titanic_50/usr/src/uts/intel/kdi/amd64/
H A Dkdi_asm.s90 rdmsr; \
559 rdmsr /* addr in %ecx, value into %edx:%eax */
/titanic_50/usr/src/uts/intel/ia32/ml/
H A Di86_subr.s2878 rdmsr(uint_t r)
2916 ENTRY(rdmsr)
2918 rdmsr
2922 SET_SIZE(rdmsr)
2938 rdmsr
2979 ENTRY(rdmsr)
2981 rdmsr
2983 SET_SIZE(rdmsr)
2999 rdmsr
3086 rdmsr; \
/titanic_50/usr/src/uts/intel/sys/
H A Dx86_archext.h720 extern uint64_t rdmsr(uint_t);

12