xref: /titanic_50/usr/src/uts/intel/sys/x86_archext.h (revision 3db3a4ac8d5c81055f03a962e4d709dc5e13e2df)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
227417cfdeSKuriakose Kuruvilla  * Copyright (c) 1995, 2010, Oracle and/or its affiliates. All rights reserved.
23cfe84b82SMatt Amdur  * Copyright (c) 2011 by Delphix. All rights reserved.
247c478bd9Sstevel@tonic-gate  */
25cef70d2cSBill Holler /*
2641afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * Copyright (c) 2010, Intel Corporation.
27cef70d2cSBill Holler  * All rights reserved.
28cef70d2cSBill Holler  */
29faa20166SBryan Cantrill /*
308ec00837SJohn Levon  * Copyright 2018 Joyent, Inc.
3179321794SJens Elkner  * Copyright 2012 Jens Elkner <jel+illumos@cs.uni-magdeburg.de>
3279321794SJens Elkner  * Copyright 2012 Hans Rosenfeld <rosenfeld@grumpf.hope-2000.org>
336eedf6a5SJosef 'Jeff' Sipek  * Copyright 2014 Josef 'Jeff' Sipek <jeffpc@josefsipek.net>
34cb2c0b16SYuri Pankov  * Copyright 2018 Nexenta Systems, Inc.
35faa20166SBryan Cantrill  */
367c478bd9Sstevel@tonic-gate 
377c478bd9Sstevel@tonic-gate #ifndef _SYS_X86_ARCHEXT_H
387c478bd9Sstevel@tonic-gate #define	_SYS_X86_ARCHEXT_H
397c478bd9Sstevel@tonic-gate 
407c478bd9Sstevel@tonic-gate #if !defined(_ASM)
417c478bd9Sstevel@tonic-gate #include <sys/regset.h>
427c478bd9Sstevel@tonic-gate #include <sys/processor.h>
437c478bd9Sstevel@tonic-gate #include <vm/seg_enum.h>
447c478bd9Sstevel@tonic-gate #include <vm/page.h>
457c478bd9Sstevel@tonic-gate #endif	/* _ASM */
467c478bd9Sstevel@tonic-gate 
477c478bd9Sstevel@tonic-gate #ifdef	__cplusplus
487c478bd9Sstevel@tonic-gate extern "C" {
497c478bd9Sstevel@tonic-gate #endif
507c478bd9Sstevel@tonic-gate 
517c478bd9Sstevel@tonic-gate /*
527c478bd9Sstevel@tonic-gate  * cpuid instruction feature flags in %edx (standard function 1)
537c478bd9Sstevel@tonic-gate  */
547c478bd9Sstevel@tonic-gate 
557c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_FPU	0x00000001	/* x87 fpu present */
567c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_VME	0x00000002	/* virtual-8086 extension */
577c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_DE	0x00000004	/* debugging extensions */
587c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSE	0x00000008	/* page size extension */
597c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_TSC	0x00000010	/* time stamp counter */
607c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MSR	0x00000020	/* rdmsr and wrmsr */
617c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PAE	0x00000040	/* physical addr extension */
627c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MCE	0x00000080	/* machine check exception */
637c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_CX8	0x00000100	/* cmpxchg8b instruction */
647c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_APIC	0x00000200	/* local APIC */
657c478bd9Sstevel@tonic-gate 						/* 0x400 - reserved */
667c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SEP	0x00000800	/* sysenter and sysexit */
677c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MTRR	0x00001000	/* memory type range reg */
687c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PGE	0x00002000	/* page global enable */
697c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MCA	0x00004000	/* machine check arch */
707c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_CMOV	0x00008000	/* conditional move insns */
717c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PAT	0x00010000	/* page attribute table */
727c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSE36	0x00020000	/* 36-bit pagesize extension */
737c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSN	0x00040000	/* processor serial number */
747c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_CLFSH	0x00080000	/* clflush instruction */
757c478bd9Sstevel@tonic-gate 						/* 0x100000 - reserved */
767c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_DS	0x00200000	/* debug store exists */
777c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_ACPI	0x00400000	/* monitoring + clock ctrl */
787c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MMX	0x00800000	/* MMX instructions */
797c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_FXSR	0x01000000	/* fxsave and fxrstor */
807c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SSE	0x02000000	/* streaming SIMD extensions */
817c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SSE2	0x04000000	/* SSE extensions */
827c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SS	0x08000000	/* self-snoop */
837c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_HTT	0x10000000	/* Hyper Thread Technology */
847c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_TM	0x20000000	/* thermal monitoring */
85ae115bc7Smrj #define	CPUID_INTC_EDX_IA64	0x40000000	/* Itanium emulating IA32 */
867c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PBE	0x80000000	/* Pending Break Enable */
877c478bd9Sstevel@tonic-gate 
887c478bd9Sstevel@tonic-gate /*
897c478bd9Sstevel@tonic-gate  * cpuid instruction feature flags in %ecx (standard function 1)
907c478bd9Sstevel@tonic-gate  */
917c478bd9Sstevel@tonic-gate 
927c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_SSE3	0x00000001	/* Yet more SSE extensions */
93a50a8b93SKuriakose Kuruvilla #define	CPUID_INTC_ECX_PCLMULQDQ 0x00000002 	/* PCLMULQDQ insn */
948ec00837SJohn Levon #define	CPUID_INTC_ECX_DTES64	0x00000004	/* 64-bit DS area */
957c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_MON	0x00000008	/* MONITOR/MWAIT */
967c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_DSCPL	0x00000010	/* CPL-qualified debug store */
97ae115bc7Smrj #define	CPUID_INTC_ECX_VMX	0x00000020	/* Hardware VM extensions */
98ae115bc7Smrj #define	CPUID_INTC_ECX_SMX	0x00000040	/* Secure mode extensions */
997c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_EST	0x00000080	/* enhanced SpeedStep */
1007c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_TM2	0x00000100	/* thermal monitoring */
101ae115bc7Smrj #define	CPUID_INTC_ECX_SSSE3	0x00000200	/* Supplemental SSE3 insns */
1027c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_CID	0x00000400	/* L1 context ID */
1037c478bd9Sstevel@tonic-gate 						/* 0x00000800 - reserved */
104245ac945SRobert Mustacchi #define	CPUID_INTC_ECX_FMA	0x00001000	/* Fused Multiply Add */
105ae115bc7Smrj #define	CPUID_INTC_ECX_CX16	0x00002000	/* cmpxchg16 */
106ae115bc7Smrj #define	CPUID_INTC_ECX_ETPRD	0x00004000	/* extended task pri messages */
1078ec00837SJohn Levon #define	CPUID_INTC_ECX_PDCM	0x00008000	/* Perf/Debug Capability MSR */
108ae115bc7Smrj 						/* 0x00010000 - reserved */
1098ec00837SJohn Levon #define	CPUID_INTC_ECX_PCID	0x00020000	/* process-context ids */
110ae115bc7Smrj #define	CPUID_INTC_ECX_DCA	0x00040000	/* direct cache access */
111d0f8ff6eSkk208521 #define	CPUID_INTC_ECX_SSE4_1	0x00080000	/* SSE4.1 insns */
112d0f8ff6eSkk208521 #define	CPUID_INTC_ECX_SSE4_2	0x00100000	/* SSE4.2 insns */
1136eedf6a5SJosef 'Jeff' Sipek #define	CPUID_INTC_ECX_X2APIC	0x00200000	/* x2APIC */
1145087e485SKrishnendu Sadhukhan - Sun Microsystems #define	CPUID_INTC_ECX_MOVBE	0x00400000	/* MOVBE insn */
115f8801251Skk208521 #define	CPUID_INTC_ECX_POPCNT	0x00800000	/* POPCNT insn */
1168ec00837SJohn Levon #define	CPUID_INTC_ECX_TSCDL	0x01000000	/* Deadline TSC */
117a50a8b93SKuriakose Kuruvilla #define	CPUID_INTC_ECX_AES	0x02000000	/* AES insns */
1187af88ac7SKuriakose Kuruvilla #define	CPUID_INTC_ECX_XSAVE	0x04000000	/* XSAVE/XRESTOR insns */
1197af88ac7SKuriakose Kuruvilla #define	CPUID_INTC_ECX_OSXSAVE	0x08000000	/* OS supports XSAVE insns */
1207af88ac7SKuriakose Kuruvilla #define	CPUID_INTC_ECX_AVX	0x10000000	/* AVX supported */
121ebb8ac07SRobert Mustacchi #define	CPUID_INTC_ECX_F16C	0x20000000	/* F16C supported */
122ebb8ac07SRobert Mustacchi #define	CPUID_INTC_ECX_RDRAND	0x40000000	/* RDRAND supported */
12379ec9da8SYuri Pankov #define	CPUID_INTC_ECX_HV	0x80000000	/* Hypervisor */
1247c478bd9Sstevel@tonic-gate 
1257c478bd9Sstevel@tonic-gate /*
1267c478bd9Sstevel@tonic-gate  * cpuid instruction feature flags in %edx (extended function 0x80000001)
1277c478bd9Sstevel@tonic-gate  */
1287c478bd9Sstevel@tonic-gate 
1297c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_FPU	0x00000001	/* x87 fpu present */
1307c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_VME	0x00000002	/* virtual-8086 extension */
1317c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_DE	0x00000004	/* debugging extensions */
1327c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PSE	0x00000008	/* page size extensions */
1337c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_TSC	0x00000010	/* time stamp counter */
1347c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MSR	0x00000020	/* rdmsr and wrmsr */
1357c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PAE	0x00000040	/* physical addr extension */
1367c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MCE	0x00000080	/* machine check exception */
1377c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_CX8	0x00000100	/* cmpxchg8b instruction */
1387c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_APIC	0x00000200	/* local APIC */
1397c478bd9Sstevel@tonic-gate 						/* 0x00000400 - sysc on K6m6 */
1407c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_SYSC	0x00000800	/* AMD: syscall and sysret */
1417c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MTRR	0x00001000	/* memory type and range reg */
1427c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PGE	0x00002000	/* page global enable */
1437c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MCA	0x00004000	/* machine check arch */
1447c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_CMOV	0x00008000	/* conditional move insns */
145ae115bc7Smrj #define	CPUID_AMD_EDX_PAT	0x00010000	/* K7: page attribute table */
146ae115bc7Smrj #define	CPUID_AMD_EDX_FCMOV	0x00010000	/* FCMOVcc etc. */
1477c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PSE36	0x00020000	/* 36-bit pagesize extension */
1487c478bd9Sstevel@tonic-gate 				/* 0x00040000 - reserved */
1497c478bd9Sstevel@tonic-gate 				/* 0x00080000 - reserved */
1507c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_NX	0x00100000	/* AMD: no-execute page prot */
1517c478bd9Sstevel@tonic-gate 				/* 0x00200000 - reserved */
1527c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MMXamd	0x00400000	/* AMD: MMX extensions */
1537c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MMX	0x00800000	/* MMX instructions */
1547c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_FXSR	0x01000000	/* fxsave and fxrstor */
155ae115bc7Smrj #define	CPUID_AMD_EDX_FFXSR	0x02000000	/* fast fxsave/fxrstor */
15602bc52beSkchow #define	CPUID_AMD_EDX_1GPG	0x04000000	/* 1GB page */
157ae115bc7Smrj #define	CPUID_AMD_EDX_TSCP	0x08000000	/* rdtscp instruction */
1587c478bd9Sstevel@tonic-gate 				/* 0x10000000 - reserved */
1597c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_LM	0x20000000	/* AMD: long mode */
1607c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_3DNowx	0x40000000	/* AMD: extensions to 3DNow! */
1617c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_3DNow	0x80000000	/* AMD: 3DNow! instructions */
1627c478bd9Sstevel@tonic-gate 
163*3db3a4acSRobert Mustacchi /*
164*3db3a4acSRobert Mustacchi  * AMD extended function 0x80000001 %ecx
165*3db3a4acSRobert Mustacchi  */
166*3db3a4acSRobert Mustacchi 
167ae115bc7Smrj #define	CPUID_AMD_ECX_AHF64	0x00000001	/* LAHF and SAHF in long mode */
168ae115bc7Smrj #define	CPUID_AMD_ECX_CMP_LGCY	0x00000002	/* AMD: multicore chip */
169ae115bc7Smrj #define	CPUID_AMD_ECX_SVM	0x00000004	/* AMD: secure VM */
170ae115bc7Smrj #define	CPUID_AMD_ECX_EAS	0x00000008	/* extended apic space */
171ae115bc7Smrj #define	CPUID_AMD_ECX_CR8D	0x00000010	/* AMD: 32-bit mov %cr8 */
172f8801251Skk208521 #define	CPUID_AMD_ECX_LZCNT	0x00000020	/* AMD: LZCNT insn */
173f8801251Skk208521 #define	CPUID_AMD_ECX_SSE4A	0x00000040	/* AMD: SSE4A insns */
174512cf780Skchow #define	CPUID_AMD_ECX_MAS	0x00000080	/* AMD: MisAlignSse mnode */
175512cf780Skchow #define	CPUID_AMD_ECX_3DNP	0x00000100	/* AMD: 3DNowPrefectch */
176512cf780Skchow #define	CPUID_AMD_ECX_OSVW	0x00000200	/* AMD: OSVW */
177512cf780Skchow #define	CPUID_AMD_ECX_IBS	0x00000400	/* AMD: IBS */
1788ec00837SJohn Levon #define	CPUID_AMD_ECX_SSE5	0x00000800	/* AMD: Extended AVX */
179512cf780Skchow #define	CPUID_AMD_ECX_SKINIT	0x00001000	/* AMD: SKINIT */
180512cf780Skchow #define	CPUID_AMD_ECX_WDT	0x00002000	/* AMD: WDT */
1818ec00837SJohn Levon 				/* 0x00004000 - reserved */
1828ec00837SJohn Levon #define	CPUID_AMD_ECX_LWP	0x00008000	/* AMD: Lightweight profiling */
1838ec00837SJohn Levon #define	CPUID_AMD_ECX_FMA4	0x00010000	/* AMD: 4-operand FMA support */
1848ec00837SJohn Levon 				/* 0x00020000 - reserved */
1858ec00837SJohn Levon 				/* 0x00040000 - reserved */
1868ec00837SJohn Levon #define	CPUID_AMD_ECX_NIDMSR	0x00080000	/* AMD: Node ID MSR */
1878ec00837SJohn Levon 				/* 0x00100000 - reserved */
1888ec00837SJohn Levon #define	CPUID_AMD_ECX_TBM	0x00200000	/* AMD: trailing bit manips. */
1897660e73fSHans Rosenfeld #define	CPUID_AMD_ECX_TOPOEXT	0x00400000	/* AMD: Topology Extensions */
190f6b7634dSMarcel Telka #define	CPUID_AMD_ECX_PCEC	0x00800000	/* AMD: Core ext perf counter */
1917c478bd9Sstevel@tonic-gate 
192ae115bc7Smrj /*
193ae115bc7Smrj  * Intel now seems to have claimed part of the "extended" function
194ae115bc7Smrj  * space that we previously for non-Intel implementors to use.
195ae115bc7Smrj  * More excitingly still, they've claimed bit 20 to mean LAHF/SAHF
196ae115bc7Smrj  * is available in long mode i.e. what AMD indicate using bit 0.
197ae115bc7Smrj  * On the other hand, everything else is labelled as reserved.
198ae115bc7Smrj  */
199ae115bc7Smrj #define	CPUID_INTC_ECX_AHF64	0x00100000	/* LAHF and SAHF in long mode */
200ae115bc7Smrj 
201245ac945SRobert Mustacchi /*
202245ac945SRobert Mustacchi  * Intel also uses cpuid leaf 7 to have additional instructions and features.
203799823bbSRobert Mustacchi  * Like some other leaves, but unlike the current ones we care about, it
204245ac945SRobert Mustacchi  * requires us to specify both a leaf in %eax and a sub-leaf in %ecx. To deal
205245ac945SRobert Mustacchi  * with the potential use of additional sub-leaves in the future, we now
206245ac945SRobert Mustacchi  * specifically label the EBX features with their leaf and sub-leaf.
207245ac945SRobert Mustacchi  */
208245ac945SRobert Mustacchi #define	CPUID_INTC_EBX_7_0_BMI1		0x00000008	/* BMI1 instrs */
209245ac945SRobert Mustacchi #define	CPUID_INTC_EBX_7_0_AVX2		0x00000020	/* AVX2 supported */
210799823bbSRobert Mustacchi #define	CPUID_INTC_EBX_7_0_SMEP		0x00000080	/* SMEP in CR4 */
211a3623a38SRobert Mustacchi #define	CPUID_INTC_EBX_7_0_BMI2		0x00000100	/* BMI2 instrs */
212a3623a38SRobert Mustacchi #define	CPUID_INTC_EBX_7_0_RDSEED	0x00040000	/* RDSEED instr */
213a3623a38SRobert Mustacchi #define	CPUID_INTC_EBX_7_0_ADX		0x00080000	/* ADX instrs */
21430f96cb7SMarcel Telka #define	CPUID_INTC_EBX_7_0_SHA		0x20000000	/* SHA extensions */
2157c478bd9Sstevel@tonic-gate 
2161d03c31eSjohnlev #define	REG_PAT			0x277
2177c478bd9Sstevel@tonic-gate #define	REG_TSC			0x10	/* timestamp counter */
2187c478bd9Sstevel@tonic-gate #define	REG_APIC_BASE_MSR	0x1b
219b6917abeSmishra #define	REG_X2APIC_BASE_MSR	0x800	/* The MSR address offset of x2APIC */
2207c478bd9Sstevel@tonic-gate 
221e774b42bSBill Holler #if !defined(__xpv)
222e774b42bSBill Holler /*
223e774b42bSBill Holler  * AMD C1E
224e774b42bSBill Holler  */
225e774b42bSBill Holler #define	MSR_AMD_INT_PENDING_CMP_HALT	0xC0010055
226e774b42bSBill Holler #define	AMD_ACTONCMPHALT_SHIFT	27
227e774b42bSBill Holler #define	AMD_ACTONCMPHALT_MASK	3
228e774b42bSBill Holler #endif
229e774b42bSBill Holler 
2307c478bd9Sstevel@tonic-gate #define	MSR_DEBUGCTL		0x1d9
2317c478bd9Sstevel@tonic-gate 
2327c478bd9Sstevel@tonic-gate #define	DEBUGCTL_LBR		0x01
2337c478bd9Sstevel@tonic-gate #define	DEBUGCTL_BTF		0x02
2347c478bd9Sstevel@tonic-gate 
2357c478bd9Sstevel@tonic-gate /* Intel P6, AMD */
2367c478bd9Sstevel@tonic-gate #define	MSR_LBR_FROM		0x1db
2377c478bd9Sstevel@tonic-gate #define	MSR_LBR_TO		0x1dc
2387c478bd9Sstevel@tonic-gate #define	MSR_LEX_FROM		0x1dd
2397c478bd9Sstevel@tonic-gate #define	MSR_LEX_TO		0x1de
2407c478bd9Sstevel@tonic-gate 
2417c478bd9Sstevel@tonic-gate /* Intel P4 (pre-Prescott, non P4 M) */
2427c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_TOS	0x1da
2437c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_0		0x1db
2447c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_1		0x1dc
2457c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_2		0x1dd
2467c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_3		0x1de
2477c478bd9Sstevel@tonic-gate 
2487c478bd9Sstevel@tonic-gate /* Intel Pentium M */
2497c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_TOS	0x1c9
2507c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_0		0x040
2517c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_1		0x041
2527c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_2		0x042
2537c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_3		0x043
2547c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_4		0x044
2557c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_5		0x045
2567c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_6		0x046
2577c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_7		0x047
2587c478bd9Sstevel@tonic-gate 
2597c478bd9Sstevel@tonic-gate /* Intel P4 (Prescott) */
2607c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TOS	0x1da
2617c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_0	0x680
2627c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_1	0x681
2637c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_2	0x682
2647c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_3	0x683
2657c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_4	0x684
2667c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_5	0x685
2677c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_6	0x686
2687c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_7	0x687
2697c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_8 	0x688
2707c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_9	0x689
2717c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_10	0x68a
2727c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_11 	0x68b
2737c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_12	0x68c
2747c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_13	0x68d
2757c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_14	0x68e
2767c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_15	0x68f
2777c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_0	0x6c0
2787c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_1	0x6c1
2797c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_2	0x6c2
2807c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_3	0x6c3
2817c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_4	0x6c4
2827c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_5	0x6c5
2837c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_6	0x6c6
2847c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_7	0x6c7
2857c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_8	0x6c8
2867c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_9 	0x6c9
2877c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_10	0x6ca
2887c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_11	0x6cb
2897c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_12	0x6cc
2907c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_13	0x6cd
2917c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_14	0x6ce
2927c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_15	0x6cf
2937c478bd9Sstevel@tonic-gate 
2947c478bd9Sstevel@tonic-gate #define	MCI_CTL_VALUE		0xffffffff
2957c478bd9Sstevel@tonic-gate 
2967c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_UC		0
2977c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WC		1
2987c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WT		4
2997c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WP		5
3007c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WB		6
3011d03c31eSjohnlev #define	MTRR_TYPE_UC_		7
3027c478bd9Sstevel@tonic-gate 
3037c478bd9Sstevel@tonic-gate /*
3041d03c31eSjohnlev  * For Solaris we set up the page attritubute table in the following way:
3051d03c31eSjohnlev  * PAT0	Write-Back
3067c478bd9Sstevel@tonic-gate  * PAT1	Write-Through
3071d03c31eSjohnlev  * PAT2	Unchacheable-
3087c478bd9Sstevel@tonic-gate  * PAT3	Uncacheable
3091d03c31eSjohnlev  * PAT4 Write-Back
3101d03c31eSjohnlev  * PAT5	Write-Through
3117c478bd9Sstevel@tonic-gate  * PAT6	Write-Combine
3127c478bd9Sstevel@tonic-gate  * PAT7 Uncacheable
3131d03c31eSjohnlev  * The only difference from h/w default is entry 6.
3147c478bd9Sstevel@tonic-gate  */
3157c478bd9Sstevel@tonic-gate #define	PAT_DEFAULT_ATTRIBUTE			\
3161d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WB |		\
3171d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WT << 8) |		\
3181d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_UC_ << 16) |	\
3191d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_UC << 24) |	\
3201d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WB << 32) |	\
3211d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WT << 40) |	\
3221d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WC << 48) |	\
3231d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_UC << 56))
3247c478bd9Sstevel@tonic-gate 
3257417cfdeSKuriakose Kuruvilla #define	X86FSET_LARGEPAGE	0
3267417cfdeSKuriakose Kuruvilla #define	X86FSET_TSC		1
3277417cfdeSKuriakose Kuruvilla #define	X86FSET_MSR		2
3287417cfdeSKuriakose Kuruvilla #define	X86FSET_MTRR		3
3297417cfdeSKuriakose Kuruvilla #define	X86FSET_PGE		4
3307417cfdeSKuriakose Kuruvilla #define	X86FSET_DE		5
3317417cfdeSKuriakose Kuruvilla #define	X86FSET_CMOV		6
3327417cfdeSKuriakose Kuruvilla #define	X86FSET_MMX		7
3337417cfdeSKuriakose Kuruvilla #define	X86FSET_MCA		8
3347417cfdeSKuriakose Kuruvilla #define	X86FSET_PAE		9
3357417cfdeSKuriakose Kuruvilla #define	X86FSET_CX8		10
3367417cfdeSKuriakose Kuruvilla #define	X86FSET_PAT		11
3377417cfdeSKuriakose Kuruvilla #define	X86FSET_SEP		12
3387417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE		13
3397417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE2		14
3407417cfdeSKuriakose Kuruvilla #define	X86FSET_HTT		15
3417417cfdeSKuriakose Kuruvilla #define	X86FSET_ASYSC		16
3427417cfdeSKuriakose Kuruvilla #define	X86FSET_NX		17
3437417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE3		18
3447417cfdeSKuriakose Kuruvilla #define	X86FSET_CX16		19
3457417cfdeSKuriakose Kuruvilla #define	X86FSET_CMP		20
3467417cfdeSKuriakose Kuruvilla #define	X86FSET_TSCP		21
3477417cfdeSKuriakose Kuruvilla #define	X86FSET_MWAIT		22
3487417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE4A		23
3497417cfdeSKuriakose Kuruvilla #define	X86FSET_CPUID		24
3507417cfdeSKuriakose Kuruvilla #define	X86FSET_SSSE3		25
3517417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE4_1		26
3527417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE4_2		27
3537417cfdeSKuriakose Kuruvilla #define	X86FSET_1GPG		28
3547417cfdeSKuriakose Kuruvilla #define	X86FSET_CLFSH		29
3557417cfdeSKuriakose Kuruvilla #define	X86FSET_64		30
3567417cfdeSKuriakose Kuruvilla #define	X86FSET_AES		31
3577417cfdeSKuriakose Kuruvilla #define	X86FSET_PCLMULQDQ	32
3587af88ac7SKuriakose Kuruvilla #define	X86FSET_XSAVE		33
3597af88ac7SKuriakose Kuruvilla #define	X86FSET_AVX		34
360faa20166SBryan Cantrill #define	X86FSET_VMX		35
361faa20166SBryan Cantrill #define	X86FSET_SVM		36
3627660e73fSHans Rosenfeld #define	X86FSET_TOPOEXT		37
363ebb8ac07SRobert Mustacchi #define	X86FSET_F16C		38
364ebb8ac07SRobert Mustacchi #define	X86FSET_RDRAND		39
3656eedf6a5SJosef 'Jeff' Sipek #define	X86FSET_X2APIC		40
366245ac945SRobert Mustacchi #define	X86FSET_AVX2		41
367245ac945SRobert Mustacchi #define	X86FSET_BMI1		42
368245ac945SRobert Mustacchi #define	X86FSET_BMI2		43
369245ac945SRobert Mustacchi #define	X86FSET_FMA		44
370799823bbSRobert Mustacchi #define	X86FSET_SMEP		45
371a3623a38SRobert Mustacchi #define	X86FSET_ADX		47
372a3623a38SRobert Mustacchi #define	X86FSET_RDSEED		48
373*3db3a4acSRobert Mustacchi #define	X86FSET_AMD_PCEC	92
3747c478bd9Sstevel@tonic-gate 
375247dbb3dSsudheer /*
3760e751525SEric Saxe  * Intel Deep C-State invariant TSC in leaf 0x80000007.
3770e751525SEric Saxe  */
3780e751525SEric Saxe #define	CPUID_TSC_CSTATE_INVARIANCE	(0x100)
3790e751525SEric Saxe 
3800e751525SEric Saxe /*
381cef70d2cSBill Holler  * Intel Deep C-state always-running local APIC timer
382cef70d2cSBill Holler  */
383cef70d2cSBill Holler #define	CPUID_CSTATE_ARAT	(0x4)
384cef70d2cSBill Holler 
385cef70d2cSBill Holler /*
386f21ed392Saubrey.li@intel.com  * Intel ENERGY_PERF_BIAS MSR indicated by feature bit CPUID.6.ECX[3].
387f21ed392Saubrey.li@intel.com  */
388f21ed392Saubrey.li@intel.com #define	CPUID_EPB_SUPPORT	(1 << 3)
389f21ed392Saubrey.li@intel.com 
390f21ed392Saubrey.li@intel.com /*
39141afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * Intel TSC deadline timer
39241afdfa7SKrishnendu Sadhukhan - Sun Microsystems  */
39341afdfa7SKrishnendu Sadhukhan - Sun Microsystems #define	CPUID_DEADLINE_TSC	(1 << 24)
39441afdfa7SKrishnendu Sadhukhan - Sun Microsystems 
39541afdfa7SKrishnendu Sadhukhan - Sun Microsystems /*
3967c478bd9Sstevel@tonic-gate  * x86_type is a legacy concept; this is supplanted
3977417cfdeSKuriakose Kuruvilla  * for most purposes by x86_featureset; modern CPUs
3987c478bd9Sstevel@tonic-gate  * should be X86_TYPE_OTHER
3997c478bd9Sstevel@tonic-gate  */
4007c478bd9Sstevel@tonic-gate #define	X86_TYPE_OTHER		0
4017c478bd9Sstevel@tonic-gate #define	X86_TYPE_486		1
4027c478bd9Sstevel@tonic-gate #define	X86_TYPE_P5		2
4037c478bd9Sstevel@tonic-gate #define	X86_TYPE_P6		3
4047c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_486	4
4057c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86L	5
4067c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86	6
4077c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_GXm	7
4087c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86MX	8
4097c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_MediaGX	9
4107c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_MII	10
4117c478bd9Sstevel@tonic-gate #define	X86_TYPE_VIA_CYRIX_III	11
4127c478bd9Sstevel@tonic-gate #define	X86_TYPE_P4		12
4137c478bd9Sstevel@tonic-gate 
4147c478bd9Sstevel@tonic-gate /*
4157c478bd9Sstevel@tonic-gate  * x86_vendor allows us to select between
4167c478bd9Sstevel@tonic-gate  * implementation features and helps guide
4177c478bd9Sstevel@tonic-gate  * the interpretation of the cpuid instruction.
4187c478bd9Sstevel@tonic-gate  */
419e4b86885SCheng Sean Ye #define	X86_VENDOR_Intel	0
420e4b86885SCheng Sean Ye #define	X86_VENDORSTR_Intel	"GenuineIntel"
4217c478bd9Sstevel@tonic-gate 
422e4b86885SCheng Sean Ye #define	X86_VENDOR_IntelClone	1
423e4b86885SCheng Sean Ye 
424e4b86885SCheng Sean Ye #define	X86_VENDOR_AMD		2
425e4b86885SCheng Sean Ye #define	X86_VENDORSTR_AMD	"AuthenticAMD"
426e4b86885SCheng Sean Ye 
427e4b86885SCheng Sean Ye #define	X86_VENDOR_Cyrix	3
428e4b86885SCheng Sean Ye #define	X86_VENDORSTR_CYRIX	"CyrixInstead"
429e4b86885SCheng Sean Ye 
430e4b86885SCheng Sean Ye #define	X86_VENDOR_UMC		4
431e4b86885SCheng Sean Ye #define	X86_VENDORSTR_UMC	"UMC UMC UMC "
432e4b86885SCheng Sean Ye 
433e4b86885SCheng Sean Ye #define	X86_VENDOR_NexGen	5
434e4b86885SCheng Sean Ye #define	X86_VENDORSTR_NexGen	"NexGenDriven"
435e4b86885SCheng Sean Ye 
436e4b86885SCheng Sean Ye #define	X86_VENDOR_Centaur	6
437e4b86885SCheng Sean Ye #define	X86_VENDORSTR_Centaur	"CentaurHauls"
438e4b86885SCheng Sean Ye 
439e4b86885SCheng Sean Ye #define	X86_VENDOR_Rise		7
440e4b86885SCheng Sean Ye #define	X86_VENDORSTR_Rise	"RiseRiseRise"
441e4b86885SCheng Sean Ye 
442e4b86885SCheng Sean Ye #define	X86_VENDOR_SiS		8
443e4b86885SCheng Sean Ye #define	X86_VENDORSTR_SiS	"SiS SiS SiS "
444e4b86885SCheng Sean Ye 
445e4b86885SCheng Sean Ye #define	X86_VENDOR_TM		9
446e4b86885SCheng Sean Ye #define	X86_VENDORSTR_TM	"GenuineTMx86"
447e4b86885SCheng Sean Ye 
448e4b86885SCheng Sean Ye #define	X86_VENDOR_NSC		10
449e4b86885SCheng Sean Ye #define	X86_VENDORSTR_NSC	"Geode by NSC"
450e4b86885SCheng Sean Ye 
451e4b86885SCheng Sean Ye /*
452e4b86885SCheng Sean Ye  * Vendor string max len + \0
453e4b86885SCheng Sean Ye  */
454e4b86885SCheng Sean Ye #define	X86_VENDOR_STRLEN	13
4557aec1d6eScindi 
4568a40a695Sgavinm /*
4578a40a695Sgavinm  * Some vendor/family/model/stepping ranges are commonly grouped under
4588a40a695Sgavinm  * a single identifying banner by the vendor.  The following encode
4598a40a695Sgavinm  * that "revision" in a uint32_t with the 8 most significant bits
4608a40a695Sgavinm  * identifying the vendor with X86_VENDOR_*, the next 8 identifying the
4618a40a695Sgavinm  * family, and the remaining 16 typically forming a bitmask of revisions
4628a40a695Sgavinm  * within that family with more significant bits indicating "later" revisions.
4638a40a695Sgavinm  */
4648a40a695Sgavinm 
4658a40a695Sgavinm #define	_X86_CHIPREV_VENDOR_MASK	0xff000000u
4668a40a695Sgavinm #define	_X86_CHIPREV_VENDOR_SHIFT	24
4678a40a695Sgavinm #define	_X86_CHIPREV_FAMILY_MASK	0x00ff0000u
4688a40a695Sgavinm #define	_X86_CHIPREV_FAMILY_SHIFT	16
4698a40a695Sgavinm #define	_X86_CHIPREV_REV_MASK		0x0000ffffu
4708a40a695Sgavinm 
4718a40a695Sgavinm #define	_X86_CHIPREV_VENDOR(x) \
4728a40a695Sgavinm 	(((x) & _X86_CHIPREV_VENDOR_MASK) >> _X86_CHIPREV_VENDOR_SHIFT)
4738a40a695Sgavinm #define	_X86_CHIPREV_FAMILY(x) \
4748a40a695Sgavinm 	(((x) & _X86_CHIPREV_FAMILY_MASK) >> _X86_CHIPREV_FAMILY_SHIFT)
4758a40a695Sgavinm #define	_X86_CHIPREV_REV(x) \
4768a40a695Sgavinm 	((x) & _X86_CHIPREV_REV_MASK)
4778a40a695Sgavinm 
4788a40a695Sgavinm /* True if x matches in vendor and family and if x matches the given rev mask */
4798a40a695Sgavinm #define	X86_CHIPREV_MATCH(x, mask) \
4808a40a695Sgavinm 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(mask) && \
4818a40a695Sgavinm 	_X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(mask) && \
4828a40a695Sgavinm 	((_X86_CHIPREV_REV(x) & _X86_CHIPREV_REV(mask)) != 0))
4838a40a695Sgavinm 
4842c8230b0SSrihari Venkatesan /* True if x matches in vendor and family, and rev is at least minx */
4858a40a695Sgavinm #define	X86_CHIPREV_ATLEAST(x, minx) \
4868a40a695Sgavinm 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(minx) && \
4878a40a695Sgavinm 	_X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(minx) && \
4888a40a695Sgavinm 	_X86_CHIPREV_REV(x) >= _X86_CHIPREV_REV(minx))
4898a40a695Sgavinm 
4908a40a695Sgavinm #define	_X86_CHIPREV_MKREV(vendor, family, rev) \
4918a40a695Sgavinm 	((uint32_t)(vendor) << _X86_CHIPREV_VENDOR_SHIFT | \
4928a40a695Sgavinm 	(family) << _X86_CHIPREV_FAMILY_SHIFT | (rev))
4938a40a695Sgavinm 
4942c8230b0SSrihari Venkatesan /* True if x matches in vendor, and family is at least minx */
4952c8230b0SSrihari Venkatesan #define	X86_CHIPFAM_ATLEAST(x, minx) \
4962c8230b0SSrihari Venkatesan 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(minx) && \
4972c8230b0SSrihari Venkatesan 	_X86_CHIPREV_FAMILY(x) >= _X86_CHIPREV_FAMILY(minx))
4982c8230b0SSrihari Venkatesan 
4998a40a695Sgavinm /* Revision default */
5008a40a695Sgavinm #define	X86_CHIPREV_UNKNOWN	0x0
5018a40a695Sgavinm 
5028a40a695Sgavinm /*
50320c794b3Sgavinm  * Definitions for AMD Family 0xf. Minor revisions C0 and CG are
50420c794b3Sgavinm  * sufficiently different that we will distinguish them; in all other
5058a40a695Sgavinm  * case we will identify the major revision.
5068a40a695Sgavinm  */
5078a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_B _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0001)
5088a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_C0 _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0002)
5098a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_CG _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0004)
5108a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_D _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0008)
5118a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_E _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0010)
5128a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_F _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0020)
5138a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_G _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0040)
51420c794b3Sgavinm 
51520c794b3Sgavinm /*
51620c794b3Sgavinm  * Definitions for AMD Family 0x10.  Rev A was Engineering Samples only.
51720c794b3Sgavinm  */
51820c794b3Sgavinm #define	X86_CHIPREV_AMD_10_REV_A \
51931725658Sksadhukh 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0001)
52020c794b3Sgavinm #define	X86_CHIPREV_AMD_10_REV_B \
52120c794b3Sgavinm 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0002)
52279321794SJens Elkner #define	X86_CHIPREV_AMD_10_REV_C2 \
52364452efdSKit Chow 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0004)
52479321794SJens Elkner #define	X86_CHIPREV_AMD_10_REV_C3 \
52589e921d5SKuriakose Kuruvilla 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0008)
52679321794SJens Elkner #define	X86_CHIPREV_AMD_10_REV_D0 \
52779321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0010)
52879321794SJens Elkner #define	X86_CHIPREV_AMD_10_REV_D1 \
52979321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0020)
53079321794SJens Elkner #define	X86_CHIPREV_AMD_10_REV_E \
53179321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0040)
53289e921d5SKuriakose Kuruvilla 
53389e921d5SKuriakose Kuruvilla /*
53489e921d5SKuriakose Kuruvilla  * Definitions for AMD Family 0x11.
53589e921d5SKuriakose Kuruvilla  */
53679321794SJens Elkner #define	X86_CHIPREV_AMD_11_REV_B \
53779321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x11, 0x0002)
53889e921d5SKuriakose Kuruvilla 
53979321794SJens Elkner /*
54079321794SJens Elkner  * Definitions for AMD Family 0x12.
54179321794SJens Elkner  */
54279321794SJens Elkner #define	X86_CHIPREV_AMD_12_REV_B \
54379321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x12, 0x0002)
54479321794SJens Elkner 
54579321794SJens Elkner /*
54679321794SJens Elkner  * Definitions for AMD Family 0x14.
54779321794SJens Elkner  */
54879321794SJens Elkner #define	X86_CHIPREV_AMD_14_REV_B \
54979321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x14, 0x0002)
55079321794SJens Elkner #define	X86_CHIPREV_AMD_14_REV_C \
55179321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x14, 0x0004)
55279321794SJens Elkner 
55379321794SJens Elkner /*
55479321794SJens Elkner  * Definitions for AMD Family 0x15
55579321794SJens Elkner  */
55679321794SJens Elkner #define	X86_CHIPREV_AMD_15OR_REV_B2 \
55779321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x15, 0x0001)
55879321794SJens Elkner 
55979321794SJens Elkner #define	X86_CHIPREV_AMD_15TN_REV_A1 \
56079321794SJens Elkner 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x15, 0x0002)
5618a40a695Sgavinm 
5628a40a695Sgavinm /*
5638a40a695Sgavinm  * Various socket/package types, extended as the need to distinguish
5648a40a695Sgavinm  * a new type arises.  The top 8 byte identfies the vendor and the
5658a40a695Sgavinm  * remaining 24 bits describe 24 socket types.
5668a40a695Sgavinm  */
5678a40a695Sgavinm 
5688a40a695Sgavinm #define	_X86_SOCKET_VENDOR_SHIFT	24
5698a40a695Sgavinm #define	_X86_SOCKET_VENDOR(x)	((x) >> _X86_SOCKET_VENDOR_SHIFT)
5708a40a695Sgavinm #define	_X86_SOCKET_TYPE_MASK	0x00ffffff
5718a40a695Sgavinm #define	_X86_SOCKET_TYPE(x)		((x) & _X86_SOCKET_TYPE_MASK)
5728a40a695Sgavinm 
5738a40a695Sgavinm #define	_X86_SOCKET_MKVAL(vendor, bitval) \
5748a40a695Sgavinm 	((uint32_t)(vendor) << _X86_SOCKET_VENDOR_SHIFT | (bitval))
5758a40a695Sgavinm 
5768a40a695Sgavinm #define	X86_SOCKET_MATCH(s, mask) \
5778a40a695Sgavinm 	(_X86_SOCKET_VENDOR(s) == _X86_SOCKET_VENDOR(mask) && \
578a24e89c4SKuriakose Kuruvilla 	(_X86_SOCKET_TYPE(s) & _X86_SOCKET_TYPE(mask)) != 0)
5798a40a695Sgavinm 
5808a40a695Sgavinm #define	X86_SOCKET_UNKNOWN 0x0
5818a40a695Sgavinm 	/*
5828a40a695Sgavinm 	 * AMD socket types
5838a40a695Sgavinm 	 */
5848a40a695Sgavinm #define	X86_SOCKET_754		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000001)
5858a40a695Sgavinm #define	X86_SOCKET_939		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000002)
5868a40a695Sgavinm #define	X86_SOCKET_940		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000004)
5878a40a695Sgavinm #define	X86_SOCKET_S1g1		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000008)
5888a40a695Sgavinm #define	X86_SOCKET_AM2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000010)
5898a40a695Sgavinm #define	X86_SOCKET_F1207	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000020)
590a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_S1g2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000040)
591a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_S1g3		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000080)
592a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_AM		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000100)
593a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_AM2R2	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000200)
594a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_AM3		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000400)
595a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_G34		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000800)
596bd15239eSSrihari Venkatesan #define	X86_SOCKET_ASB2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x001000)
597bd15239eSSrihari Venkatesan #define	X86_SOCKET_C32		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x002000)
59879321794SJens Elkner #define	X86_SOCKET_S1g4		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x004000)
59979321794SJens Elkner #define	X86_SOCKET_FT1		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x008000)
60079321794SJens Elkner #define	X86_SOCKET_FM1		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x010000)
60179321794SJens Elkner #define	X86_SOCKET_FS1		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x020000)
60279321794SJens Elkner #define	X86_SOCKET_AM3R2	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x040000)
60379321794SJens Elkner #define	X86_SOCKET_FP2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x080000)
60479321794SJens Elkner #define	X86_SOCKET_FS1R2	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x100000)
60579321794SJens Elkner #define	X86_SOCKET_FM2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x200000)
6068a40a695Sgavinm 
60753548f91SRobert Mustacchi 
60853548f91SRobert Mustacchi /*
60953548f91SRobert Mustacchi  * Definitions for Intel processor models. These are all for Family 6
61053548f91SRobert Mustacchi  * processors. This list and the Atom set below it are not exhuastive.
61153548f91SRobert Mustacchi  */
61253548f91SRobert Mustacchi #define	INTC_MODEL_MEROM		0x0f
61353548f91SRobert Mustacchi #define	INTC_MODEL_PENRYN		0x17
61453548f91SRobert Mustacchi #define	INTC_MODEL_DUNNINGTON		0x1d
61553548f91SRobert Mustacchi 
61653548f91SRobert Mustacchi #define	INTC_MODEL_NEHALEM		0x1e
61753548f91SRobert Mustacchi #define	INTC_MODEL_NEHALEM2		0x1f
61853548f91SRobert Mustacchi #define	INTC_MODEL_NEHALEM_EP		0x1a
61953548f91SRobert Mustacchi #define	INTC_MODEL_NEHALEM_EX		0x2e
62053548f91SRobert Mustacchi 
62153548f91SRobert Mustacchi #define	INTC_MODEL_WESTMERE		0x25
62253548f91SRobert Mustacchi #define	INTC_MODEL_WESTMERE_EP		0x2c
62353548f91SRobert Mustacchi #define	INTC_MODEL_WESTMERE_EX		0x2f
62453548f91SRobert Mustacchi 
62553548f91SRobert Mustacchi #define	INTC_MODEL_SANDYBRIDGE		0x2a
62653548f91SRobert Mustacchi #define	INTC_MODEL_SANDYBRIDGE_XEON	0x2d
62753548f91SRobert Mustacchi #define	INTC_MODEL_IVYBRIDGE		0x3a
62853548f91SRobert Mustacchi #define	INTC_MODEL_IVYBRIDGE_XEON	0x3e
62953548f91SRobert Mustacchi 
63053548f91SRobert Mustacchi #define	INTC_MODEL_HASWELL		0x3c
63153548f91SRobert Mustacchi #define	INTC_MODEL_HASWELL_ULT		0x45
63253548f91SRobert Mustacchi #define	INTC_MODEL_HASWELL_GT3E		0x46
63353548f91SRobert Mustacchi #define	INTC_MODEL_HASWELL_XEON		0x3f
63453548f91SRobert Mustacchi 
63553548f91SRobert Mustacchi #define	INTC_MODEL_BROADWELL		0x3d
63653548f91SRobert Mustacchi #define	INTC_MODEL_BROADELL_2		0x47
63753548f91SRobert Mustacchi #define	INTC_MODEL_BROADWELL_XEON	0x4f
63853548f91SRobert Mustacchi 
63953548f91SRobert Mustacchi #define	INCC_MODEL_SKYLAKE_MOBILE	0x4e
64053548f91SRobert Mustacchi #define	INTC_MODEL_SKYLAKE_DESKTOP	0x5e
64153548f91SRobert Mustacchi 
64253548f91SRobert Mustacchi #define	INTC_MODEL_KABYLAKE_MOBILE	0x8e
64353548f91SRobert Mustacchi #define	INTC_MODEL_KABYLAKE_DESKTOP	0x9e
64453548f91SRobert Mustacchi 
64553548f91SRobert Mustacchi /*
64653548f91SRobert Mustacchi  * Atom Processors
64753548f91SRobert Mustacchi  */
64853548f91SRobert Mustacchi #define	INTC_MODEL_SILVERTHORNE		0x1c
64953548f91SRobert Mustacchi #define	INTC_MODEL_LINCROFT		0x26
65053548f91SRobert Mustacchi #define	INTC_MODEL_PENWELL		0x27
65153548f91SRobert Mustacchi #define	INTC_MODEL_CLOVERVIEW		0x35
65253548f91SRobert Mustacchi #define	INTC_MODEL_CEDARVIEW		0x36
65353548f91SRobert Mustacchi #define	INTC_MODEL_BAY_TRAIL		0x37
65453548f91SRobert Mustacchi #define	INTC_MODEL_AVATON		0x4d
65553548f91SRobert Mustacchi #define	INTC_MODEL_AIRMONT		0x4c
65653548f91SRobert Mustacchi #define	INTC_MODEL_GOLDMONT		0x5c
65753548f91SRobert Mustacchi #define	INTC_MODEL_DENVERTON		0x5f
65853548f91SRobert Mustacchi #define	INTC_MODEL_GEMINI_LAKE		0x7a
65953548f91SRobert Mustacchi 
6607af88ac7SKuriakose Kuruvilla /*
6617af88ac7SKuriakose Kuruvilla  * xgetbv/xsetbv support
6627af88ac7SKuriakose Kuruvilla  */
6637af88ac7SKuriakose Kuruvilla 
6647af88ac7SKuriakose Kuruvilla #define	XFEATURE_ENABLED_MASK	0x0
6657af88ac7SKuriakose Kuruvilla /*
6667af88ac7SKuriakose Kuruvilla  * XFEATURE_ENABLED_MASK values (eax)
6677af88ac7SKuriakose Kuruvilla  */
6687af88ac7SKuriakose Kuruvilla #define	XFEATURE_LEGACY_FP	0x1
6697af88ac7SKuriakose Kuruvilla #define	XFEATURE_SSE		0x2
6707af88ac7SKuriakose Kuruvilla #define	XFEATURE_AVX		0x4
6717af88ac7SKuriakose Kuruvilla #define	XFEATURE_MAX		XFEATURE_AVX
672ebb8ac07SRobert Mustacchi #define	XFEATURE_FP_ALL	\
673ebb8ac07SRobert Mustacchi 	(XFEATURE_LEGACY_FP|XFEATURE_SSE|XFEATURE_AVX)
6747af88ac7SKuriakose Kuruvilla 
6757c478bd9Sstevel@tonic-gate #if !defined(_ASM)
6767c478bd9Sstevel@tonic-gate 
6777c478bd9Sstevel@tonic-gate #if defined(_KERNEL) || defined(_KMEMUSER)
6787c478bd9Sstevel@tonic-gate 
679*3db3a4acSRobert Mustacchi #define	NUM_X86_FEATURES	93
680dfea898aSKuriakose Kuruvilla extern uchar_t x86_featureset[];
6817417cfdeSKuriakose Kuruvilla 
6827417cfdeSKuriakose Kuruvilla extern void free_x86_featureset(void *featureset);
6837417cfdeSKuriakose Kuruvilla extern boolean_t is_x86_feature(void *featureset, uint_t feature);
6847417cfdeSKuriakose Kuruvilla extern void add_x86_feature(void *featureset, uint_t feature);
6857417cfdeSKuriakose Kuruvilla extern void remove_x86_feature(void *featureset, uint_t feature);
6867417cfdeSKuriakose Kuruvilla extern boolean_t compare_x86_featureset(void *setA, void *setB);
6877417cfdeSKuriakose Kuruvilla extern void print_x86_featureset(void *featureset);
6887417cfdeSKuriakose Kuruvilla 
6897417cfdeSKuriakose Kuruvilla 
6907c478bd9Sstevel@tonic-gate extern uint_t x86_type;
6917c478bd9Sstevel@tonic-gate extern uint_t x86_vendor;
69286c1f4dcSVikram Hegde extern uint_t x86_clflush_size;
6937c478bd9Sstevel@tonic-gate 
6947c478bd9Sstevel@tonic-gate extern uint_t pentiumpro_bug4046376;
6957c478bd9Sstevel@tonic-gate 
6967c478bd9Sstevel@tonic-gate extern const char CyrixInstead[];
6977c478bd9Sstevel@tonic-gate 
6987c478bd9Sstevel@tonic-gate #endif
6997c478bd9Sstevel@tonic-gate 
7007c478bd9Sstevel@tonic-gate #if defined(_KERNEL)
7017c478bd9Sstevel@tonic-gate 
7028949bcd6Sandrei /*
7038949bcd6Sandrei  * This structure is used to pass arguments and get return values back
7048949bcd6Sandrei  * from the CPUID instruction in __cpuid_insn() routine.
7058949bcd6Sandrei  */
7068949bcd6Sandrei struct cpuid_regs {
7078949bcd6Sandrei 	uint32_t	cp_eax;
7088949bcd6Sandrei 	uint32_t	cp_ebx;
7098949bcd6Sandrei 	uint32_t	cp_ecx;
7108949bcd6Sandrei 	uint32_t	cp_edx;
7118949bcd6Sandrei };
7127c478bd9Sstevel@tonic-gate 
7137af88ac7SKuriakose Kuruvilla /*
7147af88ac7SKuriakose Kuruvilla  * Utility functions to get/set extended control registers (XCR)
7157af88ac7SKuriakose Kuruvilla  * Initial use is to get/set the contents of the XFEATURE_ENABLED_MASK.
7167af88ac7SKuriakose Kuruvilla  */
7177af88ac7SKuriakose Kuruvilla extern uint64_t get_xcr(uint_t);
7187af88ac7SKuriakose Kuruvilla extern void set_xcr(uint_t, uint64_t);
7197af88ac7SKuriakose Kuruvilla 
7200ac7d7d8Skucharsk extern uint64_t rdmsr(uint_t);
7210ac7d7d8Skucharsk extern void wrmsr(uint_t, const uint64_t);
722ee88d2b9Skchow extern uint64_t xrdmsr(uint_t);
723ee88d2b9Skchow extern void xwrmsr(uint_t, const uint64_t);
724ae115bc7Smrj extern int checked_rdmsr(uint_t, uint64_t *);
725ae115bc7Smrj extern int checked_wrmsr(uint_t, uint64_t);
726ae115bc7Smrj 
7277c478bd9Sstevel@tonic-gate extern void invalidate_cache(void);
7287c478bd9Sstevel@tonic-gate extern ulong_t getcr4(void);
7297c478bd9Sstevel@tonic-gate extern void setcr4(ulong_t);
730ae115bc7Smrj 
7317c478bd9Sstevel@tonic-gate extern void mtrr_sync(void);
7327c478bd9Sstevel@tonic-gate 
7337c478bd9Sstevel@tonic-gate extern void cpu_fast_syscall_enable(void *);
7347c478bd9Sstevel@tonic-gate extern void cpu_fast_syscall_disable(void *);
7357c478bd9Sstevel@tonic-gate 
7367c478bd9Sstevel@tonic-gate struct cpu;
7377c478bd9Sstevel@tonic-gate 
7387c478bd9Sstevel@tonic-gate extern int cpuid_checkpass(struct cpu *, int);
7398949bcd6Sandrei extern uint32_t cpuid_insn(struct cpu *, struct cpuid_regs *);
7408949bcd6Sandrei extern uint32_t __cpuid_insn(struct cpuid_regs *);
7417c478bd9Sstevel@tonic-gate extern int cpuid_getbrandstr(struct cpu *, char *, size_t);
7427c478bd9Sstevel@tonic-gate extern int cpuid_getidstr(struct cpu *, char *, size_t);
7437c478bd9Sstevel@tonic-gate extern const char *cpuid_getvendorstr(struct cpu *);
7447c478bd9Sstevel@tonic-gate extern uint_t cpuid_getvendor(struct cpu *);
7457c478bd9Sstevel@tonic-gate extern uint_t cpuid_getfamily(struct cpu *);
7467c478bd9Sstevel@tonic-gate extern uint_t cpuid_getmodel(struct cpu *);
7477c478bd9Sstevel@tonic-gate extern uint_t cpuid_getstep(struct cpu *);
7482449e17fSsherrym extern uint_t cpuid_getsig(struct cpu *);
7497c478bd9Sstevel@tonic-gate extern uint_t cpuid_get_ncpu_per_chip(struct cpu *);
7508949bcd6Sandrei extern uint_t cpuid_get_ncore_per_chip(struct cpu *);
751d129bde2Sesaxe extern uint_t cpuid_get_ncpu_sharing_last_cache(struct cpu *);
752d129bde2Sesaxe extern id_t cpuid_get_last_lvl_cacheid(struct cpu *);
753fb2f18f8Sesaxe extern int cpuid_get_chipid(struct cpu *);
754fb2f18f8Sesaxe extern id_t cpuid_get_coreid(struct cpu *);
75510569901Sgavinm extern int cpuid_get_pkgcoreid(struct cpu *);
756fb2f18f8Sesaxe extern int cpuid_get_clogid(struct cpu *);
757b885580bSAlexander Kolbasov extern int cpuid_get_cacheid(struct cpu *);
758fa96bd91SMichael Corcoran extern uint32_t cpuid_get_apicid(struct cpu *);
7598031591dSSrihari Venkatesan extern uint_t cpuid_get_procnodeid(struct cpu *cpu);
7608031591dSSrihari Venkatesan extern uint_t cpuid_get_procnodes_per_pkg(struct cpu *cpu);
7617660e73fSHans Rosenfeld extern uint_t cpuid_get_compunitid(struct cpu *cpu);
7627660e73fSHans Rosenfeld extern uint_t cpuid_get_cores_per_compunit(struct cpu *cpu);
7638949bcd6Sandrei extern int cpuid_is_cmt(struct cpu *);
7647c478bd9Sstevel@tonic-gate extern int cpuid_syscall32_insn(struct cpu *);
7657c478bd9Sstevel@tonic-gate extern int getl2cacheinfo(struct cpu *, int *, int *, int *);
7667c478bd9Sstevel@tonic-gate 
7678a40a695Sgavinm extern uint32_t cpuid_getchiprev(struct cpu *);
7688a40a695Sgavinm extern const char *cpuid_getchiprevstr(struct cpu *);
7698a40a695Sgavinm extern uint32_t cpuid_getsockettype(struct cpu *);
77089e921d5SKuriakose Kuruvilla extern const char *cpuid_getsocketstr(struct cpu *);
7718a40a695Sgavinm 
7722ef50f01SJoe Bonasera extern int cpuid_have_cr8access(struct cpu *);
7732ef50f01SJoe Bonasera 
7747c478bd9Sstevel@tonic-gate extern int cpuid_opteron_erratum(struct cpu *, uint_t);
7757c478bd9Sstevel@tonic-gate 
7767c478bd9Sstevel@tonic-gate struct cpuid_info;
7777c478bd9Sstevel@tonic-gate 
7787c478bd9Sstevel@tonic-gate extern void setx86isalist(void);
779ae115bc7Smrj extern void cpuid_alloc_space(struct cpu *);
780ae115bc7Smrj extern void cpuid_free_space(struct cpu *);
781dfea898aSKuriakose Kuruvilla extern void cpuid_pass1(struct cpu *, uchar_t *);
7827c478bd9Sstevel@tonic-gate extern void cpuid_pass2(struct cpu *);
7837c478bd9Sstevel@tonic-gate extern void cpuid_pass3(struct cpu *);
784ebb8ac07SRobert Mustacchi extern void cpuid_pass4(struct cpu *, uint_t *);
785fa96bd91SMichael Corcoran extern void cpuid_set_cpu_properties(void *, processorid_t,
786fa96bd91SMichael Corcoran     struct cpuid_info *);
7877c478bd9Sstevel@tonic-gate 
7887c478bd9Sstevel@tonic-gate extern void cpuid_get_addrsize(struct cpu *, uint_t *, uint_t *);
7897c478bd9Sstevel@tonic-gate extern uint_t cpuid_get_dtlb_nent(struct cpu *, size_t);
790843e1988Sjohnlev 
791843e1988Sjohnlev #if !defined(__xpv)
7925b8a6efeSbholler extern uint32_t *cpuid_mwait_alloc(struct cpu *);
7935b8a6efeSbholler extern void cpuid_mwait_free(struct cpu *);
7940e751525SEric Saxe extern int cpuid_deep_cstates_supported(void);
795cef70d2cSBill Holler extern int cpuid_arat_supported(void);
796f21ed392Saubrey.li@intel.com extern int cpuid_iepb_supported(struct cpu *);
79741afdfa7SKrishnendu Sadhukhan - Sun Microsystems extern int cpuid_deadline_tsc_supported(void);
79879ec9da8SYuri Pankov extern void vmware_port(int, uint32_t *);
799843e1988Sjohnlev #endif
8007c478bd9Sstevel@tonic-gate 
8012449e17fSsherrym struct cpu_ucode_info;
8022449e17fSsherrym 
8032449e17fSsherrym extern void ucode_alloc_space(struct cpu *);
8042449e17fSsherrym extern void ucode_free_space(struct cpu *);
8052449e17fSsherrym extern void ucode_check(struct cpu *);
806adc586deSMark Johnson extern void ucode_cleanup();
8072449e17fSsherrym 
808247dbb3dSsudheer #if !defined(__xpv)
809247dbb3dSsudheer extern	char _tsc_mfence_start;
810247dbb3dSsudheer extern	char _tsc_mfence_end;
811247dbb3dSsudheer extern	char _tscp_start;
812247dbb3dSsudheer extern	char _tscp_end;
813247dbb3dSsudheer extern	char _no_rdtsc_start;
814247dbb3dSsudheer extern	char _no_rdtsc_end;
81515363b27Ssudheer extern	char _tsc_lfence_start;
81615363b27Ssudheer extern	char _tsc_lfence_end;
817247dbb3dSsudheer #endif
818247dbb3dSsudheer 
81922cc0e45SBill Holler #if !defined(__xpv)
82022cc0e45SBill Holler extern	char bcopy_patch_start;
82122cc0e45SBill Holler extern	char bcopy_patch_end;
82222cc0e45SBill Holler extern	char bcopy_ck_size;
82322cc0e45SBill Holler #endif
82422cc0e45SBill Holler 
825e774b42bSBill Holler extern void post_startup_cpu_fixups(void);
826e774b42bSBill Holler 
8277c478bd9Sstevel@tonic-gate extern uint_t workaround_errata(struct cpu *);
8287c478bd9Sstevel@tonic-gate 
8297c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_93)
8307c478bd9Sstevel@tonic-gate extern int opteron_erratum_93;
8317c478bd9Sstevel@tonic-gate #endif
8327c478bd9Sstevel@tonic-gate 
8337c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_91)
8347c478bd9Sstevel@tonic-gate extern int opteron_erratum_91;
8357c478bd9Sstevel@tonic-gate #endif
8367c478bd9Sstevel@tonic-gate 
8377c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_100)
8387c478bd9Sstevel@tonic-gate extern int opteron_erratum_100;
8397c478bd9Sstevel@tonic-gate #endif
8407c478bd9Sstevel@tonic-gate 
8417c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_121)
8427c478bd9Sstevel@tonic-gate extern int opteron_erratum_121;
8437c478bd9Sstevel@tonic-gate #endif
8447c478bd9Sstevel@tonic-gate 
845ee88d2b9Skchow #if defined(OPTERON_WORKAROUND_6323525)
846ee88d2b9Skchow extern int opteron_workaround_6323525;
847ee88d2b9Skchow extern void patch_workaround_6323525(void);
848ee88d2b9Skchow #endif
849ee88d2b9Skchow 
850cfe84b82SMatt Amdur #if !defined(__xpv)
851cfe84b82SMatt Amdur extern void determine_platform(void);
852cfe84b82SMatt Amdur #endif
853b9bfdccdSStuart Maybee extern int get_hwenv(void);
854b9bfdccdSStuart Maybee extern int is_controldom(void);
855b9bfdccdSStuart Maybee 
8567af88ac7SKuriakose Kuruvilla extern void xsave_setup_msr(struct cpu *);
8577af88ac7SKuriakose Kuruvilla 
858b9bfdccdSStuart Maybee /*
85979ec9da8SYuri Pankov  * Hypervisor signatures
86079ec9da8SYuri Pankov  */
86179ec9da8SYuri Pankov #define	HVSIG_XEN_HVM	"XenVMMXenVMM"
86279ec9da8SYuri Pankov #define	HVSIG_VMWARE	"VMwareVMware"
86379ec9da8SYuri Pankov #define	HVSIG_KVM	"KVMKVMKVM"
86479ec9da8SYuri Pankov #define	HVSIG_MICROSOFT	"Microsoft Hv"
86579ec9da8SYuri Pankov 
86679ec9da8SYuri Pankov /*
867b9bfdccdSStuart Maybee  * Defined hardware environments
868b9bfdccdSStuart Maybee  */
86979ec9da8SYuri Pankov #define	HW_NATIVE	(1 << 0)	/* Running on bare metal */
87079ec9da8SYuri Pankov #define	HW_XEN_PV	(1 << 1)	/* Running on Xen PVM */
87179ec9da8SYuri Pankov 
87279ec9da8SYuri Pankov #define	HW_XEN_HVM	(1 << 2)	/* Running on Xen HVM */
87379ec9da8SYuri Pankov #define	HW_VMWARE	(1 << 3)	/* Running on VMware hypervisor */
87479ec9da8SYuri Pankov #define	HW_KVM		(1 << 4)	/* Running on KVM hypervisor */
87579ec9da8SYuri Pankov #define	HW_MICROSOFT	(1 << 5)	/* Running on Microsoft hypervisor */
87679ec9da8SYuri Pankov 
87779ec9da8SYuri Pankov #define	HW_VIRTUAL	(HW_XEN_HVM | HW_VMWARE | HW_KVM | HW_MICROSOFT)
878b9bfdccdSStuart Maybee 
8797c478bd9Sstevel@tonic-gate #endif	/* _KERNEL */
8807c478bd9Sstevel@tonic-gate 
88179ec9da8SYuri Pankov #endif	/* !_ASM */
88279ec9da8SYuri Pankov 
88379ec9da8SYuri Pankov /*
88479ec9da8SYuri Pankov  * VMware hypervisor related defines
88579ec9da8SYuri Pankov  */
88679ec9da8SYuri Pankov #define	VMWARE_HVMAGIC		0x564d5868
88779ec9da8SYuri Pankov #define	VMWARE_HVPORT		0x5658
88879ec9da8SYuri Pankov #define	VMWARE_HVCMD_GETVERSION	0x0a
88979ec9da8SYuri Pankov #define	VMWARE_HVCMD_GETTSCFREQ	0x2d
8907c478bd9Sstevel@tonic-gate 
8917c478bd9Sstevel@tonic-gate #ifdef	__cplusplus
8927c478bd9Sstevel@tonic-gate }
8937c478bd9Sstevel@tonic-gate #endif
8947c478bd9Sstevel@tonic-gate 
8957c478bd9Sstevel@tonic-gate #endif	/* _SYS_X86_ARCHEXT_H */
896