xref: /linux/drivers/net/wireless/realtek/rtw89/phy.h (revision 1a9239bb4253f9076b5b4b2a1a4e8d7defd77a95)
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2019-2020  Realtek Corporation
3  */
4 
5 #ifndef __RTW89_PHY_H__
6 #define __RTW89_PHY_H__
7 
8 #include "core.h"
9 
10 #define RTW89_BBMCU_ADDR_OFFSET	0x30000
11 #define RTW89_RF_ADDR_ADSEL_MASK  BIT(16)
12 
13 #define get_phy_headline(addr)		FIELD_GET(GENMASK(31, 28), addr)
14 #define PHY_HEADLINE_VALID	0xf
15 #define get_phy_target(addr)		FIELD_GET(GENMASK(27, 0), addr)
16 #define get_phy_compare(rfe, cv)	(FIELD_PREP(GENMASK(23, 16), rfe) | \
17 					 FIELD_PREP(GENMASK(7, 0), cv))
18 
19 #define get_phy_cond(addr)		FIELD_GET(GENMASK(31, 28), addr)
20 #define get_phy_cond_rfe(addr)		FIELD_GET(GENMASK(23, 16), addr)
21 #define get_phy_cond_pkg(addr)		FIELD_GET(GENMASK(15, 8), addr)
22 #define get_phy_cond_cv(addr)		FIELD_GET(GENMASK(7, 0), addr)
23 #define phy_div(a, b) ({typeof(b) _b = (b); (_b) ? ((a) / (_b)) : 0; })
24 #define PHY_COND_BRANCH_IF	0x8
25 #define PHY_COND_BRANCH_ELIF	0x9
26 #define PHY_COND_BRANCH_ELSE	0xa
27 #define PHY_COND_BRANCH_END	0xb
28 #define PHY_COND_CHECK		0x4
29 #define PHY_COND_DONT_CARE	0xff
30 
31 #define RA_MASK_CCK_RATES	GENMASK_ULL(3, 0)
32 #define RA_MASK_OFDM_RATES	GENMASK_ULL(11, 4)
33 #define RA_MASK_SUBCCK_RATES	0x5ULL
34 #define RA_MASK_SUBOFDM_RATES	0x10ULL
35 #define RA_MASK_HT_1SS_RATES	GENMASK_ULL(19, 12)
36 #define RA_MASK_HT_2SS_RATES	GENMASK_ULL(31, 24)
37 #define RA_MASK_HT_3SS_RATES	GENMASK_ULL(43, 36)
38 #define RA_MASK_HT_4SS_RATES	GENMASK_ULL(55, 48)
39 #define RA_MASK_HT_RATES	GENMASK_ULL(55, 12)
40 #define RA_MASK_VHT_1SS_RATES	GENMASK_ULL(21, 12)
41 #define RA_MASK_VHT_2SS_RATES	GENMASK_ULL(33, 24)
42 #define RA_MASK_VHT_3SS_RATES	GENMASK_ULL(45, 36)
43 #define RA_MASK_VHT_4SS_RATES	GENMASK_ULL(57, 48)
44 #define RA_MASK_VHT_RATES	GENMASK_ULL(57, 12)
45 #define RA_MASK_HE_1SS_RATES	GENMASK_ULL(23, 12)
46 #define RA_MASK_HE_2SS_RATES	GENMASK_ULL(35, 24)
47 #define RA_MASK_HE_3SS_RATES	GENMASK_ULL(47, 36)
48 #define RA_MASK_HE_4SS_RATES	GENMASK_ULL(59, 48)
49 #define RA_MASK_HE_RATES	GENMASK_ULL(59, 12)
50 #define RA_MASK_EHT_1SS_RATES	GENMASK_ULL(27, 12)
51 #define RA_MASK_EHT_2SS_RATES	GENMASK_ULL(43, 28)
52 #define RA_MASK_EHT_3SS_RATES	GENMASK_ULL(59, 44)
53 #define RA_MASK_EHT_4SS_RATES	GENMASK_ULL(62, 60)
54 #define RA_MASK_EHT_1SS_MCS0_11	GENMASK_ULL(23, 12)
55 #define RA_MASK_EHT_2SS_MCS0_11	GENMASK_ULL(39, 28)
56 #define RA_MASK_EHT_3SS_MCS0_11	GENMASK_ULL(55, 44)
57 #define RA_MASK_EHT_4SS_MCS0_11	GENMASK_ULL(62, 60)
58 #define RA_MASK_EHT_RATES	GENMASK_ULL(62, 12)
59 
60 #define CFO_TRK_ENABLE_TH (2 << 2)
61 #define CFO_TRK_STOP_TH_4 (30 << 2)
62 #define CFO_TRK_STOP_TH_3 (20 << 2)
63 #define CFO_TRK_STOP_TH_2 (10 << 2)
64 #define CFO_TRK_STOP_TH_1 (03 << 2)
65 #define CFO_TRK_STOP_TH (2 << 2)
66 #define CFO_SW_COMP_FINE_TUNE (2 << 2)
67 #define CFO_PERIOD_CNT 15
68 #define CFO_BOUND 64
69 #define CFO_TP_UPPER 100
70 #define CFO_TP_LOWER 50
71 #define CFO_COMP_PERIOD 250
72 #define CFO_COMP_WEIGHT 8
73 #define MAX_CFO_TOLERANCE 30
74 #define CFO_TF_CNT_TH 300
75 
76 #define UL_TB_TF_CNT_L2H_TH 100
77 #define UL_TB_TF_CNT_H2L_TH 70
78 
79 #define ANTDIV_TRAINNING_CNT 2
80 #define ANTDIV_TRAINNING_INTVL 30
81 #define ANTDIV_DELAY 110
82 #define ANTDIV_TP_DIFF_TH_HIGH 100
83 #define ANTDIV_TP_DIFF_TH_LOW 5
84 #define ANTDIV_EVM_DIFF_TH 8
85 #define ANTDIV_RSSI_DIFF_TH 3
86 
87 #define CCX_MAX_PERIOD 2097
88 #define CCX_MAX_PERIOD_UNIT 32
89 #define MS_TO_4US_RATIO 250
90 #define ENV_MNTR_FAIL_DWORD 0xffffffff
91 #define ENV_MNTR_IFSCLM_HIS_MAX 127
92 #define PERMIL 1000
93 #define PERCENT 100
94 #define IFS_CLM_TH0_UPPER 64
95 #define IFS_CLM_TH_MUL 4
96 #define IFS_CLM_TH_START_IDX 0
97 
98 #define TIA0_GAIN_A 12
99 #define TIA0_GAIN_G 16
100 #define LNA0_GAIN (-24)
101 #define U4_MAX_BIT 3
102 #define U8_MAX_BIT 7
103 #define DIG_GAIN_SHIFT 2
104 #define DIG_GAIN 8
105 
106 #define LNA_IDX_MAX 6
107 #define LNA_IDX_MIN 0
108 #define TIA_IDX_MAX 1
109 #define TIA_IDX_MIN 0
110 #define RXB_IDX_MAX 31
111 #define RXB_IDX_MIN 0
112 
113 #define IGI_RSSI_MAX 110
114 #define PD_TH_MAX_RSSI 70
115 #define PD_TH_MIN_RSSI 8
116 #define CCKPD_TH_MIN_RSSI (-18)
117 #define PD_TH_BW160_CMP_VAL 9
118 #define PD_TH_BW80_CMP_VAL 6
119 #define PD_TH_BW40_CMP_VAL 3
120 #define PD_TH_BW20_CMP_VAL 0
121 #define PD_TH_CMP_VAL 3
122 #define PD_TH_SB_FLTR_CMP_VAL 7
123 
124 #define PHYSTS_MGNT BIT(RTW89_RX_TYPE_MGNT)
125 #define PHYSTS_CTRL BIT(RTW89_RX_TYPE_CTRL)
126 #define PHYSTS_DATA BIT(RTW89_RX_TYPE_DATA)
127 #define PHYSTS_RSVD BIT(RTW89_RX_TYPE_RSVD)
128 #define PPDU_FILTER_BITMAP (PHYSTS_MGNT | PHYSTS_DATA)
129 
130 #define EDCCA_MAX 249
131 #define EDCCA_TH_L2H_LB 66
132 #define EDCCA_TH_REF 3
133 #define EDCCA_HL_DIFF_NORMAL 8
134 #define RSSI_UNIT_CONVER 110
135 #define EDCCA_UNIT_CONVER 128
136 #define EDCCA_PWROFST_DEFAULT 18
137 
138 enum rtw89_phy_c2h_ra_func {
139 	RTW89_PHY_C2H_FUNC_STS_RPT,
140 	RTW89_PHY_C2H_FUNC_MU_GPTBL_RPT,
141 	RTW89_PHY_C2H_FUNC_TXSTS,
142 	RTW89_PHY_C2H_FUNC_RA_MAX,
143 };
144 
145 enum rtw89_phy_c2h_rfk_log_func {
146 	RTW89_PHY_C2H_RFK_LOG_FUNC_IQK = 0,
147 	RTW89_PHY_C2H_RFK_LOG_FUNC_DPK = 1,
148 	RTW89_PHY_C2H_RFK_LOG_FUNC_DACK = 2,
149 	RTW89_PHY_C2H_RFK_LOG_FUNC_RXDCK = 3,
150 	RTW89_PHY_C2H_RFK_LOG_FUNC_TSSI = 4,
151 	RTW89_PHY_C2H_RFK_LOG_FUNC_TXGAPK = 5,
152 
153 	RTW89_PHY_C2H_RFK_LOG_FUNC_NUM,
154 };
155 
156 enum rtw89_phy_c2h_rfk_report_func {
157 	RTW89_PHY_C2H_RFK_REPORT_FUNC_STATE = 0,
158 	RTW89_PHY_C2H_RFK_LOG_TAS_PWR = 6,
159 };
160 
161 enum rtw89_phy_c2h_dm_func {
162 	RTW89_PHY_C2H_DM_FUNC_FW_TEST,
163 	RTW89_PHY_C2H_DM_FUNC_FW_TRIG_TX_RPT,
164 	RTW89_PHY_C2H_DM_FUNC_SIGB,
165 	RTW89_PHY_C2H_DM_FUNC_LOWRT_RTY,
166 	RTW89_PHY_C2H_DM_FUNC_MCC_DIG,
167 	RTW89_PHY_C2H_DM_FUNC_NUM,
168 };
169 
170 enum rtw89_phy_c2h_class {
171 	RTW89_PHY_C2H_CLASS_RUA,
172 	RTW89_PHY_C2H_CLASS_RA,
173 	RTW89_PHY_C2H_CLASS_DM,
174 	RTW89_PHY_C2H_RFK_LOG = 0x8,
175 	RTW89_PHY_C2H_RFK_REPORT = 0x9,
176 	RTW89_PHY_C2H_CLASS_BTC_MIN = 0x10,
177 	RTW89_PHY_C2H_CLASS_BTC_MAX = 0x17,
178 	RTW89_PHY_C2H_CLASS_MAX,
179 };
180 
181 enum rtw89_env_monitor_result_level {
182 	RTW89_PHY_ENV_MON_CCX_FAIL = 0,
183 	RTW89_PHY_ENV_MON_NHM = BIT(0),
184 	RTW89_PHY_ENV_MON_CLM = BIT(1),
185 	RTW89_PHY_ENV_MON_FAHM = BIT(2),
186 	RTW89_PHY_ENV_MON_IFS_CLM = BIT(3),
187 	RTW89_PHY_ENV_MON_EDCCA_CLM = BIT(4),
188 };
189 
190 #define CCX_US_BASE_RATIO 4
191 enum rtw89_ccx_unit {
192 	RTW89_CCX_4_US = 0,
193 	RTW89_CCX_8_US = 1,
194 	RTW89_CCX_16_US = 2,
195 	RTW89_CCX_32_US = 3
196 };
197 
198 enum rtw89_phy_status_ie_type {
199 	RTW89_PHYSTS_IE00_CMN_CCK			= 0,
200 	RTW89_PHYSTS_IE01_CMN_OFDM			= 1,
201 	RTW89_PHYSTS_IE02_CMN_EXT_AX			= 2,
202 	RTW89_PHYSTS_IE03_CMN_EXT_SEG_1			= 3,
203 	RTW89_PHYSTS_IE04_CMN_EXT_PATH_A		= 4,
204 	RTW89_PHYSTS_IE05_CMN_EXT_PATH_B		= 5,
205 	RTW89_PHYSTS_IE06_CMN_EXT_PATH_C		= 6,
206 	RTW89_PHYSTS_IE07_CMN_EXT_PATH_D		= 7,
207 	RTW89_PHYSTS_IE08_FTR_CH			= 8,
208 	RTW89_PHYSTS_IE09_FTR_0				= 9,
209 	RTW89_PHYSTS_IE10_FTR_PLCP_EXT			= 10,
210 	RTW89_PHYSTS_IE11_FTR_PLCP_HISTOGRAM		= 11,
211 	RTW89_PHYSTS_IE12_MU_EIGEN_INFO			= 12,
212 	RTW89_PHYSTS_IE13_DL_MU_DEF			= 13,
213 	RTW89_PHYSTS_IE14_TB_UL_CQI			= 14,
214 	RTW89_PHYSTS_IE15_TB_UL_DEF			= 15,
215 	RTW89_PHYSTS_IE16_RSVD16			= 16,
216 	RTW89_PHYSTS_IE17_TB_UL_CTRL			= 17,
217 	RTW89_PHYSTS_IE18_DBG_OFDM_FD_CMN		= 18,
218 	RTW89_PHYSTS_IE19_DBG_OFDM_TD_CMN		= 19,
219 	RTW89_PHYSTS_IE20_DBG_OFDM_FD_USER_SEG_0	= 20,
220 	RTW89_PHYSTS_IE21_DBG_OFDM_FD_USER_SEG_1	= 21,
221 	RTW89_PHYSTS_IE22_DBG_OFDM_FD_USER_AGC		= 22,
222 	RTW89_PHYSTS_IE23_RSVD23			= 23,
223 	RTW89_PHYSTS_IE24_OFDM_TD_PATH_A		= 24,
224 	RTW89_PHYSTS_IE25_OFDM_TD_PATH_B		= 25,
225 	RTW89_PHYSTS_IE26_OFDM_TD_PATH_C		= 26,
226 	RTW89_PHYSTS_IE27_OFDM_TD_PATH_D		= 27,
227 	RTW89_PHYSTS_IE28_DBG_CCK_PATH_A		= 28,
228 	RTW89_PHYSTS_IE29_DBG_CCK_PATH_B		= 29,
229 	RTW89_PHYSTS_IE30_DBG_CCK_PATH_C		= 30,
230 	RTW89_PHYSTS_IE31_DBG_CCK_PATH_D		= 31,
231 
232 	/* keep last */
233 	RTW89_PHYSTS_IE_NUM,
234 	RTW89_PHYSTS_IE_MAX = RTW89_PHYSTS_IE_NUM - 1
235 };
236 
237 enum rtw89_phy_status_bitmap {
238 	RTW89_TD_SEARCH_FAIL  = 0,
239 	RTW89_BRK_BY_TX_PKT   = 1,
240 	RTW89_CCA_SPOOF       = 2,
241 	RTW89_OFDM_BRK        = 3,
242 	RTW89_CCK_BRK         = 4,
243 	RTW89_DL_MU_SPOOFING  = 5,
244 	RTW89_HE_MU           = 6,
245 	RTW89_VHT_MU          = 7,
246 	RTW89_UL_TB_SPOOFING  = 8,
247 	RTW89_RSVD_9          = 9,
248 	RTW89_TRIG_BASE_PPDU  = 10,
249 	RTW89_CCK_PKT         = 11,
250 	RTW89_LEGACY_OFDM_PKT = 12,
251 	RTW89_HT_PKT          = 13,
252 	RTW89_VHT_PKT         = 14,
253 	RTW89_HE_PKT          = 15,
254 
255 	RTW89_PHYSTS_BITMAP_NUM
256 };
257 
258 enum rtw89_dig_gain_type {
259 	RTW89_DIG_GAIN_LNA_G = 0,
260 	RTW89_DIG_GAIN_TIA_G = 1,
261 	RTW89_DIG_GAIN_LNA_A = 2,
262 	RTW89_DIG_GAIN_TIA_A = 3,
263 	RTW89_DIG_GAIN_MAX = 4
264 };
265 
266 enum rtw89_dig_gain_lna_idx {
267 	RTW89_DIG_GAIN_LNA_IDX1 = 1,
268 	RTW89_DIG_GAIN_LNA_IDX2 = 2,
269 	RTW89_DIG_GAIN_LNA_IDX3 = 3,
270 	RTW89_DIG_GAIN_LNA_IDX4 = 4,
271 	RTW89_DIG_GAIN_LNA_IDX5 = 5,
272 	RTW89_DIG_GAIN_LNA_IDX6 = 6
273 };
274 
275 enum rtw89_dig_gain_tia_idx {
276 	RTW89_DIG_GAIN_TIA_IDX0 = 0,
277 	RTW89_DIG_GAIN_TIA_IDX1 = 1
278 };
279 
280 enum rtw89_tssi_bandedge_cfg {
281 	RTW89_TSSI_BANDEDGE_FLAT,
282 	RTW89_TSSI_BANDEDGE_LOW,
283 	RTW89_TSSI_BANDEDGE_MID,
284 	RTW89_TSSI_BANDEDGE_HIGH,
285 
286 	RTW89_TSSI_CFG_NUM,
287 };
288 
289 enum rtw89_tssi_sbw_idx {
290 	RTW89_TSSI_SBW20,
291 	RTW89_TSSI_SBW40_0,
292 	RTW89_TSSI_SBW40_1,
293 	RTW89_TSSI_SBW80_0,
294 	RTW89_TSSI_SBW80_1,
295 	RTW89_TSSI_SBW80_2,
296 	RTW89_TSSI_SBW80_3,
297 	RTW89_TSSI_SBW160_0,
298 	RTW89_TSSI_SBW160_1,
299 	RTW89_TSSI_SBW160_2,
300 	RTW89_TSSI_SBW160_3,
301 	RTW89_TSSI_SBW160_4,
302 	RTW89_TSSI_SBW160_5,
303 	RTW89_TSSI_SBW160_6,
304 	RTW89_TSSI_SBW160_7,
305 
306 	RTW89_TSSI_SBW_NUM,
307 };
308 
309 struct rtw89_txpwr_byrate_cfg {
310 	enum rtw89_band band;
311 	enum rtw89_nss nss;
312 	enum rtw89_rate_section rs;
313 	u8 shf;
314 	u8 len;
315 	u32 data;
316 };
317 
318 struct rtw89_txpwr_track_cfg {
319 	const s8 (*delta_swingidx_6gb_n)[DELTA_SWINGIDX_SIZE];
320 	const s8 (*delta_swingidx_6gb_p)[DELTA_SWINGIDX_SIZE];
321 	const s8 (*delta_swingidx_6ga_n)[DELTA_SWINGIDX_SIZE];
322 	const s8 (*delta_swingidx_6ga_p)[DELTA_SWINGIDX_SIZE];
323 	const s8 (*delta_swingidx_5gb_n)[DELTA_SWINGIDX_SIZE];
324 	const s8 (*delta_swingidx_5gb_p)[DELTA_SWINGIDX_SIZE];
325 	const s8 (*delta_swingidx_5ga_n)[DELTA_SWINGIDX_SIZE];
326 	const s8 (*delta_swingidx_5ga_p)[DELTA_SWINGIDX_SIZE];
327 	const s8 *delta_swingidx_2gb_n;
328 	const s8 *delta_swingidx_2gb_p;
329 	const s8 *delta_swingidx_2ga_n;
330 	const s8 *delta_swingidx_2ga_p;
331 	const s8 *delta_swingidx_2g_cck_b_n;
332 	const s8 *delta_swingidx_2g_cck_b_p;
333 	const s8 *delta_swingidx_2g_cck_a_n;
334 	const s8 *delta_swingidx_2g_cck_a_p;
335 };
336 
337 struct rtw89_phy_dig_gain_cfg {
338 	const struct rtw89_reg_def *table;
339 	u8 size;
340 };
341 
342 struct rtw89_phy_dig_gain_table {
343 	const struct rtw89_phy_dig_gain_cfg *cfg_lna_g;
344 	const struct rtw89_phy_dig_gain_cfg *cfg_tia_g;
345 	const struct rtw89_phy_dig_gain_cfg *cfg_lna_a;
346 	const struct rtw89_phy_dig_gain_cfg *cfg_tia_a;
347 };
348 
349 struct rtw89_phy_tssi_dbw_table {
350 	u32 data[RTW89_TSSI_CFG_NUM][RTW89_TSSI_SBW_NUM];
351 };
352 
353 struct rtw89_phy_reg3_tbl {
354 	const struct rtw89_reg3_def *reg3;
355 	int size;
356 };
357 
358 #define DECLARE_PHY_REG3_TBL(_name)			\
359 const struct rtw89_phy_reg3_tbl _name ## _tbl = {	\
360 	.reg3 = _name,					\
361 	.size = ARRAY_SIZE(_name),			\
362 }
363 
364 struct rtw89_nbi_reg_def {
365 	struct rtw89_reg_def notch1_idx;
366 	struct rtw89_reg_def notch1_frac_idx;
367 	struct rtw89_reg_def notch1_en;
368 	struct rtw89_reg_def notch2_idx;
369 	struct rtw89_reg_def notch2_frac_idx;
370 	struct rtw89_reg_def notch2_en;
371 };
372 
373 struct rtw89_ccx_regs {
374 	u32 setting_addr;
375 	u32 edcca_opt_mask;
376 	u32 measurement_trig_mask;
377 	u32 trig_opt_mask;
378 	u32 en_mask;
379 	u32 ifs_cnt_addr;
380 	u32 ifs_clm_period_mask;
381 	u32 ifs_clm_cnt_unit_mask;
382 	u32 ifs_clm_cnt_clear_mask;
383 	u32 ifs_collect_en_mask;
384 	u32 ifs_t1_addr;
385 	u32 ifs_t1_th_h_mask;
386 	u32 ifs_t1_en_mask;
387 	u32 ifs_t1_th_l_mask;
388 	u32 ifs_t2_addr;
389 	u32 ifs_t2_th_h_mask;
390 	u32 ifs_t2_en_mask;
391 	u32 ifs_t2_th_l_mask;
392 	u32 ifs_t3_addr;
393 	u32 ifs_t3_th_h_mask;
394 	u32 ifs_t3_en_mask;
395 	u32 ifs_t3_th_l_mask;
396 	u32 ifs_t4_addr;
397 	u32 ifs_t4_th_h_mask;
398 	u32 ifs_t4_en_mask;
399 	u32 ifs_t4_th_l_mask;
400 	u32 ifs_clm_tx_cnt_addr;
401 	u32 ifs_clm_edcca_excl_cca_fa_mask;
402 	u32 ifs_clm_tx_cnt_msk;
403 	u32 ifs_clm_cca_addr;
404 	u32 ifs_clm_ofdmcca_excl_fa_mask;
405 	u32 ifs_clm_cckcca_excl_fa_mask;
406 	u32 ifs_clm_fa_addr;
407 	u32 ifs_clm_ofdm_fa_mask;
408 	u32 ifs_clm_cck_fa_mask;
409 	u32 ifs_his_addr;
410 	u32 ifs_t4_his_mask;
411 	u32 ifs_t3_his_mask;
412 	u32 ifs_t2_his_mask;
413 	u32 ifs_t1_his_mask;
414 	u32 ifs_avg_l_addr;
415 	u32 ifs_t2_avg_mask;
416 	u32 ifs_t1_avg_mask;
417 	u32 ifs_avg_h_addr;
418 	u32 ifs_t4_avg_mask;
419 	u32 ifs_t3_avg_mask;
420 	u32 ifs_cca_l_addr;
421 	u32 ifs_t2_cca_mask;
422 	u32 ifs_t1_cca_mask;
423 	u32 ifs_cca_h_addr;
424 	u32 ifs_t4_cca_mask;
425 	u32 ifs_t3_cca_mask;
426 	u32 ifs_total_addr;
427 	u32 ifs_cnt_done_mask;
428 	u32 ifs_total_mask;
429 };
430 
431 struct rtw89_physts_regs {
432 	u32 setting_addr;
433 	u32 dis_trigger_fail_mask;
434 	u32 dis_trigger_brk_mask;
435 };
436 
437 struct rtw89_cfo_regs {
438 	u32 comp;
439 	u32 weighting_mask;
440 	u32 comp_seg0;
441 	u32 valid_0_mask;
442 };
443 
444 enum rtw89_bandwidth_section_num_ax {
445 	RTW89_BW20_SEC_NUM_AX = 8,
446 	RTW89_BW40_SEC_NUM_AX = 4,
447 	RTW89_BW80_SEC_NUM_AX = 2,
448 };
449 
450 enum rtw89_bandwidth_section_num_be {
451 	RTW89_BW20_SEC_NUM_BE = 16,
452 	RTW89_BW40_SEC_NUM_BE = 8,
453 	RTW89_BW80_SEC_NUM_BE = 4,
454 	RTW89_BW160_SEC_NUM_BE = 2,
455 };
456 
457 #define RTW89_TXPWR_LMT_PAGE_SIZE_AX 40
458 
459 struct rtw89_txpwr_limit_ax {
460 	s8 cck_20m[RTW89_BF_NUM];
461 	s8 cck_40m[RTW89_BF_NUM];
462 	s8 ofdm[RTW89_BF_NUM];
463 	s8 mcs_20m[RTW89_BW20_SEC_NUM_AX][RTW89_BF_NUM];
464 	s8 mcs_40m[RTW89_BW40_SEC_NUM_AX][RTW89_BF_NUM];
465 	s8 mcs_80m[RTW89_BW80_SEC_NUM_AX][RTW89_BF_NUM];
466 	s8 mcs_160m[RTW89_BF_NUM];
467 	s8 mcs_40m_0p5[RTW89_BF_NUM];
468 	s8 mcs_40m_2p5[RTW89_BF_NUM];
469 };
470 
471 #define RTW89_TXPWR_LMT_PAGE_SIZE_BE 76
472 
473 struct rtw89_txpwr_limit_be {
474 	s8 cck_20m[RTW89_BF_NUM];
475 	s8 cck_40m[RTW89_BF_NUM];
476 	s8 ofdm[RTW89_BF_NUM];
477 	s8 mcs_20m[RTW89_BW20_SEC_NUM_BE][RTW89_BF_NUM];
478 	s8 mcs_40m[RTW89_BW40_SEC_NUM_BE][RTW89_BF_NUM];
479 	s8 mcs_80m[RTW89_BW80_SEC_NUM_BE][RTW89_BF_NUM];
480 	s8 mcs_160m[RTW89_BW160_SEC_NUM_BE][RTW89_BF_NUM];
481 	s8 mcs_320m[RTW89_BF_NUM];
482 	s8 mcs_40m_0p5[RTW89_BF_NUM];
483 	s8 mcs_40m_2p5[RTW89_BF_NUM];
484 	s8 mcs_40m_4p5[RTW89_BF_NUM];
485 	s8 mcs_40m_6p5[RTW89_BF_NUM];
486 };
487 
488 #define RTW89_RU_SEC_NUM_AX 8
489 
490 #define RTW89_TXPWR_LMT_RU_PAGE_SIZE_AX 24
491 
492 struct rtw89_txpwr_limit_ru_ax {
493 	s8 ru26[RTW89_RU_SEC_NUM_AX];
494 	s8 ru52[RTW89_RU_SEC_NUM_AX];
495 	s8 ru106[RTW89_RU_SEC_NUM_AX];
496 };
497 
498 #define RTW89_RU_SEC_NUM_BE 16
499 
500 #define RTW89_TXPWR_LMT_RU_PAGE_SIZE_BE 80
501 
502 struct rtw89_txpwr_limit_ru_be {
503 	s8 ru26[RTW89_RU_SEC_NUM_BE];
504 	s8 ru52[RTW89_RU_SEC_NUM_BE];
505 	s8 ru106[RTW89_RU_SEC_NUM_BE];
506 	s8 ru52_26[RTW89_RU_SEC_NUM_BE];
507 	s8 ru106_26[RTW89_RU_SEC_NUM_BE];
508 };
509 
510 struct rtw89_phy_rfk_log_fmt {
511 	const struct rtw89_fw_element_hdr *elm[RTW89_PHY_C2H_RFK_LOG_FUNC_NUM];
512 };
513 
514 struct rtw89_phy_gen_def {
515 	u32 cr_base;
516 	const struct rtw89_ccx_regs *ccx;
517 	const struct rtw89_physts_regs *physts;
518 	const struct rtw89_cfo_regs *cfo;
519 	u32 (*phy0_phy1_offset)(struct rtw89_dev *rtwdev, u32 addr);
520 	void (*config_bb_gain)(struct rtw89_dev *rtwdev,
521 			       const struct rtw89_reg2_def *reg,
522 			       enum rtw89_rf_path rf_path,
523 			       void *extra_data);
524 	void (*preinit_rf_nctl)(struct rtw89_dev *rtwdev);
525 	void (*bb_wrap_init)(struct rtw89_dev *rtwdev);
526 	void (*ch_info_init)(struct rtw89_dev *rtwdev);
527 
528 	void (*set_txpwr_byrate)(struct rtw89_dev *rtwdev,
529 				 const struct rtw89_chan *chan,
530 				 enum rtw89_phy_idx phy_idx);
531 	void (*set_txpwr_offset)(struct rtw89_dev *rtwdev,
532 				 const struct rtw89_chan *chan,
533 				 enum rtw89_phy_idx phy_idx);
534 	void (*set_txpwr_limit)(struct rtw89_dev *rtwdev,
535 				const struct rtw89_chan *chan,
536 				enum rtw89_phy_idx phy_idx);
537 	void (*set_txpwr_limit_ru)(struct rtw89_dev *rtwdev,
538 				   const struct rtw89_chan *chan,
539 				   enum rtw89_phy_idx phy_idx);
540 };
541 
542 extern const struct rtw89_phy_gen_def rtw89_phy_gen_ax;
543 extern const struct rtw89_phy_gen_def rtw89_phy_gen_be;
544 
rtw89_phy_write8(struct rtw89_dev * rtwdev,u32 addr,u8 data)545 static inline void rtw89_phy_write8(struct rtw89_dev *rtwdev,
546 				    u32 addr, u8 data)
547 {
548 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
549 
550 	rtw89_write8(rtwdev, addr + phy->cr_base, data);
551 }
552 
rtw89_phy_write16(struct rtw89_dev * rtwdev,u32 addr,u16 data)553 static inline void rtw89_phy_write16(struct rtw89_dev *rtwdev,
554 				     u32 addr, u16 data)
555 {
556 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
557 
558 	rtw89_write16(rtwdev, addr + phy->cr_base, data);
559 }
560 
rtw89_phy_write32(struct rtw89_dev * rtwdev,u32 addr,u32 data)561 static inline void rtw89_phy_write32(struct rtw89_dev *rtwdev,
562 				     u32 addr, u32 data)
563 {
564 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
565 
566 	rtw89_write32(rtwdev, addr + phy->cr_base, data);
567 }
568 
rtw89_phy_write32_set(struct rtw89_dev * rtwdev,u32 addr,u32 bits)569 static inline void rtw89_phy_write32_set(struct rtw89_dev *rtwdev,
570 					 u32 addr, u32 bits)
571 {
572 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
573 
574 	rtw89_write32_set(rtwdev, addr + phy->cr_base, bits);
575 }
576 
rtw89_phy_write32_clr(struct rtw89_dev * rtwdev,u32 addr,u32 bits)577 static inline void rtw89_phy_write32_clr(struct rtw89_dev *rtwdev,
578 					 u32 addr, u32 bits)
579 {
580 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
581 
582 	rtw89_write32_clr(rtwdev, addr + phy->cr_base, bits);
583 }
584 
rtw89_phy_write32_mask(struct rtw89_dev * rtwdev,u32 addr,u32 mask,u32 data)585 static inline void rtw89_phy_write32_mask(struct rtw89_dev *rtwdev,
586 					  u32 addr, u32 mask, u32 data)
587 {
588 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
589 
590 	rtw89_write32_mask(rtwdev, addr + phy->cr_base, mask, data);
591 }
592 
rtw89_phy_read8(struct rtw89_dev * rtwdev,u32 addr)593 static inline u8 rtw89_phy_read8(struct rtw89_dev *rtwdev, u32 addr)
594 {
595 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
596 
597 	return rtw89_read8(rtwdev, addr + phy->cr_base);
598 }
599 
rtw89_phy_read16(struct rtw89_dev * rtwdev,u32 addr)600 static inline u16 rtw89_phy_read16(struct rtw89_dev *rtwdev, u32 addr)
601 {
602 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
603 
604 	return rtw89_read16(rtwdev, addr + phy->cr_base);
605 }
606 
rtw89_phy_read32(struct rtw89_dev * rtwdev,u32 addr)607 static inline u32 rtw89_phy_read32(struct rtw89_dev *rtwdev, u32 addr)
608 {
609 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
610 
611 	return rtw89_read32(rtwdev, addr + phy->cr_base);
612 }
613 
rtw89_phy_read32_mask(struct rtw89_dev * rtwdev,u32 addr,u32 mask)614 static inline u32 rtw89_phy_read32_mask(struct rtw89_dev *rtwdev,
615 					u32 addr, u32 mask)
616 {
617 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
618 
619 	return rtw89_read32_mask(rtwdev, addr + phy->cr_base, mask);
620 }
621 
rtw89_bbmcu_write32(struct rtw89_dev * rtwdev,u32 addr,u32 data,enum rtw89_phy_idx phy_idx)622 static inline void rtw89_bbmcu_write32(struct rtw89_dev *rtwdev,
623 				       u32 addr, u32 data, enum rtw89_phy_idx phy_idx)
624 {
625 	if (phy_idx && addr < 0x10000)
626 		addr += 0x20000;
627 
628 	rtw89_write32(rtwdev, addr + RTW89_BBMCU_ADDR_OFFSET, data);
629 }
630 
631 static inline
rtw89_subband_to_gain_offset_band_of_ofdm(enum rtw89_subband subband)632 enum rtw89_gain_offset rtw89_subband_to_gain_offset_band_of_ofdm(enum rtw89_subband subband)
633 {
634 	switch (subband) {
635 	default:
636 	case RTW89_CH_2G:
637 		return RTW89_GAIN_OFFSET_2G_OFDM;
638 	case RTW89_CH_5G_BAND_1:
639 		return RTW89_GAIN_OFFSET_5G_LOW;
640 	case RTW89_CH_5G_BAND_3:
641 		return RTW89_GAIN_OFFSET_5G_MID;
642 	case RTW89_CH_5G_BAND_4:
643 		return RTW89_GAIN_OFFSET_5G_HIGH;
644 	case RTW89_CH_6G_BAND_IDX0:
645 		return RTW89_GAIN_OFFSET_6G_L0;
646 	case RTW89_CH_6G_BAND_IDX1:
647 		return RTW89_GAIN_OFFSET_6G_L1;
648 	case RTW89_CH_6G_BAND_IDX2:
649 		return RTW89_GAIN_OFFSET_6G_M0;
650 	case RTW89_CH_6G_BAND_IDX3:
651 		return RTW89_GAIN_OFFSET_6G_M1;
652 	case RTW89_CH_6G_BAND_IDX4:
653 		return RTW89_GAIN_OFFSET_6G_H0;
654 	case RTW89_CH_6G_BAND_IDX5:
655 		return RTW89_GAIN_OFFSET_6G_H1;
656 	case RTW89_CH_6G_BAND_IDX6:
657 		return RTW89_GAIN_OFFSET_6G_UH0;
658 	case RTW89_CH_6G_BAND_IDX7:
659 		return RTW89_GAIN_OFFSET_6G_UH1;
660 	}
661 }
662 
663 static inline
rtw89_subband_to_bb_gain_band(enum rtw89_subband subband)664 enum rtw89_phy_bb_gain_band rtw89_subband_to_bb_gain_band(enum rtw89_subband subband)
665 {
666 	switch (subband) {
667 	default:
668 	case RTW89_CH_2G:
669 		return RTW89_BB_GAIN_BAND_2G;
670 	case RTW89_CH_5G_BAND_1:
671 		return RTW89_BB_GAIN_BAND_5G_L;
672 	case RTW89_CH_5G_BAND_3:
673 		return RTW89_BB_GAIN_BAND_5G_M;
674 	case RTW89_CH_5G_BAND_4:
675 		return RTW89_BB_GAIN_BAND_5G_H;
676 	case RTW89_CH_6G_BAND_IDX0:
677 	case RTW89_CH_6G_BAND_IDX1:
678 		return RTW89_BB_GAIN_BAND_6G_L;
679 	case RTW89_CH_6G_BAND_IDX2:
680 	case RTW89_CH_6G_BAND_IDX3:
681 		return RTW89_BB_GAIN_BAND_6G_M;
682 	case RTW89_CH_6G_BAND_IDX4:
683 	case RTW89_CH_6G_BAND_IDX5:
684 		return RTW89_BB_GAIN_BAND_6G_H;
685 	case RTW89_CH_6G_BAND_IDX6:
686 	case RTW89_CH_6G_BAND_IDX7:
687 		return RTW89_BB_GAIN_BAND_6G_UH;
688 	}
689 }
690 
691 static inline
rtw89_subband_to_gain_band_be(enum rtw89_subband subband)692 enum rtw89_phy_gain_band_be rtw89_subband_to_gain_band_be(enum rtw89_subband subband)
693 {
694 	switch (subband) {
695 	default:
696 	case RTW89_CH_2G:
697 		return RTW89_BB_GAIN_BAND_2G_BE;
698 	case RTW89_CH_5G_BAND_1:
699 		return RTW89_BB_GAIN_BAND_5G_L_BE;
700 	case RTW89_CH_5G_BAND_3:
701 		return RTW89_BB_GAIN_BAND_5G_M_BE;
702 	case RTW89_CH_5G_BAND_4:
703 		return RTW89_BB_GAIN_BAND_5G_H_BE;
704 	case RTW89_CH_6G_BAND_IDX0:
705 		return RTW89_BB_GAIN_BAND_6G_L0_BE;
706 	case RTW89_CH_6G_BAND_IDX1:
707 		return RTW89_BB_GAIN_BAND_6G_L1_BE;
708 	case RTW89_CH_6G_BAND_IDX2:
709 		return RTW89_BB_GAIN_BAND_6G_M0_BE;
710 	case RTW89_CH_6G_BAND_IDX3:
711 		return RTW89_BB_GAIN_BAND_6G_M1_BE;
712 	case RTW89_CH_6G_BAND_IDX4:
713 		return RTW89_BB_GAIN_BAND_6G_H0_BE;
714 	case RTW89_CH_6G_BAND_IDX5:
715 		return RTW89_BB_GAIN_BAND_6G_H1_BE;
716 	case RTW89_CH_6G_BAND_IDX6:
717 		return RTW89_BB_GAIN_BAND_6G_UH0_BE;
718 	case RTW89_CH_6G_BAND_IDX7:
719 		return RTW89_BB_GAIN_BAND_6G_UH1_BE;
720 	}
721 }
722 
723 struct rtw89_rfk_chan_desc {
724 	/* desc is valid iff ch is non-zero */
725 	u8 ch;
726 
727 	/* To avoid us from extending old chip code every time, each new
728 	 * field must be defined along with a bool flag in positivte way.
729 	 */
730 	bool has_band;
731 	u8 band;
732 	bool has_bw;
733 	u8 bw;
734 };
735 
736 enum rtw89_rfk_flag {
737 	RTW89_RFK_F_WRF = 0,
738 	RTW89_RFK_F_WM = 1,
739 	RTW89_RFK_F_WS = 2,
740 	RTW89_RFK_F_WC = 3,
741 	RTW89_RFK_F_DELAY = 4,
742 	RTW89_RFK_F_NUM,
743 };
744 
745 struct rtw89_rfk_tbl {
746 	const struct rtw89_reg5_def *defs;
747 	u32 size;
748 };
749 
750 #define RTW89_DECLARE_RFK_TBL(_name)		\
751 const struct rtw89_rfk_tbl _name ## _tbl = {	\
752 	.defs = _name,				\
753 	.size = ARRAY_SIZE(_name),		\
754 }
755 
756 #define RTW89_DECL_RFK_WRF(_path, _addr, _mask, _data)	\
757 	{.flag = RTW89_RFK_F_WRF,			\
758 	 .path = _path,					\
759 	 .addr = _addr,					\
760 	 .mask = _mask,					\
761 	 .data = _data,}
762 
763 #define RTW89_DECL_RFK_WM(_addr, _mask, _data)	\
764 	{.flag = RTW89_RFK_F_WM,		\
765 	 .addr = _addr,				\
766 	 .mask = _mask,				\
767 	 .data = _data,}
768 
769 #define RTW89_DECL_RFK_WS(_addr, _mask)	\
770 	{.flag = RTW89_RFK_F_WS,	\
771 	 .addr = _addr,			\
772 	 .mask = _mask,}
773 
774 #define RTW89_DECL_RFK_WC(_addr, _mask)	\
775 	{.flag = RTW89_RFK_F_WC,	\
776 	 .addr = _addr,			\
777 	 .mask = _mask,}
778 
779 #define RTW89_DECL_RFK_DELAY(_data)	\
780 	{.flag = RTW89_RFK_F_DELAY,	\
781 	 .data = _data,}
782 
783 void
784 rtw89_rfk_parser(struct rtw89_dev *rtwdev, const struct rtw89_rfk_tbl *tbl);
785 
786 #define rtw89_rfk_parser_by_cond(dev, cond, tbl_t, tbl_f)	\
787 	do {							\
788 		typeof(dev) __dev = (dev);			\
789 		if (cond)					\
790 			rtw89_rfk_parser(__dev, (tbl_t));	\
791 		else						\
792 			rtw89_rfk_parser(__dev, (tbl_f));	\
793 	} while (0)
794 
795 void rtw89_phy_write_reg3_tbl(struct rtw89_dev *rtwdev,
796 			      const struct rtw89_phy_reg3_tbl *tbl);
797 u8 rtw89_phy_get_txsc(struct rtw89_dev *rtwdev,
798 		      const struct rtw89_chan *chan,
799 		      enum rtw89_bandwidth dbw);
800 u8 rtw89_phy_get_txsb(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan,
801 		      enum rtw89_bandwidth dbw);
802 u32 rtw89_phy_read_rf(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
803 		      u32 addr, u32 mask);
804 u32 rtw89_phy_read_rf_v1(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
805 			 u32 addr, u32 mask);
806 u32 rtw89_phy_read_rf_v2(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
807 			 u32 addr, u32 mask);
808 bool rtw89_phy_write_rf(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
809 			u32 addr, u32 mask, u32 data);
810 bool rtw89_phy_write_rf_v1(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
811 			   u32 addr, u32 mask, u32 data);
812 bool rtw89_phy_write_rf_v2(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
813 			   u32 addr, u32 mask, u32 data);
814 void rtw89_phy_init_bb_reg(struct rtw89_dev *rtwdev);
815 void rtw89_phy_init_rf_reg(struct rtw89_dev *rtwdev, bool noio);
816 void rtw89_phy_config_rf_reg_v1(struct rtw89_dev *rtwdev,
817 				const struct rtw89_reg2_def *reg,
818 				enum rtw89_rf_path rf_path,
819 				void *extra_data);
820 void rtw89_phy_dm_init(struct rtw89_dev *rtwdev);
821 void rtw89_phy_dm_reinit(struct rtw89_dev *rtwdev);
822 void rtw89_phy_write32_idx(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
823 			   u32 data, enum rtw89_phy_idx phy_idx);
824 void rtw89_phy_write32_idx_set(struct rtw89_dev *rtwdev, u32 addr, u32 bits,
825 			       enum rtw89_phy_idx phy_idx);
826 void rtw89_phy_write32_idx_clr(struct rtw89_dev *rtwdev, u32 addr, u32 bits,
827 			       enum rtw89_phy_idx phy_idx);
828 u32 rtw89_phy_read32_idx(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
829 			 enum rtw89_phy_idx phy_idx);
830 s8 *rtw89_phy_raw_byr_seek(struct rtw89_dev *rtwdev,
831 			   struct rtw89_txpwr_byrate *head,
832 			   const struct rtw89_rate_desc *desc);
833 s8 rtw89_phy_read_txpwr_byrate(struct rtw89_dev *rtwdev, u8 band, u8 bw,
834 			       const struct rtw89_rate_desc *rate_desc);
835 void rtw89_phy_ant_gain_init(struct rtw89_dev *rtwdev);
836 s16 rtw89_phy_ant_gain_pwr_offset(struct rtw89_dev *rtwdev,
837 				  const struct rtw89_chan *chan);
838 int rtw89_print_ant_gain(struct rtw89_dev *rtwdev, char *buf, size_t bufsz,
839 			 const struct rtw89_chan *chan);
840 void rtw89_phy_load_txpwr_byrate(struct rtw89_dev *rtwdev,
841 				 const struct rtw89_txpwr_table *tbl);
842 s8 rtw89_phy_read_txpwr_limit(struct rtw89_dev *rtwdev, u8 band,
843 			      u8 bw, u8 ntx, u8 rs, u8 bf, u8 ch);
844 s8 rtw89_phy_read_txpwr_limit_ru(struct rtw89_dev *rtwdev, u8 band,
845 				 u8 ru, u8 ntx, u8 ch);
846 
rtw89_phy_preinit_rf_nctl(struct rtw89_dev * rtwdev)847 static inline void rtw89_phy_preinit_rf_nctl(struct rtw89_dev *rtwdev)
848 {
849 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
850 
851 	phy->preinit_rf_nctl(rtwdev);
852 }
853 
rtw89_phy_bb_wrap_init(struct rtw89_dev * rtwdev)854 static inline void rtw89_phy_bb_wrap_init(struct rtw89_dev *rtwdev)
855 {
856 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
857 
858 	if (phy->bb_wrap_init)
859 		phy->bb_wrap_init(rtwdev);
860 }
861 
rtw89_phy_ch_info_init(struct rtw89_dev * rtwdev)862 static inline void rtw89_phy_ch_info_init(struct rtw89_dev *rtwdev)
863 {
864 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
865 
866 	if (phy->ch_info_init)
867 		phy->ch_info_init(rtwdev);
868 }
869 
870 static inline
rtw89_phy_set_txpwr_byrate(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)871 void rtw89_phy_set_txpwr_byrate(struct rtw89_dev *rtwdev,
872 				const struct rtw89_chan *chan,
873 				enum rtw89_phy_idx phy_idx)
874 {
875 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
876 
877 	phy->set_txpwr_byrate(rtwdev, chan, phy_idx);
878 }
879 
880 static inline
rtw89_phy_set_txpwr_offset(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)881 void rtw89_phy_set_txpwr_offset(struct rtw89_dev *rtwdev,
882 				const struct rtw89_chan *chan,
883 				enum rtw89_phy_idx phy_idx)
884 {
885 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
886 
887 	phy->set_txpwr_offset(rtwdev, chan, phy_idx);
888 }
889 
890 static inline
rtw89_phy_set_txpwr_limit(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)891 void rtw89_phy_set_txpwr_limit(struct rtw89_dev *rtwdev,
892 			       const struct rtw89_chan *chan,
893 			       enum rtw89_phy_idx phy_idx)
894 {
895 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
896 
897 	phy->set_txpwr_limit(rtwdev, chan, phy_idx);
898 }
899 
900 static inline
rtw89_phy_set_txpwr_limit_ru(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)901 void rtw89_phy_set_txpwr_limit_ru(struct rtw89_dev *rtwdev,
902 				  const struct rtw89_chan *chan,
903 				  enum rtw89_phy_idx phy_idx)
904 {
905 	const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
906 
907 	phy->set_txpwr_limit_ru(rtwdev, chan, phy_idx);
908 }
909 
rtw89_phy_txpwr_rf_to_bb(struct rtw89_dev * rtwdev,s8 txpwr_rf)910 static inline s8 rtw89_phy_txpwr_rf_to_bb(struct rtw89_dev *rtwdev, s8 txpwr_rf)
911 {
912 	const struct rtw89_chip_info *chip = rtwdev->chip;
913 
914 	return txpwr_rf << (chip->txpwr_factor_bb - chip->txpwr_factor_rf);
915 }
916 
rtw89_phy_txpwr_bb_to_rf(struct rtw89_dev * rtwdev,s8 txpwr_bb)917 static inline s8 rtw89_phy_txpwr_bb_to_rf(struct rtw89_dev *rtwdev, s8 txpwr_bb)
918 {
919 	const struct rtw89_chip_info *chip = rtwdev->chip;
920 
921 	return txpwr_bb >> (chip->txpwr_factor_bb - chip->txpwr_factor_rf);
922 }
923 
rtw89_phy_txpwr_rf_to_mac(struct rtw89_dev * rtwdev,s8 txpwr_rf)924 static inline s8 rtw89_phy_txpwr_rf_to_mac(struct rtw89_dev *rtwdev, s8 txpwr_rf)
925 {
926 	const struct rtw89_chip_info *chip = rtwdev->chip;
927 
928 	return txpwr_rf >> (chip->txpwr_factor_rf - chip->txpwr_factor_mac);
929 }
930 
rtw89_phy_txpwr_dbm_to_mac(struct rtw89_dev * rtwdev,s8 dbm)931 static inline s8 rtw89_phy_txpwr_dbm_to_mac(struct rtw89_dev *rtwdev, s8 dbm)
932 {
933 	const struct rtw89_chip_info *chip = rtwdev->chip;
934 
935 	return clamp_t(s16, dbm << chip->txpwr_factor_mac, -64, 63);
936 }
937 
938 void rtw89_phy_ra_assoc(struct rtw89_dev *rtwdev, struct rtw89_sta_link *rtwsta_link);
939 void rtw89_phy_ra_update(struct rtw89_dev *rtwdev);
940 void rtw89_phy_ra_update_sta(struct rtw89_dev *rtwdev, struct ieee80211_sta *sta,
941 			     u32 changed);
942 void rtw89_phy_ra_update_sta_link(struct rtw89_dev *rtwdev,
943 				  struct rtw89_sta_link *rtwsta_link,
944 				  u32 changed);
945 void rtw89_phy_rate_pattern_vif(struct rtw89_dev *rtwdev,
946 				struct ieee80211_vif *vif,
947 				const struct cfg80211_bitrate_mask *mask);
948 bool rtw89_phy_c2h_chk_atomic(struct rtw89_dev *rtwdev, u8 class, u8 func);
949 void rtw89_phy_c2h_handle(struct rtw89_dev *rtwdev, struct sk_buff *skb,
950 			  u32 len, u8 class, u8 func);
951 int rtw89_phy_rfk_pre_ntfy_and_wait(struct rtw89_dev *rtwdev,
952 				    enum rtw89_phy_idx phy_idx,
953 				    unsigned int ms);
954 int rtw89_phy_rfk_tssi_and_wait(struct rtw89_dev *rtwdev,
955 				enum rtw89_phy_idx phy_idx,
956 				const struct rtw89_chan *chan,
957 				enum rtw89_tssi_mode tssi_mode,
958 				unsigned int ms);
959 int rtw89_phy_rfk_iqk_and_wait(struct rtw89_dev *rtwdev,
960 			       enum rtw89_phy_idx phy_idx,
961 			       const struct rtw89_chan *chan,
962 			       unsigned int ms);
963 int rtw89_phy_rfk_dpk_and_wait(struct rtw89_dev *rtwdev,
964 			       enum rtw89_phy_idx phy_idx,
965 			       const struct rtw89_chan *chan,
966 			       unsigned int ms);
967 int rtw89_phy_rfk_txgapk_and_wait(struct rtw89_dev *rtwdev,
968 				  enum rtw89_phy_idx phy_idx,
969 				  const struct rtw89_chan *chan,
970 				  unsigned int ms);
971 int rtw89_phy_rfk_dack_and_wait(struct rtw89_dev *rtwdev,
972 				enum rtw89_phy_idx phy_idx,
973 				const struct rtw89_chan *chan,
974 				unsigned int ms);
975 int rtw89_phy_rfk_rxdck_and_wait(struct rtw89_dev *rtwdev,
976 				 enum rtw89_phy_idx phy_idx,
977 				 const struct rtw89_chan *chan,
978 				 bool is_chl_k, unsigned int ms);
979 void rtw89_phy_rfk_tssi_fill_fwcmd_efuse_to_de(struct rtw89_dev *rtwdev,
980 					       enum rtw89_phy_idx phy,
981 					       const struct rtw89_chan *chan,
982 					       struct rtw89_h2c_rf_tssi *h2c);
983 void rtw89_phy_rfk_tssi_fill_fwcmd_tmeter_tbl(struct rtw89_dev *rtwdev,
984 					      enum rtw89_phy_idx phy,
985 					      const struct rtw89_chan *chan,
986 					      struct rtw89_h2c_rf_tssi *h2c);
987 void rtw89_phy_cfo_track(struct rtw89_dev *rtwdev);
988 void rtw89_phy_cfo_track_work(struct wiphy *wiphy, struct wiphy_work *work);
989 void rtw89_phy_cfo_parse(struct rtw89_dev *rtwdev, s16 cfo_val,
990 			 struct rtw89_rx_phy_ppdu *phy_ppdu);
991 void rtw89_phy_stat_track(struct rtw89_dev *rtwdev);
992 void rtw89_phy_env_monitor_track(struct rtw89_dev *rtwdev);
993 void rtw89_phy_set_phy_regs(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
994 			    u32 val);
995 void rtw89_phy_dig_reset(struct rtw89_dev *rtwdev, struct rtw89_bb_ctx *bb);
996 void rtw89_phy_dig(struct rtw89_dev *rtwdev);
997 void rtw89_phy_tx_path_div_track(struct rtw89_dev *rtwdev);
998 void rtw89_phy_antdiv_parse(struct rtw89_dev *rtwdev,
999 			    struct rtw89_rx_phy_ppdu *phy_ppdu);
1000 void rtw89_phy_antdiv_track(struct rtw89_dev *rtwdev);
1001 void rtw89_phy_antdiv_work(struct wiphy *wiphy, struct wiphy_work *work);
1002 void rtw89_phy_set_bss_color(struct rtw89_dev *rtwdev,
1003 			     struct rtw89_vif_link *rtwvif_link);
1004 void rtw89_phy_tssi_ctrl_set_bandedge_cfg(struct rtw89_dev *rtwdev,
1005 					  enum rtw89_mac_idx mac_idx,
1006 					  enum rtw89_tssi_bandedge_cfg bandedge_cfg);
1007 void rtw89_phy_ul_tb_assoc(struct rtw89_dev *rtwdev, struct rtw89_vif_link *rtwvif_link);
1008 void rtw89_phy_ul_tb_ctrl_track(struct rtw89_dev *rtwdev);
1009 u8 rtw89_encode_chan_idx(struct rtw89_dev *rtwdev, u8 central_ch, u8 band);
1010 void rtw89_decode_chan_idx(struct rtw89_dev *rtwdev, u8 chan_idx,
1011 			   u8 *ch, enum nl80211_band *band);
1012 void rtw89_phy_config_edcca(struct rtw89_dev *rtwdev,
1013 			    struct rtw89_bb_ctx *bb, bool scan);
1014 void rtw89_phy_edcca_track(struct rtw89_dev *rtwdev);
1015 void rtw89_phy_edcca_thre_calc(struct rtw89_dev *rtwdev, struct rtw89_bb_ctx *bb);
1016 enum rtw89_rf_path_bit rtw89_phy_get_kpath(struct rtw89_dev *rtwdev,
1017 					   enum rtw89_phy_idx phy_idx);
1018 enum rtw89_rf_path rtw89_phy_get_syn_sel(struct rtw89_dev *rtwdev,
1019 					 enum rtw89_phy_idx phy_idx);
1020 u8 rtw89_rfk_chan_lookup(struct rtw89_dev *rtwdev,
1021 			 const struct rtw89_rfk_chan_desc *desc, u8 desc_nr,
1022 			 const struct rtw89_chan *target_chan);
1023 
1024 #endif
1025